blob: f7baa406918bae5bc3656a0523c936d5ca76c7e7 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070017#include <linux/nl80211.h>
Sujith394cf0a2009-02-09 13:26:54 +053018#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070019
20#define ATH_PCI_VERSION "0.1"
21
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070022static char *dev_info = "ath9k";
23
24MODULE_AUTHOR("Atheros Communications");
25MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
26MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
27MODULE_LICENSE("Dual BSD/GPL");
28
Jouni Malinenb3bd89c2009-02-24 13:42:01 +020029static int modparam_nohwcrypt;
30module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
31MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
32
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -080033/* We use the hw_value as an index into our private channel structure */
34
35#define CHAN2G(_freq, _idx) { \
36 .center_freq = (_freq), \
37 .hw_value = (_idx), \
Luis R. Rodriguezeeddfd92009-05-19 17:49:46 -040038 .max_power = 20, \
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -080039}
40
41#define CHAN5G(_freq, _idx) { \
42 .band = IEEE80211_BAND_5GHZ, \
43 .center_freq = (_freq), \
44 .hw_value = (_idx), \
Luis R. Rodriguezeeddfd92009-05-19 17:49:46 -040045 .max_power = 20, \
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -080046}
47
48/* Some 2 GHz radios are actually tunable on 2312-2732
49 * on 5 MHz steps, we support the channels which we know
50 * we have calibration data for all cards though to make
51 * this static */
52static struct ieee80211_channel ath9k_2ghz_chantable[] = {
53 CHAN2G(2412, 0), /* Channel 1 */
54 CHAN2G(2417, 1), /* Channel 2 */
55 CHAN2G(2422, 2), /* Channel 3 */
56 CHAN2G(2427, 3), /* Channel 4 */
57 CHAN2G(2432, 4), /* Channel 5 */
58 CHAN2G(2437, 5), /* Channel 6 */
59 CHAN2G(2442, 6), /* Channel 7 */
60 CHAN2G(2447, 7), /* Channel 8 */
61 CHAN2G(2452, 8), /* Channel 9 */
62 CHAN2G(2457, 9), /* Channel 10 */
63 CHAN2G(2462, 10), /* Channel 11 */
64 CHAN2G(2467, 11), /* Channel 12 */
65 CHAN2G(2472, 12), /* Channel 13 */
66 CHAN2G(2484, 13), /* Channel 14 */
67};
68
69/* Some 5 GHz radios are actually tunable on XXXX-YYYY
70 * on 5 MHz steps, we support the channels which we know
71 * we have calibration data for all cards though to make
72 * this static */
73static struct ieee80211_channel ath9k_5ghz_chantable[] = {
74 /* _We_ call this UNII 1 */
75 CHAN5G(5180, 14), /* Channel 36 */
76 CHAN5G(5200, 15), /* Channel 40 */
77 CHAN5G(5220, 16), /* Channel 44 */
78 CHAN5G(5240, 17), /* Channel 48 */
79 /* _We_ call this UNII 2 */
80 CHAN5G(5260, 18), /* Channel 52 */
81 CHAN5G(5280, 19), /* Channel 56 */
82 CHAN5G(5300, 20), /* Channel 60 */
83 CHAN5G(5320, 21), /* Channel 64 */
84 /* _We_ call this "Middle band" */
85 CHAN5G(5500, 22), /* Channel 100 */
86 CHAN5G(5520, 23), /* Channel 104 */
87 CHAN5G(5540, 24), /* Channel 108 */
88 CHAN5G(5560, 25), /* Channel 112 */
89 CHAN5G(5580, 26), /* Channel 116 */
90 CHAN5G(5600, 27), /* Channel 120 */
91 CHAN5G(5620, 28), /* Channel 124 */
92 CHAN5G(5640, 29), /* Channel 128 */
93 CHAN5G(5660, 30), /* Channel 132 */
94 CHAN5G(5680, 31), /* Channel 136 */
95 CHAN5G(5700, 32), /* Channel 140 */
96 /* _We_ call this UNII 3 */
97 CHAN5G(5745, 33), /* Channel 149 */
98 CHAN5G(5765, 34), /* Channel 153 */
99 CHAN5G(5785, 35), /* Channel 157 */
100 CHAN5G(5805, 36), /* Channel 161 */
101 CHAN5G(5825, 37), /* Channel 165 */
102};
103
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -0800104static void ath_cache_conf_rate(struct ath_softc *sc,
105 struct ieee80211_conf *conf)
Sujithff37e332008-11-24 12:07:55 +0530106{
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800107 switch (conf->channel->band) {
108 case IEEE80211_BAND_2GHZ:
109 if (conf_is_ht20(conf))
110 sc->cur_rate_table =
111 sc->hw_rate_table[ATH9K_MODE_11NG_HT20];
112 else if (conf_is_ht40_minus(conf))
113 sc->cur_rate_table =
114 sc->hw_rate_table[ATH9K_MODE_11NG_HT40MINUS];
115 else if (conf_is_ht40_plus(conf))
116 sc->cur_rate_table =
117 sc->hw_rate_table[ATH9K_MODE_11NG_HT40PLUS];
Luis R. Rodriguez96742252008-12-23 15:58:38 -0800118 else
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800119 sc->cur_rate_table =
120 sc->hw_rate_table[ATH9K_MODE_11G];
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800121 break;
122 case IEEE80211_BAND_5GHZ:
123 if (conf_is_ht20(conf))
124 sc->cur_rate_table =
125 sc->hw_rate_table[ATH9K_MODE_11NA_HT20];
126 else if (conf_is_ht40_minus(conf))
127 sc->cur_rate_table =
128 sc->hw_rate_table[ATH9K_MODE_11NA_HT40MINUS];
129 else if (conf_is_ht40_plus(conf))
130 sc->cur_rate_table =
131 sc->hw_rate_table[ATH9K_MODE_11NA_HT40PLUS];
132 else
Luis R. Rodriguez96742252008-12-23 15:58:38 -0800133 sc->cur_rate_table =
134 sc->hw_rate_table[ATH9K_MODE_11A];
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800135 break;
136 default:
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -0800137 BUG_ON(1);
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800138 break;
139 }
Sujithff37e332008-11-24 12:07:55 +0530140}
141
142static void ath_update_txpow(struct ath_softc *sc)
143{
Sujithcbe61d8a2009-02-09 13:27:12 +0530144 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530145 u32 txpow;
146
Sujith17d79042009-02-09 13:27:03 +0530147 if (sc->curtxpow != sc->config.txpowlimit) {
148 ath9k_hw_set_txpowerlimit(ah, sc->config.txpowlimit);
Sujithff37e332008-11-24 12:07:55 +0530149 /* read back in case value is clamped */
150 ath9k_hw_getcapability(ah, ATH9K_CAP_TXPOW, 1, &txpow);
Sujith17d79042009-02-09 13:27:03 +0530151 sc->curtxpow = txpow;
Sujithff37e332008-11-24 12:07:55 +0530152 }
153}
154
155static u8 parse_mpdudensity(u8 mpdudensity)
156{
157 /*
158 * 802.11n D2.0 defined values for "Minimum MPDU Start Spacing":
159 * 0 for no restriction
160 * 1 for 1/4 us
161 * 2 for 1/2 us
162 * 3 for 1 us
163 * 4 for 2 us
164 * 5 for 4 us
165 * 6 for 8 us
166 * 7 for 16 us
167 */
168 switch (mpdudensity) {
169 case 0:
170 return 0;
171 case 1:
172 case 2:
173 case 3:
174 /* Our lower layer calculations limit our precision to
175 1 microsecond */
176 return 1;
177 case 4:
178 return 2;
179 case 5:
180 return 4;
181 case 6:
182 return 8;
183 case 7:
184 return 16;
185 default:
186 return 0;
187 }
188}
189
190static void ath_setup_rates(struct ath_softc *sc, enum ieee80211_band band)
191{
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400192 const struct ath_rate_table *rate_table = NULL;
Sujithff37e332008-11-24 12:07:55 +0530193 struct ieee80211_supported_band *sband;
194 struct ieee80211_rate *rate;
195 int i, maxrates;
196
197 switch (band) {
198 case IEEE80211_BAND_2GHZ:
199 rate_table = sc->hw_rate_table[ATH9K_MODE_11G];
200 break;
201 case IEEE80211_BAND_5GHZ:
202 rate_table = sc->hw_rate_table[ATH9K_MODE_11A];
203 break;
204 default:
205 break;
206 }
207
208 if (rate_table == NULL)
209 return;
210
211 sband = &sc->sbands[band];
212 rate = sc->rates[band];
213
214 if (rate_table->rate_cnt > ATH_RATE_MAX)
215 maxrates = ATH_RATE_MAX;
216 else
217 maxrates = rate_table->rate_cnt;
218
219 for (i = 0; i < maxrates; i++) {
220 rate[i].bitrate = rate_table->info[i].ratekbps / 100;
221 rate[i].hw_value = rate_table->info[i].ratecode;
Sujithf46730d2009-01-27 13:51:03 +0530222 if (rate_table->info[i].short_preamble) {
223 rate[i].hw_value_short = rate_table->info[i].ratecode |
224 rate_table->info[i].short_preamble;
225 rate[i].flags = IEEE80211_RATE_SHORT_PREAMBLE;
226 }
Sujithff37e332008-11-24 12:07:55 +0530227 sband->n_bitrates++;
Sujithf46730d2009-01-27 13:51:03 +0530228
Sujith04bd4632008-11-28 22:18:05 +0530229 DPRINTF(sc, ATH_DBG_CONFIG, "Rate: %2dMbps, ratecode: %2d\n",
230 rate[i].bitrate / 10, rate[i].hw_value);
Sujithff37e332008-11-24 12:07:55 +0530231 }
232}
233
Sujithff37e332008-11-24 12:07:55 +0530234/*
235 * Set/change channels. If the channel is really being changed, it's done
236 * by reseting the chip. To accomplish this we must first cleanup any pending
237 * DMA, then restart stuff.
238*/
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200239int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
240 struct ath9k_channel *hchan)
Sujithff37e332008-11-24 12:07:55 +0530241{
Sujithcbe61d8a2009-02-09 13:27:12 +0530242 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530243 bool fastcc = true, stopped;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -0800244 struct ieee80211_channel *channel = hw->conf.channel;
245 int r;
Sujithff37e332008-11-24 12:07:55 +0530246
247 if (sc->sc_flags & SC_OP_INVALID)
248 return -EIO;
249
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +0530250 ath9k_ps_wakeup(sc);
251
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800252 /*
253 * This is only performed if the channel settings have
254 * actually changed.
255 *
256 * To switch channels clear any pending DMA operations;
257 * wait long enough for the RX fifo to drain, reset the
258 * hardware at the new frequency, and then re-enable
259 * the relevant bits of the h/w.
260 */
261 ath9k_hw_set_interrupts(ah, 0);
Sujith043a0402009-01-16 21:38:47 +0530262 ath_drain_all_txq(sc, false);
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800263 stopped = ath_stoprecv(sc);
Sujithff37e332008-11-24 12:07:55 +0530264
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800265 /* XXX: do not flush receive queue here. We don't want
266 * to flush data frames already in queue because of
267 * changing channel. */
Sujithff37e332008-11-24 12:07:55 +0530268
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800269 if (!stopped || (sc->sc_flags & SC_OP_FULL_RESET))
270 fastcc = false;
Sujithff37e332008-11-24 12:07:55 +0530271
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800272 DPRINTF(sc, ATH_DBG_CONFIG,
273 "(%u MHz) -> (%u MHz), chanwidth: %d\n",
Sujith2660b812009-02-09 13:27:26 +0530274 sc->sc_ah->curchan->channel,
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800275 channel->center_freq, sc->tx_chan_width);
Sujith99405f92008-11-24 12:08:35 +0530276
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800277 spin_lock_bh(&sc->sc_resetlock);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -0800278
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800279 r = ath9k_hw_reset(ah, hchan, fastcc);
280 if (r) {
281 DPRINTF(sc, ATH_DBG_FATAL,
282 "Unable to reset channel (%u Mhz) "
Vasanthakumar Thiagarajan6b457842009-05-15 18:59:20 +0530283 "reset status %d\n",
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800284 channel->center_freq, r);
Sujithff37e332008-11-24 12:07:55 +0530285 spin_unlock_bh(&sc->sc_resetlock);
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800286 return r;
Sujithff37e332008-11-24 12:07:55 +0530287 }
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800288 spin_unlock_bh(&sc->sc_resetlock);
289
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800290 sc->sc_flags &= ~SC_OP_FULL_RESET;
291
292 if (ath_startrecv(sc) != 0) {
293 DPRINTF(sc, ATH_DBG_FATAL,
294 "Unable to restart recv logic\n");
295 return -EIO;
296 }
297
298 ath_cache_conf_rate(sc, &hw->conf);
299 ath_update_txpow(sc);
Sujith17d79042009-02-09 13:27:03 +0530300 ath9k_hw_set_interrupts(ah, sc->imask);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +0530301 ath9k_ps_restore(sc);
Sujithff37e332008-11-24 12:07:55 +0530302 return 0;
303}
304
305/*
306 * This routine performs the periodic noise floor calibration function
307 * that is used to adjust and optimize the chip performance. This
308 * takes environmental changes (location, temperature) into account.
309 * When the task is complete, it reschedules itself depending on the
310 * appropriate interval that was calculated.
311 */
312static void ath_ani_calibrate(unsigned long data)
313{
Sujith20977d32009-02-20 15:13:28 +0530314 struct ath_softc *sc = (struct ath_softc *)data;
315 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530316 bool longcal = false;
317 bool shortcal = false;
318 bool aniflag = false;
319 unsigned int timestamp = jiffies_to_msecs(jiffies);
Sujith20977d32009-02-20 15:13:28 +0530320 u32 cal_interval, short_cal_interval;
Sujithff37e332008-11-24 12:07:55 +0530321
Sujith20977d32009-02-20 15:13:28 +0530322 short_cal_interval = (ah->opmode == NL80211_IFTYPE_AP) ?
323 ATH_AP_SHORT_CALINTERVAL : ATH_STA_SHORT_CALINTERVAL;
Sujithff37e332008-11-24 12:07:55 +0530324
325 /*
326 * don't calibrate when we're scanning.
327 * we are most likely not on our home channel.
328 */
Sujith0c98de62009-03-03 10:16:45 +0530329 if (sc->sc_flags & SC_OP_SCANNING)
Sujith20977d32009-02-20 15:13:28 +0530330 goto set_timer;
Sujithff37e332008-11-24 12:07:55 +0530331
Jouni Malinen1ffc1c62009-05-19 17:01:39 +0300332 /* Only calibrate if awake */
333 if (sc->sc_ah->power_mode != ATH9K_PM_AWAKE)
334 goto set_timer;
335
336 ath9k_ps_wakeup(sc);
337
Sujithff37e332008-11-24 12:07:55 +0530338 /* Long calibration runs independently of short calibration. */
Sujith17d79042009-02-09 13:27:03 +0530339 if ((timestamp - sc->ani.longcal_timer) >= ATH_LONG_CALINTERVAL) {
Sujithff37e332008-11-24 12:07:55 +0530340 longcal = true;
Sujith04bd4632008-11-28 22:18:05 +0530341 DPRINTF(sc, ATH_DBG_ANI, "longcal @%lu\n", jiffies);
Sujith17d79042009-02-09 13:27:03 +0530342 sc->ani.longcal_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530343 }
344
Sujith17d79042009-02-09 13:27:03 +0530345 /* Short calibration applies only while caldone is false */
346 if (!sc->ani.caldone) {
Sujith20977d32009-02-20 15:13:28 +0530347 if ((timestamp - sc->ani.shortcal_timer) >= short_cal_interval) {
Sujithff37e332008-11-24 12:07:55 +0530348 shortcal = true;
Sujith04bd4632008-11-28 22:18:05 +0530349 DPRINTF(sc, ATH_DBG_ANI, "shortcal @%lu\n", jiffies);
Sujith17d79042009-02-09 13:27:03 +0530350 sc->ani.shortcal_timer = timestamp;
351 sc->ani.resetcal_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530352 }
353 } else {
Sujith17d79042009-02-09 13:27:03 +0530354 if ((timestamp - sc->ani.resetcal_timer) >=
Sujithff37e332008-11-24 12:07:55 +0530355 ATH_RESTART_CALINTERVAL) {
Sujith17d79042009-02-09 13:27:03 +0530356 sc->ani.caldone = ath9k_hw_reset_calvalid(ah);
357 if (sc->ani.caldone)
358 sc->ani.resetcal_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530359 }
360 }
361
362 /* Verify whether we must check ANI */
Sujith20977d32009-02-20 15:13:28 +0530363 if ((timestamp - sc->ani.checkani_timer) >= ATH_ANI_POLLINTERVAL) {
Sujithff37e332008-11-24 12:07:55 +0530364 aniflag = true;
Sujith17d79042009-02-09 13:27:03 +0530365 sc->ani.checkani_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530366 }
367
368 /* Skip all processing if there's nothing to do. */
369 if (longcal || shortcal || aniflag) {
370 /* Call ANI routine if necessary */
371 if (aniflag)
Sujith20977d32009-02-20 15:13:28 +0530372 ath9k_hw_ani_monitor(ah, &sc->nodestats, ah->curchan);
Sujithff37e332008-11-24 12:07:55 +0530373
374 /* Perform calibration if necessary */
375 if (longcal || shortcal) {
Sujith379f0442009-04-13 21:56:48 +0530376 sc->ani.caldone = ath9k_hw_calibrate(ah, ah->curchan,
377 sc->rx_chainmask, longcal);
Sujithff37e332008-11-24 12:07:55 +0530378
Sujith379f0442009-04-13 21:56:48 +0530379 if (longcal)
380 sc->ani.noise_floor = ath9k_hw_getchan_noise(ah,
381 ah->curchan);
Sujithff37e332008-11-24 12:07:55 +0530382
Sujith379f0442009-04-13 21:56:48 +0530383 DPRINTF(sc, ATH_DBG_ANI," calibrate chan %u/%x nf: %d\n",
384 ah->curchan->channel, ah->curchan->channelFlags,
385 sc->ani.noise_floor);
Sujithff37e332008-11-24 12:07:55 +0530386 }
387 }
388
Jouni Malinen1ffc1c62009-05-19 17:01:39 +0300389 ath9k_ps_restore(sc);
390
Sujith20977d32009-02-20 15:13:28 +0530391set_timer:
Sujithff37e332008-11-24 12:07:55 +0530392 /*
393 * Set timer interval based on previous results.
394 * The interval must be the shortest necessary to satisfy ANI,
395 * short calibration and long calibration.
396 */
Sujithaac92072008-12-02 18:37:54 +0530397 cal_interval = ATH_LONG_CALINTERVAL;
Sujith2660b812009-02-09 13:27:26 +0530398 if (sc->sc_ah->config.enable_ani)
Sujithaac92072008-12-02 18:37:54 +0530399 cal_interval = min(cal_interval, (u32)ATH_ANI_POLLINTERVAL);
Sujith17d79042009-02-09 13:27:03 +0530400 if (!sc->ani.caldone)
Sujith20977d32009-02-20 15:13:28 +0530401 cal_interval = min(cal_interval, (u32)short_cal_interval);
Sujithff37e332008-11-24 12:07:55 +0530402
Sujith17d79042009-02-09 13:27:03 +0530403 mod_timer(&sc->ani.timer, jiffies + msecs_to_jiffies(cal_interval));
Sujithff37e332008-11-24 12:07:55 +0530404}
405
Sujith415f7382009-04-13 21:56:46 +0530406static void ath_start_ani(struct ath_softc *sc)
407{
408 unsigned long timestamp = jiffies_to_msecs(jiffies);
409
410 sc->ani.longcal_timer = timestamp;
411 sc->ani.shortcal_timer = timestamp;
412 sc->ani.checkani_timer = timestamp;
413
414 mod_timer(&sc->ani.timer,
415 jiffies + msecs_to_jiffies(ATH_ANI_POLLINTERVAL));
416}
417
Sujithff37e332008-11-24 12:07:55 +0530418/*
419 * Update tx/rx chainmask. For legacy association,
420 * hard code chainmask to 1x1, for 11n association, use
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +0530421 * the chainmask configuration, for bt coexistence, use
422 * the chainmask configuration even in legacy mode.
Sujithff37e332008-11-24 12:07:55 +0530423 */
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200424void ath_update_chainmask(struct ath_softc *sc, int is_ht)
Sujithff37e332008-11-24 12:07:55 +0530425{
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +0530426 if (is_ht ||
Sujith2660b812009-02-09 13:27:26 +0530427 (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BT_COEX)) {
428 sc->tx_chainmask = sc->sc_ah->caps.tx_chainmask;
429 sc->rx_chainmask = sc->sc_ah->caps.rx_chainmask;
Sujithff37e332008-11-24 12:07:55 +0530430 } else {
Sujith17d79042009-02-09 13:27:03 +0530431 sc->tx_chainmask = 1;
432 sc->rx_chainmask = 1;
Sujithff37e332008-11-24 12:07:55 +0530433 }
434
Sujith04bd4632008-11-28 22:18:05 +0530435 DPRINTF(sc, ATH_DBG_CONFIG, "tx chmask: %d, rx chmask: %d\n",
Sujith17d79042009-02-09 13:27:03 +0530436 sc->tx_chainmask, sc->rx_chainmask);
Sujithff37e332008-11-24 12:07:55 +0530437}
438
439static void ath_node_attach(struct ath_softc *sc, struct ieee80211_sta *sta)
440{
441 struct ath_node *an;
442
443 an = (struct ath_node *)sta->drv_priv;
444
Sujith87792ef2009-03-30 15:28:48 +0530445 if (sc->sc_flags & SC_OP_TXAGGR) {
Sujithff37e332008-11-24 12:07:55 +0530446 ath_tx_node_init(sc, an);
Sujith87792ef2009-03-30 15:28:48 +0530447 an->maxampdu = 1 << (IEEE80211_HTCAP_MAXRXAMPDU_FACTOR +
448 sta->ht_cap.ampdu_factor);
449 an->mpdudensity = parse_mpdudensity(sta->ht_cap.ampdu_density);
450 }
Sujithff37e332008-11-24 12:07:55 +0530451}
452
453static void ath_node_detach(struct ath_softc *sc, struct ieee80211_sta *sta)
454{
455 struct ath_node *an = (struct ath_node *)sta->drv_priv;
456
457 if (sc->sc_flags & SC_OP_TXAGGR)
458 ath_tx_node_cleanup(sc, an);
459}
460
461static void ath9k_tasklet(unsigned long data)
462{
463 struct ath_softc *sc = (struct ath_softc *)data;
Sujith17d79042009-02-09 13:27:03 +0530464 u32 status = sc->intrstatus;
Sujithff37e332008-11-24 12:07:55 +0530465
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400466 ath9k_ps_wakeup(sc);
467
Sujithff37e332008-11-24 12:07:55 +0530468 if (status & ATH9K_INT_FATAL) {
Sujithff37e332008-11-24 12:07:55 +0530469 ath_reset(sc, false);
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400470 ath9k_ps_restore(sc);
Sujithff37e332008-11-24 12:07:55 +0530471 return;
Sujithff37e332008-11-24 12:07:55 +0530472 }
473
Sujith063d8be2009-03-30 15:28:49 +0530474 if (status & (ATH9K_INT_RX | ATH9K_INT_RXEOL | ATH9K_INT_RXORN)) {
475 spin_lock_bh(&sc->rx.rxflushlock);
476 ath_rx_tasklet(sc, 0);
477 spin_unlock_bh(&sc->rx.rxflushlock);
478 }
479
480 if (status & ATH9K_INT_TX)
481 ath_tx_tasklet(sc);
482
Jouni Malinen54ce8462009-05-19 17:01:40 +0300483 if ((status & ATH9K_INT_TSFOOR) &&
484 (sc->hw->conf.flags & IEEE80211_CONF_PS)) {
485 /*
486 * TSF sync does not look correct; remain awake to sync with
487 * the next Beacon.
488 */
489 DPRINTF(sc, ATH_DBG_PS, "TSFOOR - Sync with next Beacon\n");
Jouni Malinenccdfeab2009-05-20 21:59:08 +0300490 sc->sc_flags |= SC_OP_WAIT_FOR_BEACON | SC_OP_BEACON_SYNC;
Jouni Malinen54ce8462009-05-19 17:01:40 +0300491 }
492
Sujithff37e332008-11-24 12:07:55 +0530493 /* re-enable hardware interrupt */
Sujith17d79042009-02-09 13:27:03 +0530494 ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400495 ath9k_ps_restore(sc);
Sujithff37e332008-11-24 12:07:55 +0530496}
497
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100498irqreturn_t ath_isr(int irq, void *dev)
Sujithff37e332008-11-24 12:07:55 +0530499{
Sujith063d8be2009-03-30 15:28:49 +0530500#define SCHED_INTR ( \
501 ATH9K_INT_FATAL | \
502 ATH9K_INT_RXORN | \
503 ATH9K_INT_RXEOL | \
504 ATH9K_INT_RX | \
505 ATH9K_INT_TX | \
506 ATH9K_INT_BMISS | \
507 ATH9K_INT_CST | \
508 ATH9K_INT_TSFOOR)
509
Sujithff37e332008-11-24 12:07:55 +0530510 struct ath_softc *sc = dev;
Sujithcbe61d8a2009-02-09 13:27:12 +0530511 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530512 enum ath9k_int status;
513 bool sched = false;
514
Sujith063d8be2009-03-30 15:28:49 +0530515 /*
516 * The hardware is not ready/present, don't
517 * touch anything. Note this can happen early
518 * on if the IRQ is shared.
519 */
520 if (sc->sc_flags & SC_OP_INVALID)
521 return IRQ_NONE;
Sujithff37e332008-11-24 12:07:55 +0530522
Sujithff37e332008-11-24 12:07:55 +0530523
Sujith063d8be2009-03-30 15:28:49 +0530524 /* shared irq, not for us */
Sujithff37e332008-11-24 12:07:55 +0530525
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400526 if (!ath9k_hw_intrpend(ah))
Sujith063d8be2009-03-30 15:28:49 +0530527 return IRQ_NONE;
Sujithff37e332008-11-24 12:07:55 +0530528
Sujith063d8be2009-03-30 15:28:49 +0530529 /*
530 * Figure out the reason(s) for the interrupt. Note
531 * that the hal returns a pseudo-ISR that may include
532 * bits we haven't explicitly enabled so we mask the
533 * value to insure we only process bits we requested.
534 */
535 ath9k_hw_getisr(ah, &status); /* NB: clears ISR too */
536 status &= sc->imask; /* discard unasked-for bits */
537
538 /*
539 * If there are no status bits set, then this interrupt was not
540 * for me (should have been caught above).
541 */
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400542 if (!status)
Sujith063d8be2009-03-30 15:28:49 +0530543 return IRQ_NONE;
Sujith063d8be2009-03-30 15:28:49 +0530544
545 /* Cache the status */
546 sc->intrstatus = status;
547
548 if (status & SCHED_INTR)
549 sched = true;
550
551 /*
552 * If a FATAL or RXORN interrupt is received, we have to reset the
553 * chip immediately.
554 */
555 if (status & (ATH9K_INT_FATAL | ATH9K_INT_RXORN))
556 goto chip_reset;
557
558 if (status & ATH9K_INT_SWBA)
559 tasklet_schedule(&sc->bcon_tasklet);
560
561 if (status & ATH9K_INT_TXURN)
562 ath9k_hw_updatetxtriglevel(ah, true);
563
564 if (status & ATH9K_INT_MIB) {
565 /*
566 * Disable interrupts until we service the MIB
567 * interrupt; otherwise it will continue to
568 * fire.
569 */
570 ath9k_hw_set_interrupts(ah, 0);
571 /*
572 * Let the hal handle the event. We assume
573 * it will clear whatever condition caused
574 * the interrupt.
575 */
576 ath9k_hw_procmibevent(ah, &sc->nodestats);
577 ath9k_hw_set_interrupts(ah, sc->imask);
578 }
579
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400580 if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
581 if (status & ATH9K_INT_TIM_TIMER) {
Sujith063d8be2009-03-30 15:28:49 +0530582 /* Clear RxAbort bit so that we can
583 * receive frames */
584 ath9k_hw_setpower(ah, ATH9K_PM_AWAKE);
Vasanthakumar Thiagarajan153e0802009-05-15 02:47:16 -0400585 ath9k_hw_setrxabort(sc->sc_ah, 0);
Sujith063d8be2009-03-30 15:28:49 +0530586 sc->sc_flags |= SC_OP_WAIT_FOR_BEACON;
587 }
Sujith063d8be2009-03-30 15:28:49 +0530588
589chip_reset:
590
Sujith817e11d2008-12-07 21:42:44 +0530591 ath_debug_stat_interrupt(sc, status);
592
Sujithff37e332008-11-24 12:07:55 +0530593 if (sched) {
594 /* turn off every interrupt except SWBA */
Sujith17d79042009-02-09 13:27:03 +0530595 ath9k_hw_set_interrupts(ah, (sc->imask & ATH9K_INT_SWBA));
Sujithff37e332008-11-24 12:07:55 +0530596 tasklet_schedule(&sc->intr_tq);
597 }
598
599 return IRQ_HANDLED;
Sujith063d8be2009-03-30 15:28:49 +0530600
601#undef SCHED_INTR
Sujithff37e332008-11-24 12:07:55 +0530602}
603
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700604static u32 ath_get_extchanmode(struct ath_softc *sc,
Sujith99405f92008-11-24 12:08:35 +0530605 struct ieee80211_channel *chan,
Sujith094d05d2008-12-12 11:57:43 +0530606 enum nl80211_channel_type channel_type)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700607{
608 u32 chanmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700609
610 switch (chan->band) {
611 case IEEE80211_BAND_2GHZ:
Sujith094d05d2008-12-12 11:57:43 +0530612 switch(channel_type) {
613 case NL80211_CHAN_NO_HT:
614 case NL80211_CHAN_HT20:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700615 chanmode = CHANNEL_G_HT20;
Sujith094d05d2008-12-12 11:57:43 +0530616 break;
617 case NL80211_CHAN_HT40PLUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700618 chanmode = CHANNEL_G_HT40PLUS;
Sujith094d05d2008-12-12 11:57:43 +0530619 break;
620 case NL80211_CHAN_HT40MINUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700621 chanmode = CHANNEL_G_HT40MINUS;
Sujith094d05d2008-12-12 11:57:43 +0530622 break;
623 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700624 break;
625 case IEEE80211_BAND_5GHZ:
Sujith094d05d2008-12-12 11:57:43 +0530626 switch(channel_type) {
627 case NL80211_CHAN_NO_HT:
628 case NL80211_CHAN_HT20:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700629 chanmode = CHANNEL_A_HT20;
Sujith094d05d2008-12-12 11:57:43 +0530630 break;
631 case NL80211_CHAN_HT40PLUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700632 chanmode = CHANNEL_A_HT40PLUS;
Sujith094d05d2008-12-12 11:57:43 +0530633 break;
634 case NL80211_CHAN_HT40MINUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700635 chanmode = CHANNEL_A_HT40MINUS;
Sujith094d05d2008-12-12 11:57:43 +0530636 break;
637 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700638 break;
639 default:
640 break;
641 }
642
643 return chanmode;
644}
645
Jouni Malinen6ace2892008-12-17 13:32:17 +0200646static int ath_setkey_tkip(struct ath_softc *sc, u16 keyix, const u8 *key,
Jouni Malinen3f53dd62009-02-26 11:18:46 +0200647 struct ath9k_keyval *hk, const u8 *addr,
648 bool authenticator)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700649{
Jouni Malinen6ace2892008-12-17 13:32:17 +0200650 const u8 *key_rxmic;
651 const u8 *key_txmic;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700652
Jouni Malinen6ace2892008-12-17 13:32:17 +0200653 key_txmic = key + NL80211_TKIP_DATA_OFFSET_TX_MIC_KEY;
654 key_rxmic = key + NL80211_TKIP_DATA_OFFSET_RX_MIC_KEY;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700655
656 if (addr == NULL) {
Jouni Malinend216aaa2009-03-03 13:11:53 +0200657 /*
658 * Group key installation - only two key cache entries are used
659 * regardless of splitmic capability since group key is only
660 * used either for TX or RX.
661 */
Jouni Malinen3f53dd62009-02-26 11:18:46 +0200662 if (authenticator) {
663 memcpy(hk->kv_mic, key_txmic, sizeof(hk->kv_mic));
664 memcpy(hk->kv_txmic, key_txmic, sizeof(hk->kv_mic));
665 } else {
666 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
667 memcpy(hk->kv_txmic, key_rxmic, sizeof(hk->kv_mic));
668 }
Jouni Malinend216aaa2009-03-03 13:11:53 +0200669 return ath9k_hw_set_keycache_entry(sc->sc_ah, keyix, hk, addr);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700670 }
Sujith17d79042009-02-09 13:27:03 +0530671 if (!sc->splitmic) {
Jouni Malinend216aaa2009-03-03 13:11:53 +0200672 /* TX and RX keys share the same key cache entry. */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700673 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
674 memcpy(hk->kv_txmic, key_txmic, sizeof(hk->kv_txmic));
Jouni Malinend216aaa2009-03-03 13:11:53 +0200675 return ath9k_hw_set_keycache_entry(sc->sc_ah, keyix, hk, addr);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700676 }
Jouni Malinend216aaa2009-03-03 13:11:53 +0200677
678 /* Separate key cache entries for TX and RX */
679
680 /* TX key goes at first index, RX key at +32. */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700681 memcpy(hk->kv_mic, key_txmic, sizeof(hk->kv_mic));
Jouni Malinend216aaa2009-03-03 13:11:53 +0200682 if (!ath9k_hw_set_keycache_entry(sc->sc_ah, keyix, hk, NULL)) {
683 /* TX MIC entry failed. No need to proceed further */
Sujithd8baa932009-03-30 15:28:25 +0530684 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +0530685 "Setting TX MIC Key Failed\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700686 return 0;
687 }
688
689 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
690 /* XXX delete tx key on failure? */
Jouni Malinend216aaa2009-03-03 13:11:53 +0200691 return ath9k_hw_set_keycache_entry(sc->sc_ah, keyix + 32, hk, addr);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200692}
693
694static int ath_reserve_key_cache_slot_tkip(struct ath_softc *sc)
695{
696 int i;
697
Sujith17d79042009-02-09 13:27:03 +0530698 for (i = IEEE80211_WEP_NKID; i < sc->keymax / 2; i++) {
699 if (test_bit(i, sc->keymap) ||
700 test_bit(i + 64, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200701 continue; /* At least one part of TKIP key allocated */
Sujith17d79042009-02-09 13:27:03 +0530702 if (sc->splitmic &&
703 (test_bit(i + 32, sc->keymap) ||
704 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200705 continue; /* At least one part of TKIP key allocated */
706
707 /* Found a free slot for a TKIP key */
708 return i;
709 }
710 return -1;
711}
712
713static int ath_reserve_key_cache_slot(struct ath_softc *sc)
714{
715 int i;
716
717 /* First, try to find slots that would not be available for TKIP. */
Sujith17d79042009-02-09 13:27:03 +0530718 if (sc->splitmic) {
719 for (i = IEEE80211_WEP_NKID; i < sc->keymax / 4; i++) {
720 if (!test_bit(i, sc->keymap) &&
721 (test_bit(i + 32, sc->keymap) ||
722 test_bit(i + 64, sc->keymap) ||
723 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200724 return i;
Sujith17d79042009-02-09 13:27:03 +0530725 if (!test_bit(i + 32, sc->keymap) &&
726 (test_bit(i, sc->keymap) ||
727 test_bit(i + 64, sc->keymap) ||
728 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200729 return i + 32;
Sujith17d79042009-02-09 13:27:03 +0530730 if (!test_bit(i + 64, sc->keymap) &&
731 (test_bit(i , sc->keymap) ||
732 test_bit(i + 32, sc->keymap) ||
733 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinenea612132008-12-18 14:31:10 +0200734 return i + 64;
Sujith17d79042009-02-09 13:27:03 +0530735 if (!test_bit(i + 64 + 32, sc->keymap) &&
736 (test_bit(i, sc->keymap) ||
737 test_bit(i + 32, sc->keymap) ||
738 test_bit(i + 64, sc->keymap)))
Jouni Malinenea612132008-12-18 14:31:10 +0200739 return i + 64 + 32;
Jouni Malinen6ace2892008-12-17 13:32:17 +0200740 }
741 } else {
Sujith17d79042009-02-09 13:27:03 +0530742 for (i = IEEE80211_WEP_NKID; i < sc->keymax / 2; i++) {
743 if (!test_bit(i, sc->keymap) &&
744 test_bit(i + 64, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200745 return i;
Sujith17d79042009-02-09 13:27:03 +0530746 if (test_bit(i, sc->keymap) &&
747 !test_bit(i + 64, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200748 return i + 64;
749 }
750 }
751
752 /* No partially used TKIP slots, pick any available slot */
Sujith17d79042009-02-09 13:27:03 +0530753 for (i = IEEE80211_WEP_NKID; i < sc->keymax; i++) {
Jouni Malinenbe2864c2008-12-18 14:33:00 +0200754 /* Do not allow slots that could be needed for TKIP group keys
755 * to be used. This limitation could be removed if we know that
756 * TKIP will not be used. */
757 if (i >= 64 && i < 64 + IEEE80211_WEP_NKID)
758 continue;
Sujith17d79042009-02-09 13:27:03 +0530759 if (sc->splitmic) {
Jouni Malinenbe2864c2008-12-18 14:33:00 +0200760 if (i >= 32 && i < 32 + IEEE80211_WEP_NKID)
761 continue;
762 if (i >= 64 + 32 && i < 64 + 32 + IEEE80211_WEP_NKID)
763 continue;
764 }
765
Sujith17d79042009-02-09 13:27:03 +0530766 if (!test_bit(i, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200767 return i; /* Found a free slot for a key */
768 }
769
770 /* No free slot found */
771 return -1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700772}
773
774static int ath_key_config(struct ath_softc *sc,
Jouni Malinen3f53dd62009-02-26 11:18:46 +0200775 struct ieee80211_vif *vif,
Johannes Bergdc822b52008-12-29 12:55:09 +0100776 struct ieee80211_sta *sta,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700777 struct ieee80211_key_conf *key)
778{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700779 struct ath9k_keyval hk;
780 const u8 *mac = NULL;
781 int ret = 0;
Jouni Malinen6ace2892008-12-17 13:32:17 +0200782 int idx;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700783
784 memset(&hk, 0, sizeof(hk));
785
786 switch (key->alg) {
787 case ALG_WEP:
788 hk.kv_type = ATH9K_CIPHER_WEP;
789 break;
790 case ALG_TKIP:
791 hk.kv_type = ATH9K_CIPHER_TKIP;
792 break;
793 case ALG_CCMP:
794 hk.kv_type = ATH9K_CIPHER_AES_CCM;
795 break;
796 default:
Jouni Malinenca470b22009-01-08 13:32:12 +0200797 return -EOPNOTSUPP;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700798 }
799
Jouni Malinen6ace2892008-12-17 13:32:17 +0200800 hk.kv_len = key->keylen;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700801 memcpy(hk.kv_val, key->key, key->keylen);
802
Jouni Malinen6ace2892008-12-17 13:32:17 +0200803 if (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
804 /* For now, use the default keys for broadcast keys. This may
805 * need to change with virtual interfaces. */
806 idx = key->keyidx;
807 } else if (key->keyidx) {
Johannes Bergdc822b52008-12-29 12:55:09 +0100808 if (WARN_ON(!sta))
809 return -EOPNOTSUPP;
810 mac = sta->addr;
811
Jouni Malinen6ace2892008-12-17 13:32:17 +0200812 if (vif->type != NL80211_IFTYPE_AP) {
813 /* Only keyidx 0 should be used with unicast key, but
814 * allow this for client mode for now. */
815 idx = key->keyidx;
816 } else
817 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700818 } else {
Johannes Bergdc822b52008-12-29 12:55:09 +0100819 if (WARN_ON(!sta))
820 return -EOPNOTSUPP;
821 mac = sta->addr;
822
Jouni Malinen6ace2892008-12-17 13:32:17 +0200823 if (key->alg == ALG_TKIP)
824 idx = ath_reserve_key_cache_slot_tkip(sc);
825 else
826 idx = ath_reserve_key_cache_slot(sc);
827 if (idx < 0)
Jouni Malinenca470b22009-01-08 13:32:12 +0200828 return -ENOSPC; /* no free key cache entries */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700829 }
830
831 if (key->alg == ALG_TKIP)
Jouni Malinen3f53dd62009-02-26 11:18:46 +0200832 ret = ath_setkey_tkip(sc, idx, key->key, &hk, mac,
833 vif->type == NL80211_IFTYPE_AP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700834 else
Jouni Malinend216aaa2009-03-03 13:11:53 +0200835 ret = ath9k_hw_set_keycache_entry(sc->sc_ah, idx, &hk, mac);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700836
837 if (!ret)
838 return -EIO;
839
Sujith17d79042009-02-09 13:27:03 +0530840 set_bit(idx, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200841 if (key->alg == ALG_TKIP) {
Sujith17d79042009-02-09 13:27:03 +0530842 set_bit(idx + 64, sc->keymap);
843 if (sc->splitmic) {
844 set_bit(idx + 32, sc->keymap);
845 set_bit(idx + 64 + 32, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200846 }
847 }
848
849 return idx;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700850}
851
852static void ath_key_delete(struct ath_softc *sc, struct ieee80211_key_conf *key)
853{
Jouni Malinen6ace2892008-12-17 13:32:17 +0200854 ath9k_hw_keyreset(sc->sc_ah, key->hw_key_idx);
855 if (key->hw_key_idx < IEEE80211_WEP_NKID)
856 return;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700857
Sujith17d79042009-02-09 13:27:03 +0530858 clear_bit(key->hw_key_idx, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200859 if (key->alg != ALG_TKIP)
860 return;
861
Sujith17d79042009-02-09 13:27:03 +0530862 clear_bit(key->hw_key_idx + 64, sc->keymap);
863 if (sc->splitmic) {
864 clear_bit(key->hw_key_idx + 32, sc->keymap);
865 clear_bit(key->hw_key_idx + 64 + 32, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200866 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700867}
868
Sujitheb2599c2009-01-23 11:20:44 +0530869static void setup_ht_cap(struct ath_softc *sc,
870 struct ieee80211_sta_ht_cap *ht_info)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700871{
Sujith60653672008-08-14 13:28:02 +0530872#define ATH9K_HT_CAP_MAXRXAMPDU_65536 0x3 /* 2 ^ 16 */
873#define ATH9K_HT_CAP_MPDUDENSITY_8 0x6 /* 8 usec */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700874
Johannes Bergd9fe60d2008-10-09 12:13:49 +0200875 ht_info->ht_supported = true;
876 ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
877 IEEE80211_HT_CAP_SM_PS |
878 IEEE80211_HT_CAP_SGI_40 |
879 IEEE80211_HT_CAP_DSSSCCK40;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700880
Sujith60653672008-08-14 13:28:02 +0530881 ht_info->ampdu_factor = ATH9K_HT_CAP_MAXRXAMPDU_65536;
882 ht_info->ampdu_density = ATH9K_HT_CAP_MPDUDENSITY_8;
Sujitheb2599c2009-01-23 11:20:44 +0530883
Johannes Bergd9fe60d2008-10-09 12:13:49 +0200884 /* set up supported mcs set */
885 memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
Sujitheb2599c2009-01-23 11:20:44 +0530886
Sujith17d79042009-02-09 13:27:03 +0530887 switch(sc->rx_chainmask) {
Sujitheb2599c2009-01-23 11:20:44 +0530888 case 1:
889 ht_info->mcs.rx_mask[0] = 0xff;
890 break;
Sujith3c457262009-01-27 10:55:31 +0530891 case 3:
Sujitheb2599c2009-01-23 11:20:44 +0530892 case 5:
893 case 7:
894 default:
895 ht_info->mcs.rx_mask[0] = 0xff;
896 ht_info->mcs.rx_mask[1] = 0xff;
897 break;
898 }
899
Johannes Bergd9fe60d2008-10-09 12:13:49 +0200900 ht_info->mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700901}
902
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530903static void ath9k_bss_assoc_info(struct ath_softc *sc,
Sujith5640b082008-10-29 10:16:06 +0530904 struct ieee80211_vif *vif,
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530905 struct ieee80211_bss_conf *bss_conf)
906{
Sujith17d79042009-02-09 13:27:03 +0530907 struct ath_vif *avp = (void *)vif->drv_priv;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530908
909 if (bss_conf->assoc) {
Sujith094d05d2008-12-12 11:57:43 +0530910 DPRINTF(sc, ATH_DBG_CONFIG, "Bss Info ASSOC %d, bssid: %pM\n",
Sujith17d79042009-02-09 13:27:03 +0530911 bss_conf->aid, sc->curbssid);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530912
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530913 /* New association, store aid */
Colin McCabed97809d2008-12-01 13:38:55 -0800914 if (avp->av_opmode == NL80211_IFTYPE_STATION) {
Sujith17d79042009-02-09 13:27:03 +0530915 sc->curaid = bss_conf->aid;
Sujithba52da52009-02-09 13:27:10 +0530916 ath9k_hw_write_associd(sc);
Jouni Malinenccdfeab2009-05-20 21:59:08 +0300917
918 /*
919 * Request a re-configuration of Beacon related timers
920 * on the receipt of the first Beacon frame (i.e.,
921 * after time sync with the AP).
922 */
923 sc->sc_flags |= SC_OP_BEACON_SYNC;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530924 }
925
926 /* Configure the beacon */
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200927 ath_beacon_config(sc, vif);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530928
929 /* Reset rssi stats */
Sujith17d79042009-02-09 13:27:03 +0530930 sc->nodestats.ns_avgbrssi = ATH_RSSI_DUMMY_MARKER;
931 sc->nodestats.ns_avgrssi = ATH_RSSI_DUMMY_MARKER;
932 sc->nodestats.ns_avgtxrssi = ATH_RSSI_DUMMY_MARKER;
933 sc->nodestats.ns_avgtxrate = ATH_RATE_DUMMY_MARKER;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530934
Sujith415f7382009-04-13 21:56:46 +0530935 ath_start_ani(sc);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530936 } else {
Sujith1ffb0612009-03-30 15:28:46 +0530937 DPRINTF(sc, ATH_DBG_CONFIG, "Bss Info DISASSOC\n");
Sujith17d79042009-02-09 13:27:03 +0530938 sc->curaid = 0;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530939 }
940}
941
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530942/********************************/
943/* LED functions */
944/********************************/
945
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530946static void ath_led_blink_work(struct work_struct *work)
947{
948 struct ath_softc *sc = container_of(work, struct ath_softc,
949 ath_led_blink_work.work);
950
951 if (!(sc->sc_flags & SC_OP_LED_ASSOCIATED))
952 return;
Vasanthakumar Thiagarajan85067c02009-03-14 19:59:41 +0530953
954 if ((sc->led_on_duration == ATH_LED_ON_DURATION_IDLE) ||
955 (sc->led_off_duration == ATH_LED_OFF_DURATION_IDLE))
956 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 0);
957 else
958 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN,
959 (sc->sc_flags & SC_OP_LED_ON) ? 1 : 0);
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530960
961 queue_delayed_work(sc->hw->workqueue, &sc->ath_led_blink_work,
962 (sc->sc_flags & SC_OP_LED_ON) ?
963 msecs_to_jiffies(sc->led_off_duration) :
964 msecs_to_jiffies(sc->led_on_duration));
965
Vasanthakumar Thiagarajan85067c02009-03-14 19:59:41 +0530966 sc->led_on_duration = sc->led_on_cnt ?
967 max((ATH_LED_ON_DURATION_IDLE - sc->led_on_cnt), 25) :
968 ATH_LED_ON_DURATION_IDLE;
969 sc->led_off_duration = sc->led_off_cnt ?
970 max((ATH_LED_OFF_DURATION_IDLE - sc->led_off_cnt), 10) :
971 ATH_LED_OFF_DURATION_IDLE;
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530972 sc->led_on_cnt = sc->led_off_cnt = 0;
973 if (sc->sc_flags & SC_OP_LED_ON)
974 sc->sc_flags &= ~SC_OP_LED_ON;
975 else
976 sc->sc_flags |= SC_OP_LED_ON;
977}
978
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530979static void ath_led_brightness(struct led_classdev *led_cdev,
980 enum led_brightness brightness)
981{
982 struct ath_led *led = container_of(led_cdev, struct ath_led, led_cdev);
983 struct ath_softc *sc = led->sc;
984
985 switch (brightness) {
986 case LED_OFF:
987 if (led->led_type == ATH_LED_ASSOC ||
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530988 led->led_type == ATH_LED_RADIO) {
989 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN,
990 (led->led_type == ATH_LED_RADIO));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530991 sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530992 if (led->led_type == ATH_LED_RADIO)
993 sc->sc_flags &= ~SC_OP_LED_ON;
994 } else {
995 sc->led_off_cnt++;
996 }
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530997 break;
998 case LED_FULL:
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530999 if (led->led_type == ATH_LED_ASSOC) {
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301000 sc->sc_flags |= SC_OP_LED_ASSOCIATED;
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301001 queue_delayed_work(sc->hw->workqueue,
1002 &sc->ath_led_blink_work, 0);
1003 } else if (led->led_type == ATH_LED_RADIO) {
1004 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 0);
1005 sc->sc_flags |= SC_OP_LED_ON;
1006 } else {
1007 sc->led_on_cnt++;
1008 }
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301009 break;
1010 default:
1011 break;
1012 }
1013}
1014
1015static int ath_register_led(struct ath_softc *sc, struct ath_led *led,
1016 char *trigger)
1017{
1018 int ret;
1019
1020 led->sc = sc;
1021 led->led_cdev.name = led->name;
1022 led->led_cdev.default_trigger = trigger;
1023 led->led_cdev.brightness_set = ath_led_brightness;
1024
1025 ret = led_classdev_register(wiphy_dev(sc->hw->wiphy), &led->led_cdev);
1026 if (ret)
1027 DPRINTF(sc, ATH_DBG_FATAL,
1028 "Failed to register led:%s", led->name);
1029 else
1030 led->registered = 1;
1031 return ret;
1032}
1033
1034static void ath_unregister_led(struct ath_led *led)
1035{
1036 if (led->registered) {
1037 led_classdev_unregister(&led->led_cdev);
1038 led->registered = 0;
1039 }
1040}
1041
1042static void ath_deinit_leds(struct ath_softc *sc)
1043{
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301044 cancel_delayed_work_sync(&sc->ath_led_blink_work);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301045 ath_unregister_led(&sc->assoc_led);
1046 sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
1047 ath_unregister_led(&sc->tx_led);
1048 ath_unregister_led(&sc->rx_led);
1049 ath_unregister_led(&sc->radio_led);
1050 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 1);
1051}
1052
1053static void ath_init_leds(struct ath_softc *sc)
1054{
1055 char *trigger;
1056 int ret;
1057
1058 /* Configure gpio 1 for output */
1059 ath9k_hw_cfg_output(sc->sc_ah, ATH_LED_PIN,
1060 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1061 /* LED off, active low */
1062 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 1);
1063
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301064 INIT_DELAYED_WORK(&sc->ath_led_blink_work, ath_led_blink_work);
1065
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301066 trigger = ieee80211_get_radio_led_name(sc->hw);
1067 snprintf(sc->radio_led.name, sizeof(sc->radio_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001068 "ath9k-%s::radio", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301069 ret = ath_register_led(sc, &sc->radio_led, trigger);
1070 sc->radio_led.led_type = ATH_LED_RADIO;
1071 if (ret)
1072 goto fail;
1073
1074 trigger = ieee80211_get_assoc_led_name(sc->hw);
1075 snprintf(sc->assoc_led.name, sizeof(sc->assoc_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001076 "ath9k-%s::assoc", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301077 ret = ath_register_led(sc, &sc->assoc_led, trigger);
1078 sc->assoc_led.led_type = ATH_LED_ASSOC;
1079 if (ret)
1080 goto fail;
1081
1082 trigger = ieee80211_get_tx_led_name(sc->hw);
1083 snprintf(sc->tx_led.name, sizeof(sc->tx_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001084 "ath9k-%s::tx", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301085 ret = ath_register_led(sc, &sc->tx_led, trigger);
1086 sc->tx_led.led_type = ATH_LED_TX;
1087 if (ret)
1088 goto fail;
1089
1090 trigger = ieee80211_get_rx_led_name(sc->hw);
1091 snprintf(sc->rx_led.name, sizeof(sc->rx_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001092 "ath9k-%s::rx", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301093 ret = ath_register_led(sc, &sc->rx_led, trigger);
1094 sc->rx_led.led_type = ATH_LED_RX;
1095 if (ret)
1096 goto fail;
1097
1098 return;
1099
1100fail:
1101 ath_deinit_leds(sc);
1102}
1103
Jouni Malinen7ec3e512009-03-03 19:23:37 +02001104void ath_radio_enable(struct ath_softc *sc)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301105{
Sujithcbe61d8a2009-02-09 13:27:12 +05301106 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001107 struct ieee80211_channel *channel = sc->hw->conf.channel;
1108 int r;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301109
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301110 ath9k_ps_wakeup(sc);
Sujithd2f5b3a2009-04-13 21:56:25 +05301111 ath9k_hw_configpcipowersave(ah, 0);
1112
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301113 spin_lock_bh(&sc->sc_resetlock);
Sujith2660b812009-02-09 13:27:26 +05301114 r = ath9k_hw_reset(ah, ah->curchan, false);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001115 if (r) {
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301116 DPRINTF(sc, ATH_DBG_FATAL,
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001117 "Unable to reset channel %u (%uMhz) ",
Vasanthakumar Thiagarajan6b457842009-05-15 18:59:20 +05301118 "reset status %d\n",
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001119 channel->center_freq, r);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301120 }
1121 spin_unlock_bh(&sc->sc_resetlock);
1122
1123 ath_update_txpow(sc);
1124 if (ath_startrecv(sc) != 0) {
1125 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301126 "Unable to restart recv logic\n");
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301127 return;
1128 }
1129
1130 if (sc->sc_flags & SC_OP_BEACONS)
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02001131 ath_beacon_config(sc, NULL); /* restart beacons */
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301132
1133 /* Re-Enable interrupts */
Sujith17d79042009-02-09 13:27:03 +05301134 ath9k_hw_set_interrupts(ah, sc->imask);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301135
1136 /* Enable LED */
1137 ath9k_hw_cfg_output(ah, ATH_LED_PIN,
1138 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1139 ath9k_hw_set_gpio(ah, ATH_LED_PIN, 0);
1140
1141 ieee80211_wake_queues(sc->hw);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301142 ath9k_ps_restore(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301143}
1144
Jouni Malinen7ec3e512009-03-03 19:23:37 +02001145void ath_radio_disable(struct ath_softc *sc)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301146{
Sujithcbe61d8a2009-02-09 13:27:12 +05301147 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001148 struct ieee80211_channel *channel = sc->hw->conf.channel;
1149 int r;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301150
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301151 ath9k_ps_wakeup(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301152 ieee80211_stop_queues(sc->hw);
1153
1154 /* Disable LED */
1155 ath9k_hw_set_gpio(ah, ATH_LED_PIN, 1);
1156 ath9k_hw_cfg_gpio_input(ah, ATH_LED_PIN);
1157
1158 /* Disable interrupts */
1159 ath9k_hw_set_interrupts(ah, 0);
1160
Sujith043a0402009-01-16 21:38:47 +05301161 ath_drain_all_txq(sc, false); /* clear pending tx frames */
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301162 ath_stoprecv(sc); /* turn off frame recv */
1163 ath_flushrecv(sc); /* flush recv queue */
1164
1165 spin_lock_bh(&sc->sc_resetlock);
Sujith2660b812009-02-09 13:27:26 +05301166 r = ath9k_hw_reset(ah, ah->curchan, false);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001167 if (r) {
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301168 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301169 "Unable to reset channel %u (%uMhz) "
Vasanthakumar Thiagarajan6b457842009-05-15 18:59:20 +05301170 "reset status %d\n",
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001171 channel->center_freq, r);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301172 }
1173 spin_unlock_bh(&sc->sc_resetlock);
1174
1175 ath9k_hw_phy_disable(ah);
Sujithd2f5b3a2009-04-13 21:56:25 +05301176 ath9k_hw_configpcipowersave(ah, 1);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301177 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301178 ath9k_ps_restore(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301179}
1180
Gabor Juhos5077fd32009-03-06 11:17:55 +01001181#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
1182
1183/*******************/
1184/* Rfkill */
1185/*******************/
1186
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301187static bool ath_is_rfkill_set(struct ath_softc *sc)
1188{
Sujithcbe61d8a2009-02-09 13:27:12 +05301189 struct ath_hw *ah = sc->sc_ah;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301190
Sujith2660b812009-02-09 13:27:26 +05301191 return ath9k_hw_gpio_get(ah, ah->rfkill_gpio) ==
1192 ah->rfkill_polarity;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301193}
1194
Johannes Berg19d337d2009-06-02 13:01:37 +02001195/* s/w rfkill handlers */
1196static int ath_rfkill_set_block(void *data, bool blocked)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301197{
1198 struct ath_softc *sc = data;
1199
Johannes Berg19d337d2009-06-02 13:01:37 +02001200 if (blocked)
1201 ath_radio_disable(sc);
1202 else
1203 ath_radio_enable(sc);
1204
1205 return 0;
1206}
1207
1208static void ath_rfkill_poll_state(struct rfkill *rfkill, void *data)
1209{
1210 struct ath_softc *sc = data;
1211 bool blocked = !!ath_is_rfkill_set(sc);
1212
1213 if (rfkill_set_hw_state(rfkill, blocked))
1214 ath_radio_disable(sc);
1215 else
1216 ath_radio_enable(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301217}
1218
1219/* Init s/w rfkill */
1220static int ath_init_sw_rfkill(struct ath_softc *sc)
1221{
Johannes Berg19d337d2009-06-02 13:01:37 +02001222 sc->rf_kill.ops.set_block = ath_rfkill_set_block;
1223 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1224 sc->rf_kill.ops.poll = ath_rfkill_poll_state;
1225
1226 snprintf(sc->rf_kill.rfkill_name, sizeof(sc->rf_kill.rfkill_name),
1227 "ath9k-%s::rfkill", wiphy_name(sc->hw->wiphy));
1228
1229 sc->rf_kill.rfkill = rfkill_alloc(sc->rf_kill.rfkill_name,
1230 wiphy_dev(sc->hw->wiphy),
1231 RFKILL_TYPE_WLAN,
1232 &sc->rf_kill.ops, sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301233 if (!sc->rf_kill.rfkill) {
1234 DPRINTF(sc, ATH_DBG_FATAL, "Failed to allocate rfkill\n");
1235 return -ENOMEM;
1236 }
1237
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301238 return 0;
1239}
1240
1241/* Deinitialize rfkill */
1242static void ath_deinit_rfkill(struct ath_softc *sc)
1243{
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301244 if (sc->sc_flags & SC_OP_RFKILL_REGISTERED) {
1245 rfkill_unregister(sc->rf_kill.rfkill);
Johannes Berg19d337d2009-06-02 13:01:37 +02001246 rfkill_destroy(sc->rf_kill.rfkill);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301247 sc->sc_flags &= ~SC_OP_RFKILL_REGISTERED;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301248 }
1249}
Sujith9c84b792008-10-29 10:17:13 +05301250
1251static int ath_start_rfkill_poll(struct ath_softc *sc)
1252{
Sujith9c84b792008-10-29 10:17:13 +05301253 if (!(sc->sc_flags & SC_OP_RFKILL_REGISTERED)) {
1254 if (rfkill_register(sc->rf_kill.rfkill)) {
1255 DPRINTF(sc, ATH_DBG_FATAL,
1256 "Unable to register rfkill\n");
Johannes Berg19d337d2009-06-02 13:01:37 +02001257 rfkill_destroy(sc->rf_kill.rfkill);
Sujith9c84b792008-10-29 10:17:13 +05301258
1259 /* Deinitialize the device */
Gabor Juhos39c3c2f2009-01-14 20:17:05 +01001260 ath_cleanup(sc);
Sujith9c84b792008-10-29 10:17:13 +05301261 return -EIO;
1262 } else {
1263 sc->sc_flags |= SC_OP_RFKILL_REGISTERED;
1264 }
1265 }
1266
1267 return 0;
1268}
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301269#endif /* CONFIG_RFKILL */
1270
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001271void ath_cleanup(struct ath_softc *sc)
Gabor Juhos39c3c2f2009-01-14 20:17:05 +01001272{
1273 ath_detach(sc);
1274 free_irq(sc->irq, sc);
1275 ath_bus_cleanup(sc);
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001276 kfree(sc->sec_wiphy);
Gabor Juhos39c3c2f2009-01-14 20:17:05 +01001277 ieee80211_free_hw(sc->hw);
1278}
1279
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001280void ath_detach(struct ath_softc *sc)
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301281{
1282 struct ieee80211_hw *hw = sc->hw;
Sujith9c84b792008-10-29 10:17:13 +05301283 int i = 0;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301284
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301285 ath9k_ps_wakeup(sc);
1286
Sujith04bd4632008-11-28 22:18:05 +05301287 DPRINTF(sc, ATH_DBG_CONFIG, "Detach ATH hw\n");
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301288
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05301289#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301290 ath_deinit_rfkill(sc);
1291#endif
Vasanthakumar Thiagarajan3fcdfb42008-11-18 01:19:56 +05301292 ath_deinit_leds(sc);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02001293 cancel_work_sync(&sc->chan_work);
Jouni Malinenf98c3bd2009-03-03 19:23:39 +02001294 cancel_delayed_work_sync(&sc->wiphy_work);
Vasanthakumar Thiagarajan3fcdfb42008-11-18 01:19:56 +05301295
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001296 for (i = 0; i < sc->num_sec_wiphy; i++) {
1297 struct ath_wiphy *aphy = sc->sec_wiphy[i];
1298 if (aphy == NULL)
1299 continue;
1300 sc->sec_wiphy[i] = NULL;
1301 ieee80211_unregister_hw(aphy->hw);
1302 ieee80211_free_hw(aphy->hw);
1303 }
Vasanthakumar Thiagarajan3fcdfb42008-11-18 01:19:56 +05301304 ieee80211_unregister_hw(hw);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301305 ath_rx_cleanup(sc);
1306 ath_tx_cleanup(sc);
1307
Sujith9c84b792008-10-29 10:17:13 +05301308 tasklet_kill(&sc->intr_tq);
1309 tasklet_kill(&sc->bcon_tasklet);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301310
Sujith9c84b792008-10-29 10:17:13 +05301311 if (!(sc->sc_flags & SC_OP_INVALID))
1312 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301313
Sujith9c84b792008-10-29 10:17:13 +05301314 /* cleanup tx queues */
1315 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1316 if (ATH_TXQ_SETUP(sc, i))
Sujithb77f4832008-12-07 21:44:03 +05301317 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujith9c84b792008-10-29 10:17:13 +05301318
1319 ath9k_hw_detach(sc->sc_ah);
Sujith826d2682008-11-28 22:20:23 +05301320 ath9k_exit_debug(sc);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301321 ath9k_ps_restore(sc);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301322}
1323
Bob Copelande3bb2492009-03-30 22:30:30 -04001324static int ath9k_reg_notifier(struct wiphy *wiphy,
1325 struct regulatory_request *request)
1326{
1327 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
1328 struct ath_wiphy *aphy = hw->priv;
1329 struct ath_softc *sc = aphy->sc;
1330 struct ath_regulatory *reg = &sc->sc_ah->regulatory;
1331
1332 return ath_reg_notifier_apply(wiphy, request, reg);
1333}
1334
Sujithff37e332008-11-24 12:07:55 +05301335static int ath_init(u16 devid, struct ath_softc *sc)
1336{
Sujithcbe61d8a2009-02-09 13:27:12 +05301337 struct ath_hw *ah = NULL;
Sujithff37e332008-11-24 12:07:55 +05301338 int status;
1339 int error = 0, i;
1340 int csz = 0;
1341
1342 /* XXX: hardware will not be ready until ath_open() being called */
1343 sc->sc_flags |= SC_OP_INVALID;
Sujith88b126a2008-11-28 22:19:02 +05301344
Sujith826d2682008-11-28 22:20:23 +05301345 if (ath9k_init_debug(sc) < 0)
1346 printk(KERN_ERR "Unable to create debugfs files\n");
Sujithff37e332008-11-24 12:07:55 +05301347
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001348 spin_lock_init(&sc->wiphy_lock);
Sujithff37e332008-11-24 12:07:55 +05301349 spin_lock_init(&sc->sc_resetlock);
Luis R. Rodriguez61584252009-03-12 18:18:49 -04001350 spin_lock_init(&sc->sc_serial_rw);
Sujithaa33de02008-12-18 11:40:16 +05301351 mutex_init(&sc->mutex);
Sujithff37e332008-11-24 12:07:55 +05301352 tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
Sujith9fc9ab02009-03-03 10:16:51 +05301353 tasklet_init(&sc->bcon_tasklet, ath_beacon_tasklet,
Sujithff37e332008-11-24 12:07:55 +05301354 (unsigned long)sc);
1355
1356 /*
1357 * Cache line size is used to size and align various
1358 * structures used to communicate with the hardware.
1359 */
Gabor Juhos88d15702009-01-14 20:17:04 +01001360 ath_read_cachesize(sc, &csz);
Sujithff37e332008-11-24 12:07:55 +05301361 /* XXX assert csz is non-zero */
Sujith17d79042009-02-09 13:27:03 +05301362 sc->cachelsz = csz << 2; /* convert to bytes */
Sujithff37e332008-11-24 12:07:55 +05301363
Sujithcbe61d8a2009-02-09 13:27:12 +05301364 ah = ath9k_hw_attach(devid, sc, &status);
Sujithff37e332008-11-24 12:07:55 +05301365 if (ah == NULL) {
1366 DPRINTF(sc, ATH_DBG_FATAL,
Gabor Juhos295834f2008-12-29 21:07:42 +01001367 "Unable to attach hardware; HAL status %d\n", status);
Sujithff37e332008-11-24 12:07:55 +05301368 error = -ENXIO;
1369 goto bad;
1370 }
1371 sc->sc_ah = ah;
1372
1373 /* Get the hardware key cache size. */
Sujith2660b812009-02-09 13:27:26 +05301374 sc->keymax = ah->caps.keycache_size;
Sujith17d79042009-02-09 13:27:03 +05301375 if (sc->keymax > ATH_KEYMAX) {
Sujithd8baa932009-03-30 15:28:25 +05301376 DPRINTF(sc, ATH_DBG_ANY,
Sujith04bd4632008-11-28 22:18:05 +05301377 "Warning, using only %u entries in %u key cache\n",
Sujith17d79042009-02-09 13:27:03 +05301378 ATH_KEYMAX, sc->keymax);
1379 sc->keymax = ATH_KEYMAX;
Sujithff37e332008-11-24 12:07:55 +05301380 }
1381
1382 /*
1383 * Reset the key cache since some parts do not
1384 * reset the contents on initial power up.
1385 */
Sujith17d79042009-02-09 13:27:03 +05301386 for (i = 0; i < sc->keymax; i++)
Sujithff37e332008-11-24 12:07:55 +05301387 ath9k_hw_keyreset(ah, (u16) i);
Sujithff37e332008-11-24 12:07:55 +05301388
Luis R. Rodriguez85efc862009-04-13 21:41:46 -04001389 if (error)
Sujithff37e332008-11-24 12:07:55 +05301390 goto bad;
1391
1392 /* default to MONITOR mode */
Sujith2660b812009-02-09 13:27:26 +05301393 sc->sc_ah->opmode = NL80211_IFTYPE_MONITOR;
Colin McCabed97809d2008-12-01 13:38:55 -08001394
Sujithff37e332008-11-24 12:07:55 +05301395 /* Setup rate tables */
1396
1397 ath_rate_attach(sc);
1398 ath_setup_rates(sc, IEEE80211_BAND_2GHZ);
1399 ath_setup_rates(sc, IEEE80211_BAND_5GHZ);
1400
1401 /*
1402 * Allocate hardware transmit queues: one queue for
1403 * beacon frames and one data queue for each QoS
1404 * priority. Note that the hal handles reseting
1405 * these queues at the needed time.
1406 */
Sujithb77f4832008-12-07 21:44:03 +05301407 sc->beacon.beaconq = ath_beaconq_setup(ah);
1408 if (sc->beacon.beaconq == -1) {
Sujithff37e332008-11-24 12:07:55 +05301409 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301410 "Unable to setup a beacon xmit queue\n");
Sujithff37e332008-11-24 12:07:55 +05301411 error = -EIO;
1412 goto bad2;
1413 }
Sujithb77f4832008-12-07 21:44:03 +05301414 sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
1415 if (sc->beacon.cabq == NULL) {
Sujithff37e332008-11-24 12:07:55 +05301416 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301417 "Unable to setup CAB xmit queue\n");
Sujithff37e332008-11-24 12:07:55 +05301418 error = -EIO;
1419 goto bad2;
1420 }
1421
Sujith17d79042009-02-09 13:27:03 +05301422 sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
Sujithff37e332008-11-24 12:07:55 +05301423 ath_cabq_update(sc);
1424
Sujithb77f4832008-12-07 21:44:03 +05301425 for (i = 0; i < ARRAY_SIZE(sc->tx.hwq_map); i++)
1426 sc->tx.hwq_map[i] = -1;
Sujithff37e332008-11-24 12:07:55 +05301427
1428 /* Setup data queues */
1429 /* NB: ensure BK queue is the lowest priority h/w queue */
1430 if (!ath_tx_setup(sc, ATH9K_WME_AC_BK)) {
1431 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301432 "Unable to setup xmit queue for BK traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301433 error = -EIO;
1434 goto bad2;
1435 }
1436
1437 if (!ath_tx_setup(sc, ATH9K_WME_AC_BE)) {
1438 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301439 "Unable to setup xmit queue for BE traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301440 error = -EIO;
1441 goto bad2;
1442 }
1443 if (!ath_tx_setup(sc, ATH9K_WME_AC_VI)) {
1444 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301445 "Unable to setup xmit queue for VI traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301446 error = -EIO;
1447 goto bad2;
1448 }
1449 if (!ath_tx_setup(sc, ATH9K_WME_AC_VO)) {
1450 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301451 "Unable to setup xmit queue for VO traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301452 error = -EIO;
1453 goto bad2;
1454 }
1455
1456 /* Initializes the noise floor to a reasonable default value.
1457 * Later on this will be updated during ANI processing. */
1458
Sujith17d79042009-02-09 13:27:03 +05301459 sc->ani.noise_floor = ATH_DEFAULT_NOISE_FLOOR;
1460 setup_timer(&sc->ani.timer, ath_ani_calibrate, (unsigned long)sc);
Sujithff37e332008-11-24 12:07:55 +05301461
1462 if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
1463 ATH9K_CIPHER_TKIP, NULL)) {
1464 /*
1465 * Whether we should enable h/w TKIP MIC.
1466 * XXX: if we don't support WME TKIP MIC, then we wouldn't
1467 * report WMM capable, so it's always safe to turn on
1468 * TKIP MIC in this case.
1469 */
1470 ath9k_hw_setcapability(sc->sc_ah, ATH9K_CAP_TKIP_MIC,
1471 0, 1, NULL);
1472 }
1473
1474 /*
1475 * Check whether the separate key cache entries
1476 * are required to handle both tx+rx MIC keys.
1477 * With split mic keys the number of stations is limited
1478 * to 27 otherwise 59.
1479 */
1480 if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
1481 ATH9K_CIPHER_TKIP, NULL)
1482 && ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
1483 ATH9K_CIPHER_MIC, NULL)
1484 && ath9k_hw_getcapability(ah, ATH9K_CAP_TKIP_SPLIT,
1485 0, NULL))
Sujith17d79042009-02-09 13:27:03 +05301486 sc->splitmic = 1;
Sujithff37e332008-11-24 12:07:55 +05301487
1488 /* turn on mcast key search if possible */
1489 if (!ath9k_hw_getcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 0, NULL))
1490 (void)ath9k_hw_setcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 1,
1491 1, NULL);
1492
Sujith17d79042009-02-09 13:27:03 +05301493 sc->config.txpowlimit = ATH_TXPOWER_MAX;
Sujithff37e332008-11-24 12:07:55 +05301494
1495 /* 11n Capabilities */
Sujith2660b812009-02-09 13:27:26 +05301496 if (ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
Sujithff37e332008-11-24 12:07:55 +05301497 sc->sc_flags |= SC_OP_TXAGGR;
1498 sc->sc_flags |= SC_OP_RXAGGR;
1499 }
1500
Sujith2660b812009-02-09 13:27:26 +05301501 sc->tx_chainmask = ah->caps.tx_chainmask;
1502 sc->rx_chainmask = ah->caps.rx_chainmask;
Sujithff37e332008-11-24 12:07:55 +05301503
1504 ath9k_hw_setcapability(ah, ATH9K_CAP_DIVERSITY, 1, true, NULL);
Sujithb77f4832008-12-07 21:44:03 +05301505 sc->rx.defant = ath9k_hw_getdefantenna(ah);
Sujithff37e332008-11-24 12:07:55 +05301506
Jouni Malinen8ca21f02009-03-03 19:23:27 +02001507 if (ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK)
Sujithba52da52009-02-09 13:27:10 +05301508 memcpy(sc->bssidmask, ath_bcast_mac, ETH_ALEN);
Sujithff37e332008-11-24 12:07:55 +05301509
Sujithb77f4832008-12-07 21:44:03 +05301510 sc->beacon.slottime = ATH9K_SLOT_TIME_9; /* default to short slot time */
Sujithff37e332008-11-24 12:07:55 +05301511
1512 /* initialize beacon slots */
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001513 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++) {
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02001514 sc->beacon.bslot[i] = NULL;
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001515 sc->beacon.bslot_aphy[i] = NULL;
1516 }
Sujithff37e332008-11-24 12:07:55 +05301517
Sujithff37e332008-11-24 12:07:55 +05301518 /* setup channels and rates */
1519
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001520 sc->sbands[IEEE80211_BAND_2GHZ].channels = ath9k_2ghz_chantable;
Sujithff37e332008-11-24 12:07:55 +05301521 sc->sbands[IEEE80211_BAND_2GHZ].bitrates =
1522 sc->rates[IEEE80211_BAND_2GHZ];
1523 sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001524 sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
1525 ARRAY_SIZE(ath9k_2ghz_chantable);
Sujithff37e332008-11-24 12:07:55 +05301526
Sujith2660b812009-02-09 13:27:26 +05301527 if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes)) {
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001528 sc->sbands[IEEE80211_BAND_5GHZ].channels = ath9k_5ghz_chantable;
Sujithff37e332008-11-24 12:07:55 +05301529 sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
1530 sc->rates[IEEE80211_BAND_5GHZ];
1531 sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001532 sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
1533 ARRAY_SIZE(ath9k_5ghz_chantable);
Sujithff37e332008-11-24 12:07:55 +05301534 }
1535
Sujith2660b812009-02-09 13:27:26 +05301536 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BT_COEX)
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05301537 ath9k_hw_btcoex_enable(sc->sc_ah);
1538
Sujithff37e332008-11-24 12:07:55 +05301539 return 0;
1540bad2:
1541 /* cleanup tx queues */
1542 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1543 if (ATH_TXQ_SETUP(sc, i))
Sujithb77f4832008-12-07 21:44:03 +05301544 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujithff37e332008-11-24 12:07:55 +05301545bad:
1546 if (ah)
1547 ath9k_hw_detach(ah);
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301548 ath9k_exit_debug(sc);
Sujithff37e332008-11-24 12:07:55 +05301549
1550 return error;
1551}
1552
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001553void ath_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301554{
Sujith9c84b792008-10-29 10:17:13 +05301555 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
1556 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
1557 IEEE80211_HW_SIGNAL_DBM |
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301558 IEEE80211_HW_AMPDU_AGGREGATION |
1559 IEEE80211_HW_SUPPORTS_PS |
Sujitheeee1322009-03-10 10:39:53 +05301560 IEEE80211_HW_PS_NULLFUNC_STACK |
1561 IEEE80211_HW_SPECTRUM_MGMT;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301562
Jouni Malinenb3bd89c2009-02-24 13:42:01 +02001563 if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || modparam_nohwcrypt)
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001564 hw->flags |= IEEE80211_HW_MFP_CAPABLE;
1565
Sujith9c84b792008-10-29 10:17:13 +05301566 hw->wiphy->interface_modes =
1567 BIT(NL80211_IFTYPE_AP) |
1568 BIT(NL80211_IFTYPE_STATION) |
Pat Erley9cb54122009-03-20 22:59:59 -04001569 BIT(NL80211_IFTYPE_ADHOC) |
1570 BIT(NL80211_IFTYPE_MESH_POINT);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301571
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301572 hw->queues = 4;
Sujithe63835b2008-11-18 09:07:53 +05301573 hw->max_rates = 4;
Sujith171387e2009-02-17 15:36:25 +05301574 hw->channel_change_time = 5000;
Jouni Malinen465ca842009-03-03 19:23:34 +02001575 hw->max_listen_interval = 10;
Sujithe63835b2008-11-18 09:07:53 +05301576 hw->max_rate_tries = ATH_11N_TXMAXTRY;
Sujith528f0c62008-10-29 10:14:26 +05301577 hw->sta_data_size = sizeof(struct ath_node);
Sujith17d79042009-02-09 13:27:03 +05301578 hw->vif_data_size = sizeof(struct ath_vif);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301579
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301580 hw->rate_control_algorithm = "ath9k_rate_control";
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301581
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001582 hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
1583 &sc->sbands[IEEE80211_BAND_2GHZ];
1584 if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes))
1585 hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
1586 &sc->sbands[IEEE80211_BAND_5GHZ];
1587}
1588
1589int ath_attach(u16 devid, struct ath_softc *sc)
1590{
1591 struct ieee80211_hw *hw = sc->hw;
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001592 int error = 0, i;
Bob Copeland3a702e42009-03-30 22:30:29 -04001593 struct ath_regulatory *reg;
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001594
1595 DPRINTF(sc, ATH_DBG_CONFIG, "Attach ATH hw\n");
1596
1597 error = ath_init(devid, sc);
1598 if (error != 0)
1599 return error;
1600
1601 /* get mac address from hardware and set in mac80211 */
1602
1603 SET_IEEE80211_PERM_ADDR(hw, sc->sc_ah->macaddr);
1604
1605 ath_set_hw_capab(sc, hw);
1606
Luis R. Rodriguezc26c2e52009-05-19 18:27:11 -04001607 error = ath_regd_init(&sc->sc_ah->regulatory, sc->hw->wiphy,
1608 ath9k_reg_notifier);
1609 if (error)
1610 return error;
1611
1612 reg = &sc->sc_ah->regulatory;
1613
Sujith2660b812009-02-09 13:27:26 +05301614 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
Sujitheb2599c2009-01-23 11:20:44 +05301615 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
Sujith2660b812009-02-09 13:27:26 +05301616 if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes))
Sujitheb2599c2009-01-23 11:20:44 +05301617 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
Sujith9c84b792008-10-29 10:17:13 +05301618 }
1619
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301620 /* initialize tx/rx engine */
1621 error = ath_tx_init(sc, ATH_TXBUF);
1622 if (error != 0)
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301623 goto error_attach;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301624
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301625 error = ath_rx_init(sc, ATH_RXBUF);
1626 if (error != 0)
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301627 goto error_attach;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301628
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05301629#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301630 /* Initialize s/w rfkill */
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301631 error = ath_init_sw_rfkill(sc);
1632 if (error)
1633 goto error_attach;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301634#endif
1635
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02001636 INIT_WORK(&sc->chan_work, ath9k_wiphy_chan_work);
Jouni Malinenf98c3bd2009-03-03 19:23:39 +02001637 INIT_DELAYED_WORK(&sc->wiphy_work, ath9k_wiphy_work);
1638 sc->wiphy_scheduler_int = msecs_to_jiffies(500);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02001639
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301640 error = ieee80211_register_hw(hw);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301641
Bob Copeland3a702e42009-03-30 22:30:29 -04001642 if (!ath_is_world_regd(reg)) {
Bob Copelandc02cf372009-03-30 22:30:28 -04001643 error = regulatory_hint(hw->wiphy, reg->alpha2);
Luis R. Rodriguezfe33eb32009-02-21 00:04:30 -05001644 if (error)
1645 goto error_attach;
1646 }
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001647
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301648 /* Initialize LED control */
1649 ath_init_leds(sc);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301650
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001651
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301652 return 0;
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301653
1654error_attach:
1655 /* cleanup tx queues */
1656 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1657 if (ATH_TXQ_SETUP(sc, i))
1658 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
1659
1660 ath9k_hw_detach(sc->sc_ah);
1661 ath9k_exit_debug(sc);
1662
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301663 return error;
1664}
1665
Sujithff37e332008-11-24 12:07:55 +05301666int ath_reset(struct ath_softc *sc, bool retry_tx)
1667{
Sujithcbe61d8a2009-02-09 13:27:12 +05301668 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguez030bb492008-12-23 15:58:37 -08001669 struct ieee80211_hw *hw = sc->hw;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001670 int r;
Sujithff37e332008-11-24 12:07:55 +05301671
1672 ath9k_hw_set_interrupts(ah, 0);
Sujith043a0402009-01-16 21:38:47 +05301673 ath_drain_all_txq(sc, retry_tx);
Sujithff37e332008-11-24 12:07:55 +05301674 ath_stoprecv(sc);
1675 ath_flushrecv(sc);
1676
1677 spin_lock_bh(&sc->sc_resetlock);
Sujith2660b812009-02-09 13:27:26 +05301678 r = ath9k_hw_reset(ah, sc->sc_ah->curchan, false);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001679 if (r)
Sujithff37e332008-11-24 12:07:55 +05301680 DPRINTF(sc, ATH_DBG_FATAL,
Vasanthakumar Thiagarajan6b457842009-05-15 18:59:20 +05301681 "Unable to reset hardware; reset status %d\n", r);
Sujithff37e332008-11-24 12:07:55 +05301682 spin_unlock_bh(&sc->sc_resetlock);
1683
1684 if (ath_startrecv(sc) != 0)
Sujith04bd4632008-11-28 22:18:05 +05301685 DPRINTF(sc, ATH_DBG_FATAL, "Unable to start recv logic\n");
Sujithff37e332008-11-24 12:07:55 +05301686
1687 /*
1688 * We may be doing a reset in response to a request
1689 * that changes the channel so update any state that
1690 * might change as a result.
1691 */
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -08001692 ath_cache_conf_rate(sc, &hw->conf);
Sujithff37e332008-11-24 12:07:55 +05301693
1694 ath_update_txpow(sc);
1695
1696 if (sc->sc_flags & SC_OP_BEACONS)
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02001697 ath_beacon_config(sc, NULL); /* restart beacons */
Sujithff37e332008-11-24 12:07:55 +05301698
Sujith17d79042009-02-09 13:27:03 +05301699 ath9k_hw_set_interrupts(ah, sc->imask);
Sujithff37e332008-11-24 12:07:55 +05301700
1701 if (retry_tx) {
1702 int i;
1703 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1704 if (ATH_TXQ_SETUP(sc, i)) {
Sujithb77f4832008-12-07 21:44:03 +05301705 spin_lock_bh(&sc->tx.txq[i].axq_lock);
1706 ath_txq_schedule(sc, &sc->tx.txq[i]);
1707 spin_unlock_bh(&sc->tx.txq[i].axq_lock);
Sujithff37e332008-11-24 12:07:55 +05301708 }
1709 }
1710 }
1711
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001712 return r;
Sujithff37e332008-11-24 12:07:55 +05301713}
1714
1715/*
1716 * This function will allocate both the DMA descriptor structure, and the
1717 * buffers it contains. These are used to contain the descriptors used
1718 * by the system.
1719*/
1720int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
1721 struct list_head *head, const char *name,
1722 int nbuf, int ndesc)
1723{
1724#define DS2PHYS(_dd, _ds) \
1725 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
1726#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
1727#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
1728
1729 struct ath_desc *ds;
1730 struct ath_buf *bf;
1731 int i, bsize, error;
1732
Sujith04bd4632008-11-28 22:18:05 +05301733 DPRINTF(sc, ATH_DBG_CONFIG, "%s DMA: %u buffers %u desc/buf\n",
1734 name, nbuf, ndesc);
Sujithff37e332008-11-24 12:07:55 +05301735
Senthil Balasubramanianb03a9db2009-03-06 11:24:09 +05301736 INIT_LIST_HEAD(head);
Sujithff37e332008-11-24 12:07:55 +05301737 /* ath_desc must be a multiple of DWORDs */
1738 if ((sizeof(struct ath_desc) % 4) != 0) {
Sujith04bd4632008-11-28 22:18:05 +05301739 DPRINTF(sc, ATH_DBG_FATAL, "ath_desc not DWORD aligned\n");
Sujithff37e332008-11-24 12:07:55 +05301740 ASSERT((sizeof(struct ath_desc) % 4) == 0);
1741 error = -ENOMEM;
1742 goto fail;
1743 }
1744
Sujithff37e332008-11-24 12:07:55 +05301745 dd->dd_desc_len = sizeof(struct ath_desc) * nbuf * ndesc;
1746
1747 /*
1748 * Need additional DMA memory because we can't use
1749 * descriptors that cross the 4K page boundary. Assume
1750 * one skipped descriptor per 4K page.
1751 */
Sujith2660b812009-02-09 13:27:26 +05301752 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
Sujithff37e332008-11-24 12:07:55 +05301753 u32 ndesc_skipped =
1754 ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
1755 u32 dma_len;
1756
1757 while (ndesc_skipped) {
1758 dma_len = ndesc_skipped * sizeof(struct ath_desc);
1759 dd->dd_desc_len += dma_len;
1760
1761 ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
1762 };
1763 }
1764
1765 /* allocate descriptors */
Gabor Juhos7da3c552009-01-14 20:17:03 +01001766 dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
Senthil Balasubramanianf0e6ce12009-03-06 11:24:08 +05301767 &dd->dd_desc_paddr, GFP_KERNEL);
Sujithff37e332008-11-24 12:07:55 +05301768 if (dd->dd_desc == NULL) {
1769 error = -ENOMEM;
1770 goto fail;
1771 }
1772 ds = dd->dd_desc;
Sujith04bd4632008-11-28 22:18:05 +05301773 DPRINTF(sc, ATH_DBG_CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
Sujithae459af2009-03-30 15:28:40 +05301774 name, ds, (u32) dd->dd_desc_len,
Sujithff37e332008-11-24 12:07:55 +05301775 ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
1776
1777 /* allocate buffers */
1778 bsize = sizeof(struct ath_buf) * nbuf;
Senthil Balasubramanianf0e6ce12009-03-06 11:24:08 +05301779 bf = kzalloc(bsize, GFP_KERNEL);
Sujithff37e332008-11-24 12:07:55 +05301780 if (bf == NULL) {
1781 error = -ENOMEM;
1782 goto fail2;
1783 }
Sujithff37e332008-11-24 12:07:55 +05301784 dd->dd_bufptr = bf;
1785
Sujithff37e332008-11-24 12:07:55 +05301786 for (i = 0; i < nbuf; i++, bf++, ds += ndesc) {
1787 bf->bf_desc = ds;
1788 bf->bf_daddr = DS2PHYS(dd, ds);
1789
Sujith2660b812009-02-09 13:27:26 +05301790 if (!(sc->sc_ah->caps.hw_caps &
Sujithff37e332008-11-24 12:07:55 +05301791 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
1792 /*
1793 * Skip descriptor addresses which can cause 4KB
1794 * boundary crossing (addr + length) with a 32 dword
1795 * descriptor fetch.
1796 */
1797 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
1798 ASSERT((caddr_t) bf->bf_desc <
1799 ((caddr_t) dd->dd_desc +
1800 dd->dd_desc_len));
1801
1802 ds += ndesc;
1803 bf->bf_desc = ds;
1804 bf->bf_daddr = DS2PHYS(dd, ds);
1805 }
1806 }
1807 list_add_tail(&bf->list, head);
1808 }
1809 return 0;
1810fail2:
Gabor Juhos7da3c552009-01-14 20:17:03 +01001811 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
1812 dd->dd_desc_paddr);
Sujithff37e332008-11-24 12:07:55 +05301813fail:
1814 memset(dd, 0, sizeof(*dd));
1815 return error;
1816#undef ATH_DESC_4KB_BOUND_CHECK
1817#undef ATH_DESC_4KB_BOUND_NUM_SKIPPED
1818#undef DS2PHYS
1819}
1820
1821void ath_descdma_cleanup(struct ath_softc *sc,
1822 struct ath_descdma *dd,
1823 struct list_head *head)
1824{
Gabor Juhos7da3c552009-01-14 20:17:03 +01001825 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
1826 dd->dd_desc_paddr);
Sujithff37e332008-11-24 12:07:55 +05301827
1828 INIT_LIST_HEAD(head);
1829 kfree(dd->dd_bufptr);
1830 memset(dd, 0, sizeof(*dd));
1831}
1832
1833int ath_get_hal_qnum(u16 queue, struct ath_softc *sc)
1834{
1835 int qnum;
1836
1837 switch (queue) {
1838 case 0:
Sujithb77f4832008-12-07 21:44:03 +05301839 qnum = sc->tx.hwq_map[ATH9K_WME_AC_VO];
Sujithff37e332008-11-24 12:07:55 +05301840 break;
1841 case 1:
Sujithb77f4832008-12-07 21:44:03 +05301842 qnum = sc->tx.hwq_map[ATH9K_WME_AC_VI];
Sujithff37e332008-11-24 12:07:55 +05301843 break;
1844 case 2:
Sujithb77f4832008-12-07 21:44:03 +05301845 qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
Sujithff37e332008-11-24 12:07:55 +05301846 break;
1847 case 3:
Sujithb77f4832008-12-07 21:44:03 +05301848 qnum = sc->tx.hwq_map[ATH9K_WME_AC_BK];
Sujithff37e332008-11-24 12:07:55 +05301849 break;
1850 default:
Sujithb77f4832008-12-07 21:44:03 +05301851 qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
Sujithff37e332008-11-24 12:07:55 +05301852 break;
1853 }
1854
1855 return qnum;
1856}
1857
1858int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc)
1859{
1860 int qnum;
1861
1862 switch (queue) {
1863 case ATH9K_WME_AC_VO:
1864 qnum = 0;
1865 break;
1866 case ATH9K_WME_AC_VI:
1867 qnum = 1;
1868 break;
1869 case ATH9K_WME_AC_BE:
1870 qnum = 2;
1871 break;
1872 case ATH9K_WME_AC_BK:
1873 qnum = 3;
1874 break;
1875 default:
1876 qnum = -1;
1877 break;
1878 }
1879
1880 return qnum;
1881}
1882
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001883/* XXX: Remove me once we don't depend on ath9k_channel for all
1884 * this redundant data */
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02001885void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
1886 struct ath9k_channel *ichan)
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001887{
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001888 struct ieee80211_channel *chan = hw->conf.channel;
1889 struct ieee80211_conf *conf = &hw->conf;
1890
1891 ichan->channel = chan->center_freq;
1892 ichan->chan = chan;
1893
1894 if (chan->band == IEEE80211_BAND_2GHZ) {
1895 ichan->chanmode = CHANNEL_G;
1896 ichan->channelFlags = CHANNEL_2GHZ | CHANNEL_OFDM;
1897 } else {
1898 ichan->chanmode = CHANNEL_A;
1899 ichan->channelFlags = CHANNEL_5GHZ | CHANNEL_OFDM;
1900 }
1901
1902 sc->tx_chan_width = ATH9K_HT_MACMODE_20;
1903
1904 if (conf_is_ht(conf)) {
1905 if (conf_is_ht40(conf))
1906 sc->tx_chan_width = ATH9K_HT_MACMODE_2040;
1907
1908 ichan->chanmode = ath_get_extchanmode(sc, chan,
1909 conf->channel_type);
1910 }
1911}
1912
Sujithff37e332008-11-24 12:07:55 +05301913/**********************/
1914/* mac80211 callbacks */
1915/**********************/
1916
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001917static int ath9k_start(struct ieee80211_hw *hw)
1918{
Jouni Malinenbce048d2009-03-03 19:23:28 +02001919 struct ath_wiphy *aphy = hw->priv;
1920 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001921 struct ieee80211_channel *curchan = hw->conf.channel;
Sujithff37e332008-11-24 12:07:55 +05301922 struct ath9k_channel *init_channel;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001923 int r, pos;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001924
Sujith04bd4632008-11-28 22:18:05 +05301925 DPRINTF(sc, ATH_DBG_CONFIG, "Starting driver with "
1926 "initial channel: %d MHz\n", curchan->center_freq);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001927
Sujith141b38b2009-02-04 08:10:07 +05301928 mutex_lock(&sc->mutex);
1929
Jouni Malinen9580a222009-03-03 19:23:33 +02001930 if (ath9k_wiphy_started(sc)) {
1931 if (sc->chan_idx == curchan->hw_value) {
1932 /*
1933 * Already on the operational channel, the new wiphy
1934 * can be marked active.
1935 */
1936 aphy->state = ATH_WIPHY_ACTIVE;
1937 ieee80211_wake_queues(hw);
1938 } else {
1939 /*
1940 * Another wiphy is on another channel, start the new
1941 * wiphy in paused state.
1942 */
1943 aphy->state = ATH_WIPHY_PAUSED;
1944 ieee80211_stop_queues(hw);
1945 }
1946 mutex_unlock(&sc->mutex);
1947 return 0;
1948 }
1949 aphy->state = ATH_WIPHY_ACTIVE;
1950
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001951 /* setup initial channel */
1952
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001953 pos = curchan->hw_value;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001954
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02001955 sc->chan_idx = pos;
Sujith2660b812009-02-09 13:27:26 +05301956 init_channel = &sc->sc_ah->channels[pos];
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02001957 ath9k_update_ichannel(sc, hw, init_channel);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001958
Sujithff37e332008-11-24 12:07:55 +05301959 /* Reset SERDES registers */
1960 ath9k_hw_configpcipowersave(sc->sc_ah, 0);
1961
1962 /*
1963 * The basic interface to setting the hardware in a good
1964 * state is ``reset''. On return the hardware is known to
1965 * be powered up and with interrupts disabled. This must
1966 * be followed by initialization of the appropriate bits
1967 * and then setup of the interrupt mask.
1968 */
1969 spin_lock_bh(&sc->sc_resetlock);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001970 r = ath9k_hw_reset(sc->sc_ah, init_channel, false);
1971 if (r) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001972 DPRINTF(sc, ATH_DBG_FATAL,
Vasanthakumar Thiagarajan6b457842009-05-15 18:59:20 +05301973 "Unable to reset hardware; reset status %d "
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001974 "(freq %u MHz)\n", r,
1975 curchan->center_freq);
Sujithff37e332008-11-24 12:07:55 +05301976 spin_unlock_bh(&sc->sc_resetlock);
Sujith141b38b2009-02-04 08:10:07 +05301977 goto mutex_unlock;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001978 }
Sujithff37e332008-11-24 12:07:55 +05301979 spin_unlock_bh(&sc->sc_resetlock);
1980
1981 /*
1982 * This is needed only to setup initial state
1983 * but it's best done after a reset.
1984 */
1985 ath_update_txpow(sc);
1986
1987 /*
1988 * Setup the hardware after reset:
1989 * The receive engine is set going.
1990 * Frame transmit is handled entirely
1991 * in the frame output path; there's nothing to do
1992 * here except setup the interrupt mask.
1993 */
1994 if (ath_startrecv(sc) != 0) {
Sujith1ffb0612009-03-30 15:28:46 +05301995 DPRINTF(sc, ATH_DBG_FATAL, "Unable to start recv logic\n");
Sujith141b38b2009-02-04 08:10:07 +05301996 r = -EIO;
1997 goto mutex_unlock;
Sujithff37e332008-11-24 12:07:55 +05301998 }
1999
2000 /* Setup our intr mask. */
Sujith17d79042009-02-09 13:27:03 +05302001 sc->imask = ATH9K_INT_RX | ATH9K_INT_TX
Sujithff37e332008-11-24 12:07:55 +05302002 | ATH9K_INT_RXEOL | ATH9K_INT_RXORN
2003 | ATH9K_INT_FATAL | ATH9K_INT_GLOBAL;
2004
Sujith2660b812009-02-09 13:27:26 +05302005 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_GTT)
Sujith17d79042009-02-09 13:27:03 +05302006 sc->imask |= ATH9K_INT_GTT;
Sujithff37e332008-11-24 12:07:55 +05302007
Sujith2660b812009-02-09 13:27:26 +05302008 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT)
Sujith17d79042009-02-09 13:27:03 +05302009 sc->imask |= ATH9K_INT_CST;
Sujithff37e332008-11-24 12:07:55 +05302010
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -08002011 ath_cache_conf_rate(sc, &hw->conf);
Sujithff37e332008-11-24 12:07:55 +05302012
2013 sc->sc_flags &= ~SC_OP_INVALID;
2014
2015 /* Disable BMISS interrupt when we're not associated */
Sujith17d79042009-02-09 13:27:03 +05302016 sc->imask &= ~(ATH9K_INT_SWBA | ATH9K_INT_BMISS);
2017 ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
Sujithff37e332008-11-24 12:07:55 +05302018
Jouni Malinenbce048d2009-03-03 19:23:28 +02002019 ieee80211_wake_queues(hw);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002020
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05302021#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002022 r = ath_start_rfkill_poll(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05302023#endif
Sujith141b38b2009-02-04 08:10:07 +05302024
2025mutex_unlock:
2026 mutex_unlock(&sc->mutex);
2027
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002028 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002029}
2030
2031static int ath9k_tx(struct ieee80211_hw *hw,
2032 struct sk_buff *skb)
2033{
Jouni Malinen147583c2008-08-11 14:01:50 +03002034 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jouni Malinenbce048d2009-03-03 19:23:28 +02002035 struct ath_wiphy *aphy = hw->priv;
2036 struct ath_softc *sc = aphy->sc;
Sujith528f0c62008-10-29 10:14:26 +05302037 struct ath_tx_control txctl;
2038 int hdrlen, padsize;
2039
Jouni Malinen8089cc42009-03-03 19:23:38 +02002040 if (aphy->state != ATH_WIPHY_ACTIVE && aphy->state != ATH_WIPHY_SCAN) {
Jouni Malinenee166a02009-03-03 19:23:36 +02002041 printk(KERN_DEBUG "ath9k: %s: TX in unexpected wiphy state "
2042 "%d\n", wiphy_name(hw->wiphy), aphy->state);
2043 goto exit;
2044 }
2045
Jouni Malinendc8c4582009-05-19 17:01:42 +03002046 if (sc->hw->conf.flags & IEEE80211_CONF_PS) {
2047 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
2048 /*
2049 * mac80211 does not set PM field for normal data frames, so we
2050 * need to update that based on the current PS mode.
2051 */
2052 if (ieee80211_is_data(hdr->frame_control) &&
2053 !ieee80211_is_nullfunc(hdr->frame_control) &&
2054 !ieee80211_has_pm(hdr->frame_control)) {
2055 DPRINTF(sc, ATH_DBG_PS, "Add PM=1 for a TX frame "
2056 "while in PS mode\n");
2057 hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
2058 }
2059 }
2060
Jouni Malinen9a23f9c2009-05-19 17:01:38 +03002061 if (unlikely(sc->sc_ah->power_mode != ATH9K_PM_AWAKE)) {
2062 /*
2063 * We are using PS-Poll and mac80211 can request TX while in
2064 * power save mode. Need to wake up hardware for the TX to be
2065 * completed and if needed, also for RX of buffered frames.
2066 */
2067 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
2068 ath9k_ps_wakeup(sc);
2069 ath9k_hw_setrxabort(sc->sc_ah, 0);
2070 if (ieee80211_is_pspoll(hdr->frame_control)) {
2071 DPRINTF(sc, ATH_DBG_PS, "Sending PS-Poll to pick a "
2072 "buffered frame\n");
2073 sc->sc_flags |= SC_OP_WAIT_FOR_PSPOLL_DATA;
2074 } else {
2075 DPRINTF(sc, ATH_DBG_PS, "Wake up to complete TX\n");
2076 sc->sc_flags |= SC_OP_WAIT_FOR_TX_ACK;
2077 }
2078 /*
2079 * The actual restore operation will happen only after
2080 * the sc_flags bit is cleared. We are just dropping
2081 * the ps_usecount here.
2082 */
2083 ath9k_ps_restore(sc);
2084 }
2085
Sujith528f0c62008-10-29 10:14:26 +05302086 memset(&txctl, 0, sizeof(struct ath_tx_control));
Jouni Malinen147583c2008-08-11 14:01:50 +03002087
2088 /*
2089 * As a temporary workaround, assign seq# here; this will likely need
2090 * to be cleaned up to work better with Beacon transmission and virtual
2091 * BSSes.
2092 */
2093 if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
2094 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
2095 if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
Sujithb77f4832008-12-07 21:44:03 +05302096 sc->tx.seq_no += 0x10;
Jouni Malinen147583c2008-08-11 14:01:50 +03002097 hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
Sujithb77f4832008-12-07 21:44:03 +05302098 hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
Jouni Malinen147583c2008-08-11 14:01:50 +03002099 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002100
2101 /* Add the padding after the header if this is not already done */
2102 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
2103 if (hdrlen & 3) {
2104 padsize = hdrlen % 4;
2105 if (skb_headroom(skb) < padsize)
2106 return -1;
2107 skb_push(skb, padsize);
2108 memmove(skb->data, skb->data + padsize, hdrlen);
2109 }
2110
Sujith528f0c62008-10-29 10:14:26 +05302111 /* Check if a tx queue is available */
2112
2113 txctl.txq = ath_test_get_txq(sc, skb);
2114 if (!txctl.txq)
2115 goto exit;
2116
Sujith04bd4632008-11-28 22:18:05 +05302117 DPRINTF(sc, ATH_DBG_XMIT, "transmitting packet, skb: %p\n", skb);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002118
Jouni Malinenc52f33d2009-03-03 19:23:29 +02002119 if (ath_tx_start(hw, skb, &txctl) != 0) {
Sujith04bd4632008-11-28 22:18:05 +05302120 DPRINTF(sc, ATH_DBG_XMIT, "TX failed\n");
Sujith528f0c62008-10-29 10:14:26 +05302121 goto exit;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002122 }
2123
2124 return 0;
Sujith528f0c62008-10-29 10:14:26 +05302125exit:
2126 dev_kfree_skb_any(skb);
2127 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002128}
2129
2130static void ath9k_stop(struct ieee80211_hw *hw)
2131{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002132 struct ath_wiphy *aphy = hw->priv;
2133 struct ath_softc *sc = aphy->sc;
Sujith9c84b792008-10-29 10:17:13 +05302134
Jouni Malinen9580a222009-03-03 19:23:33 +02002135 aphy->state = ATH_WIPHY_INACTIVE;
2136
Sujith9c84b792008-10-29 10:17:13 +05302137 if (sc->sc_flags & SC_OP_INVALID) {
Sujith04bd4632008-11-28 22:18:05 +05302138 DPRINTF(sc, ATH_DBG_ANY, "Device not present\n");
Sujith9c84b792008-10-29 10:17:13 +05302139 return;
2140 }
2141
Sujith141b38b2009-02-04 08:10:07 +05302142 mutex_lock(&sc->mutex);
Sujithff37e332008-11-24 12:07:55 +05302143
Jouni Malinenbce048d2009-03-03 19:23:28 +02002144 ieee80211_stop_queues(hw);
Sujithff37e332008-11-24 12:07:55 +05302145
Jouni Malinen9580a222009-03-03 19:23:33 +02002146 if (ath9k_wiphy_started(sc)) {
2147 mutex_unlock(&sc->mutex);
2148 return; /* another wiphy still in use */
2149 }
2150
Sujithff37e332008-11-24 12:07:55 +05302151 /* make sure h/w will not generate any interrupt
2152 * before setting the invalid flag. */
2153 ath9k_hw_set_interrupts(sc->sc_ah, 0);
2154
2155 if (!(sc->sc_flags & SC_OP_INVALID)) {
Sujith043a0402009-01-16 21:38:47 +05302156 ath_drain_all_txq(sc, false);
Sujithff37e332008-11-24 12:07:55 +05302157 ath_stoprecv(sc);
2158 ath9k_hw_phy_disable(sc->sc_ah);
2159 } else
Sujithb77f4832008-12-07 21:44:03 +05302160 sc->rx.rxlink = NULL;
Sujithff37e332008-11-24 12:07:55 +05302161
Johannes Berg19d337d2009-06-02 13:01:37 +02002162 rfkill_pause_polling(sc->rf_kill.rfkill);
2163
Sujithff37e332008-11-24 12:07:55 +05302164 /* disable HAL and put h/w to sleep */
2165 ath9k_hw_disable(sc->sc_ah);
2166 ath9k_hw_configpcipowersave(sc->sc_ah, 1);
2167
2168 sc->sc_flags |= SC_OP_INVALID;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002169
Sujith141b38b2009-02-04 08:10:07 +05302170 mutex_unlock(&sc->mutex);
2171
Sujith04bd4632008-11-28 22:18:05 +05302172 DPRINTF(sc, ATH_DBG_CONFIG, "Driver halt\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002173}
2174
2175static int ath9k_add_interface(struct ieee80211_hw *hw,
2176 struct ieee80211_if_init_conf *conf)
2177{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002178 struct ath_wiphy *aphy = hw->priv;
2179 struct ath_softc *sc = aphy->sc;
Sujith17d79042009-02-09 13:27:03 +05302180 struct ath_vif *avp = (void *)conf->vif->drv_priv;
Colin McCabed97809d2008-12-01 13:38:55 -08002181 enum nl80211_iftype ic_opmode = NL80211_IFTYPE_UNSPECIFIED;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002182 int ret = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002183
Sujith141b38b2009-02-04 08:10:07 +05302184 mutex_lock(&sc->mutex);
2185
Jouni Malinen8ca21f02009-03-03 19:23:27 +02002186 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK) &&
2187 sc->nvifs > 0) {
2188 ret = -ENOBUFS;
2189 goto out;
2190 }
2191
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002192 switch (conf->type) {
Johannes Berg05c914f2008-09-11 00:01:58 +02002193 case NL80211_IFTYPE_STATION:
Colin McCabed97809d2008-12-01 13:38:55 -08002194 ic_opmode = NL80211_IFTYPE_STATION;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002195 break;
Johannes Berg05c914f2008-09-11 00:01:58 +02002196 case NL80211_IFTYPE_ADHOC:
Johannes Berg05c914f2008-09-11 00:01:58 +02002197 case NL80211_IFTYPE_AP:
Pat Erley9cb54122009-03-20 22:59:59 -04002198 case NL80211_IFTYPE_MESH_POINT:
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002199 if (sc->nbcnvifs >= ATH_BCBUF) {
2200 ret = -ENOBUFS;
2201 goto out;
2202 }
Pat Erley9cb54122009-03-20 22:59:59 -04002203 ic_opmode = conf->type;
Jouni Malinen2ad67de2008-08-11 14:01:47 +03002204 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002205 default:
2206 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05302207 "Interface type %d not yet supported\n", conf->type);
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002208 ret = -EOPNOTSUPP;
2209 goto out;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002210 }
2211
Sujith17d79042009-02-09 13:27:03 +05302212 DPRINTF(sc, ATH_DBG_CONFIG, "Attach a VIF of type: %d\n", ic_opmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002213
Sujith17d79042009-02-09 13:27:03 +05302214 /* Set the VIF opmode */
Sujith5640b082008-10-29 10:16:06 +05302215 avp->av_opmode = ic_opmode;
2216 avp->av_bslot = -1;
2217
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002218 sc->nvifs++;
Jouni Malinen8ca21f02009-03-03 19:23:27 +02002219
2220 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK)
2221 ath9k_set_bssid_mask(hw);
2222
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002223 if (sc->nvifs > 1)
2224 goto out; /* skip global settings for secondary vif */
2225
Sujithb238e902009-03-03 10:16:56 +05302226 if (ic_opmode == NL80211_IFTYPE_AP) {
Sujith5640b082008-10-29 10:16:06 +05302227 ath9k_hw_set_tsfadjust(sc->sc_ah, 1);
Sujithb238e902009-03-03 10:16:56 +05302228 sc->sc_flags |= SC_OP_TSF_RESET;
2229 }
Sujith5640b082008-10-29 10:16:06 +05302230
Sujith5640b082008-10-29 10:16:06 +05302231 /* Set the device opmode */
Sujith2660b812009-02-09 13:27:26 +05302232 sc->sc_ah->opmode = ic_opmode;
Sujith5640b082008-10-29 10:16:06 +05302233
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302234 /*
2235 * Enable MIB interrupts when there are hardware phy counters.
2236 * Note we only do this (at the moment) for station mode.
2237 */
Sujith4af9cf42009-02-12 10:06:47 +05302238 if ((conf->type == NL80211_IFTYPE_STATION) ||
Pat Erley9cb54122009-03-20 22:59:59 -04002239 (conf->type == NL80211_IFTYPE_ADHOC) ||
2240 (conf->type == NL80211_IFTYPE_MESH_POINT)) {
Sujith4af9cf42009-02-12 10:06:47 +05302241 if (ath9k_hw_phycounters(sc->sc_ah))
2242 sc->imask |= ATH9K_INT_MIB;
2243 sc->imask |= ATH9K_INT_TSFOOR;
2244 }
2245
Sujith17d79042009-02-09 13:27:03 +05302246 ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302247
Sujith415f7382009-04-13 21:56:46 +05302248 if (conf->type == NL80211_IFTYPE_AP)
2249 ath_start_ani(sc);
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002250
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002251out:
Sujith141b38b2009-02-04 08:10:07 +05302252 mutex_unlock(&sc->mutex);
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002253 return ret;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002254}
2255
2256static void ath9k_remove_interface(struct ieee80211_hw *hw,
2257 struct ieee80211_if_init_conf *conf)
2258{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002259 struct ath_wiphy *aphy = hw->priv;
2260 struct ath_softc *sc = aphy->sc;
Sujith17d79042009-02-09 13:27:03 +05302261 struct ath_vif *avp = (void *)conf->vif->drv_priv;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002262 int i;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002263
Sujith04bd4632008-11-28 22:18:05 +05302264 DPRINTF(sc, ATH_DBG_CONFIG, "Detach Interface\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002265
Sujith141b38b2009-02-04 08:10:07 +05302266 mutex_lock(&sc->mutex);
2267
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002268 /* Stop ANI */
Sujith17d79042009-02-09 13:27:03 +05302269 del_timer_sync(&sc->ani.timer);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002270
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002271 /* Reclaim beacon resources */
Pat Erley9cb54122009-03-20 22:59:59 -04002272 if ((sc->sc_ah->opmode == NL80211_IFTYPE_AP) ||
2273 (sc->sc_ah->opmode == NL80211_IFTYPE_ADHOC) ||
2274 (sc->sc_ah->opmode == NL80211_IFTYPE_MESH_POINT)) {
Sujithb77f4832008-12-07 21:44:03 +05302275 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002276 ath_beacon_return(sc, avp);
2277 }
2278
Sujith672840a2008-08-11 14:05:08 +05302279 sc->sc_flags &= ~SC_OP_BEACONS;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002280
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002281 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++) {
2282 if (sc->beacon.bslot[i] == conf->vif) {
2283 printk(KERN_DEBUG "%s: vif had allocated beacon "
2284 "slot\n", __func__);
2285 sc->beacon.bslot[i] = NULL;
Jouni Malinenc52f33d2009-03-03 19:23:29 +02002286 sc->beacon.bslot_aphy[i] = NULL;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +02002287 }
2288 }
2289
Sujith17d79042009-02-09 13:27:03 +05302290 sc->nvifs--;
Sujith141b38b2009-02-04 08:10:07 +05302291
2292 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002293}
2294
Johannes Berge8975582008-10-09 12:18:51 +02002295static int ath9k_config(struct ieee80211_hw *hw, u32 changed)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002296{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002297 struct ath_wiphy *aphy = hw->priv;
2298 struct ath_softc *sc = aphy->sc;
Johannes Berge8975582008-10-09 12:18:51 +02002299 struct ieee80211_conf *conf = &hw->conf;
Vivek Natarajan8782b412009-03-30 14:17:00 +05302300 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002301
Sujithaa33de02008-12-18 11:40:16 +05302302 mutex_lock(&sc->mutex);
Sujith141b38b2009-02-04 08:10:07 +05302303
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302304 if (changed & IEEE80211_CONF_CHANGE_PS) {
2305 if (conf->flags & IEEE80211_CONF_PS) {
Vivek Natarajan8782b412009-03-30 14:17:00 +05302306 if (!(ah->caps.hw_caps &
2307 ATH9K_HW_CAP_AUTOSLEEP)) {
2308 if ((sc->imask & ATH9K_INT_TIM_TIMER) == 0) {
2309 sc->imask |= ATH9K_INT_TIM_TIMER;
2310 ath9k_hw_set_interrupts(sc->sc_ah,
2311 sc->imask);
2312 }
2313 ath9k_hw_setrxabort(sc->sc_ah, 1);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302314 }
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302315 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_NETWORK_SLEEP);
2316 } else {
2317 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
Vivek Natarajan8782b412009-03-30 14:17:00 +05302318 if (!(ah->caps.hw_caps &
2319 ATH9K_HW_CAP_AUTOSLEEP)) {
2320 ath9k_hw_setrxabort(sc->sc_ah, 0);
Jouni Malinen9a23f9c2009-05-19 17:01:38 +03002321 sc->sc_flags &= ~(SC_OP_WAIT_FOR_BEACON |
2322 SC_OP_WAIT_FOR_CAB |
2323 SC_OP_WAIT_FOR_PSPOLL_DATA |
2324 SC_OP_WAIT_FOR_TX_ACK);
Vivek Natarajan8782b412009-03-30 14:17:00 +05302325 if (sc->imask & ATH9K_INT_TIM_TIMER) {
2326 sc->imask &= ~ATH9K_INT_TIM_TIMER;
2327 ath9k_hw_set_interrupts(sc->sc_ah,
2328 sc->imask);
2329 }
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302330 }
2331 }
2332 }
2333
Johannes Berg47979382009-01-07 10:13:27 +01002334 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
Sujith99405f92008-11-24 12:08:35 +05302335 struct ieee80211_channel *curchan = hw->conf.channel;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002336 int pos = curchan->hw_value;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002337
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02002338 aphy->chan_idx = pos;
2339 aphy->chan_is_ht = conf_is_ht(conf);
2340
Jouni Malinen8089cc42009-03-03 19:23:38 +02002341 if (aphy->state == ATH_WIPHY_SCAN ||
2342 aphy->state == ATH_WIPHY_ACTIVE)
2343 ath9k_wiphy_pause_all_forced(sc, aphy);
2344 else {
2345 /*
2346 * Do not change operational channel based on a paused
2347 * wiphy changes.
2348 */
2349 goto skip_chan_change;
2350 }
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02002351
Sujith04bd4632008-11-28 22:18:05 +05302352 DPRINTF(sc, ATH_DBG_CONFIG, "Set channel: %d MHz\n",
2353 curchan->center_freq);
Johannes Bergae5eb022008-10-14 16:58:37 +02002354
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002355 /* XXX: remove me eventualy */
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02002356 ath9k_update_ichannel(sc, hw, &sc->sc_ah->channels[pos]);
Sujithe11602b2008-11-27 09:46:27 +05302357
Luis R. Rodriguezecf70442008-12-23 15:58:43 -08002358 ath_update_chainmask(sc, conf_is_ht(conf));
Sujith86060f02009-01-07 14:25:29 +05302359
Jouni Malinen0e2dedf2009-03-03 19:23:32 +02002360 if (ath_set_channel(sc, hw, &sc->sc_ah->channels[pos]) < 0) {
Sujith04bd4632008-11-28 22:18:05 +05302361 DPRINTF(sc, ATH_DBG_FATAL, "Unable to set channel\n");
Sujithaa33de02008-12-18 11:40:16 +05302362 mutex_unlock(&sc->mutex);
Sujithe11602b2008-11-27 09:46:27 +05302363 return -EINVAL;
2364 }
Sujith094d05d2008-12-12 11:57:43 +05302365 }
Sujith86b89ee2008-08-07 10:54:57 +05302366
Jouni Malinen8089cc42009-03-03 19:23:38 +02002367skip_chan_change:
Luis R. Rodriguez5c020dc2008-10-22 13:28:45 -07002368 if (changed & IEEE80211_CONF_CHANGE_POWER)
Sujith17d79042009-02-09 13:27:03 +05302369 sc->config.txpowlimit = 2 * conf->power_level;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002370
Sujithaa33de02008-12-18 11:40:16 +05302371 mutex_unlock(&sc->mutex);
Sujith141b38b2009-02-04 08:10:07 +05302372
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002373 return 0;
2374}
2375
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002376#define SUPPORTED_FILTERS \
2377 (FIF_PROMISC_IN_BSS | \
2378 FIF_ALLMULTI | \
2379 FIF_CONTROL | \
2380 FIF_OTHER_BSS | \
2381 FIF_BCN_PRBRESP_PROMISC | \
2382 FIF_FCSFAIL)
2383
Sujith7dcfdcd2008-08-11 14:03:13 +05302384/* FIXME: sc->sc_full_reset ? */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002385static void ath9k_configure_filter(struct ieee80211_hw *hw,
2386 unsigned int changed_flags,
2387 unsigned int *total_flags,
2388 int mc_count,
2389 struct dev_mc_list *mclist)
2390{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002391 struct ath_wiphy *aphy = hw->priv;
2392 struct ath_softc *sc = aphy->sc;
Sujith7dcfdcd2008-08-11 14:03:13 +05302393 u32 rfilt;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002394
2395 changed_flags &= SUPPORTED_FILTERS;
2396 *total_flags &= SUPPORTED_FILTERS;
2397
Sujithb77f4832008-12-07 21:44:03 +05302398 sc->rx.rxfilter = *total_flags;
Jouni Malinenaa68aea2009-05-19 17:01:41 +03002399 ath9k_ps_wakeup(sc);
Sujith7dcfdcd2008-08-11 14:03:13 +05302400 rfilt = ath_calcrxfilter(sc);
2401 ath9k_hw_setrxfilter(sc->sc_ah, rfilt);
Jouni Malinenaa68aea2009-05-19 17:01:41 +03002402 ath9k_ps_restore(sc);
Sujith7dcfdcd2008-08-11 14:03:13 +05302403
Sujithb77f4832008-12-07 21:44:03 +05302404 DPRINTF(sc, ATH_DBG_CONFIG, "Set HW RX filter: 0x%x\n", sc->rx.rxfilter);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002405}
2406
2407static void ath9k_sta_notify(struct ieee80211_hw *hw,
2408 struct ieee80211_vif *vif,
2409 enum sta_notify_cmd cmd,
Johannes Berg17741cd2008-09-11 00:02:02 +02002410 struct ieee80211_sta *sta)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002411{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002412 struct ath_wiphy *aphy = hw->priv;
2413 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002414
2415 switch (cmd) {
2416 case STA_NOTIFY_ADD:
Sujith5640b082008-10-29 10:16:06 +05302417 ath_node_attach(sc, sta);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002418 break;
2419 case STA_NOTIFY_REMOVE:
Sujithb5aa9bf2008-10-29 10:13:31 +05302420 ath_node_detach(sc, sta);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002421 break;
2422 default:
2423 break;
2424 }
2425}
2426
Sujith141b38b2009-02-04 08:10:07 +05302427static int ath9k_conf_tx(struct ieee80211_hw *hw, u16 queue,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002428 const struct ieee80211_tx_queue_params *params)
2429{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002430 struct ath_wiphy *aphy = hw->priv;
2431 struct ath_softc *sc = aphy->sc;
Sujithea9880f2008-08-07 10:53:10 +05302432 struct ath9k_tx_queue_info qi;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002433 int ret = 0, qnum;
2434
2435 if (queue >= WME_NUM_AC)
2436 return 0;
2437
Sujith141b38b2009-02-04 08:10:07 +05302438 mutex_lock(&sc->mutex);
2439
Sujith1ffb0612009-03-30 15:28:46 +05302440 memset(&qi, 0, sizeof(struct ath9k_tx_queue_info));
2441
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002442 qi.tqi_aifs = params->aifs;
2443 qi.tqi_cwmin = params->cw_min;
2444 qi.tqi_cwmax = params->cw_max;
2445 qi.tqi_burstTime = params->txop;
2446 qnum = ath_get_hal_qnum(queue, sc);
2447
2448 DPRINTF(sc, ATH_DBG_CONFIG,
Sujith04bd4632008-11-28 22:18:05 +05302449 "Configure tx [queue/halq] [%d/%d], "
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002450 "aifs: %d, cw_min: %d, cw_max: %d, txop: %d\n",
Sujith04bd4632008-11-28 22:18:05 +05302451 queue, qnum, params->aifs, params->cw_min,
2452 params->cw_max, params->txop);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002453
2454 ret = ath_txq_update(sc, qnum, &qi);
2455 if (ret)
Sujith04bd4632008-11-28 22:18:05 +05302456 DPRINTF(sc, ATH_DBG_FATAL, "TXQ Update failed\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002457
Sujith141b38b2009-02-04 08:10:07 +05302458 mutex_unlock(&sc->mutex);
2459
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002460 return ret;
2461}
2462
2463static int ath9k_set_key(struct ieee80211_hw *hw,
2464 enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01002465 struct ieee80211_vif *vif,
2466 struct ieee80211_sta *sta,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002467 struct ieee80211_key_conf *key)
2468{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002469 struct ath_wiphy *aphy = hw->priv;
2470 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002471 int ret = 0;
2472
Jouni Malinenb3bd89c2009-02-24 13:42:01 +02002473 if (modparam_nohwcrypt)
2474 return -ENOSPC;
2475
Sujith141b38b2009-02-04 08:10:07 +05302476 mutex_lock(&sc->mutex);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302477 ath9k_ps_wakeup(sc);
Sujithd8baa932009-03-30 15:28:25 +05302478 DPRINTF(sc, ATH_DBG_CONFIG, "Set HW Key\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002479
2480 switch (cmd) {
2481 case SET_KEY:
Jouni Malinen3f53dd62009-02-26 11:18:46 +02002482 ret = ath_key_config(sc, vif, sta, key);
Jouni Malinen6ace2892008-12-17 13:32:17 +02002483 if (ret >= 0) {
2484 key->hw_key_idx = ret;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002485 /* push IV and Michael MIC generation to stack */
2486 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
Senthil Balasubramanian1b961752008-09-01 19:45:21 +05302487 if (key->alg == ALG_TKIP)
2488 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
Jouni Malinen0ced0e12009-01-08 13:32:13 +02002489 if (sc->sc_ah->sw_mgmt_crypto && key->alg == ALG_CCMP)
2490 key->flags |= IEEE80211_KEY_FLAG_SW_MGMT;
Jouni Malinen6ace2892008-12-17 13:32:17 +02002491 ret = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002492 }
2493 break;
2494 case DISABLE_KEY:
2495 ath_key_delete(sc, key);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002496 break;
2497 default:
2498 ret = -EINVAL;
2499 }
2500
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302501 ath9k_ps_restore(sc);
Sujith141b38b2009-02-04 08:10:07 +05302502 mutex_unlock(&sc->mutex);
2503
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002504 return ret;
2505}
2506
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002507static void ath9k_bss_info_changed(struct ieee80211_hw *hw,
2508 struct ieee80211_vif *vif,
2509 struct ieee80211_bss_conf *bss_conf,
2510 u32 changed)
2511{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002512 struct ath_wiphy *aphy = hw->priv;
2513 struct ath_softc *sc = aphy->sc;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02002514 struct ath_hw *ah = sc->sc_ah;
2515 struct ath_vif *avp = (void *)vif->drv_priv;
2516 u32 rfilt = 0;
2517 int error, i;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002518
Sujith141b38b2009-02-04 08:10:07 +05302519 mutex_lock(&sc->mutex);
2520
Johannes Berg2d0ddec2009-04-23 16:13:26 +02002521 /*
2522 * TODO: Need to decide which hw opmode to use for
2523 * multi-interface cases
2524 * XXX: This belongs into add_interface!
2525 */
2526 if (vif->type == NL80211_IFTYPE_AP &&
2527 ah->opmode != NL80211_IFTYPE_AP) {
2528 ah->opmode = NL80211_IFTYPE_STATION;
2529 ath9k_hw_setopmode(ah);
2530 memcpy(sc->curbssid, sc->sc_ah->macaddr, ETH_ALEN);
2531 sc->curaid = 0;
2532 ath9k_hw_write_associd(sc);
2533 /* Request full reset to get hw opmode changed properly */
2534 sc->sc_flags |= SC_OP_FULL_RESET;
2535 }
2536
2537 if ((changed & BSS_CHANGED_BSSID) &&
2538 !is_zero_ether_addr(bss_conf->bssid)) {
2539 switch (vif->type) {
2540 case NL80211_IFTYPE_STATION:
2541 case NL80211_IFTYPE_ADHOC:
2542 case NL80211_IFTYPE_MESH_POINT:
2543 /* Set BSSID */
2544 memcpy(sc->curbssid, bss_conf->bssid, ETH_ALEN);
2545 memcpy(avp->bssid, bss_conf->bssid, ETH_ALEN);
2546 sc->curaid = 0;
2547 ath9k_hw_write_associd(sc);
2548
2549 /* Set aggregation protection mode parameters */
2550 sc->config.ath_aggr_prot = 0;
2551
2552 DPRINTF(sc, ATH_DBG_CONFIG,
2553 "RX filter 0x%x bssid %pM aid 0x%x\n",
2554 rfilt, sc->curbssid, sc->curaid);
2555
2556 /* need to reconfigure the beacon */
2557 sc->sc_flags &= ~SC_OP_BEACONS ;
2558
2559 break;
2560 default:
2561 break;
2562 }
2563 }
2564
2565 if ((vif->type == NL80211_IFTYPE_ADHOC) ||
2566 (vif->type == NL80211_IFTYPE_AP) ||
2567 (vif->type == NL80211_IFTYPE_MESH_POINT)) {
2568 if ((changed & BSS_CHANGED_BEACON) ||
2569 (changed & BSS_CHANGED_BEACON_ENABLED &&
2570 bss_conf->enable_beacon)) {
2571 /*
2572 * Allocate and setup the beacon frame.
2573 *
2574 * Stop any previous beacon DMA. This may be
2575 * necessary, for example, when an ibss merge
2576 * causes reconfiguration; we may be called
2577 * with beacon transmission active.
2578 */
2579 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
2580
2581 error = ath_beacon_alloc(aphy, vif);
2582 if (!error)
2583 ath_beacon_config(sc, vif);
2584 }
2585 }
2586
2587 /* Check for WLAN_CAPABILITY_PRIVACY ? */
2588 if ((avp->av_opmode != NL80211_IFTYPE_STATION)) {
2589 for (i = 0; i < IEEE80211_WEP_NKID; i++)
2590 if (ath9k_hw_keyisvalid(sc->sc_ah, (u16)i))
2591 ath9k_hw_keysetmac(sc->sc_ah,
2592 (u16)i,
2593 sc->curbssid);
2594 }
2595
2596 /* Only legacy IBSS for now */
2597 if (vif->type == NL80211_IFTYPE_ADHOC)
2598 ath_update_chainmask(sc, 0);
2599
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002600 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
Sujith04bd4632008-11-28 22:18:05 +05302601 DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed PREAMBLE %d\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002602 bss_conf->use_short_preamble);
2603 if (bss_conf->use_short_preamble)
Sujith672840a2008-08-11 14:05:08 +05302604 sc->sc_flags |= SC_OP_PREAMBLE_SHORT;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002605 else
Sujith672840a2008-08-11 14:05:08 +05302606 sc->sc_flags &= ~SC_OP_PREAMBLE_SHORT;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002607 }
2608
2609 if (changed & BSS_CHANGED_ERP_CTS_PROT) {
Sujith04bd4632008-11-28 22:18:05 +05302610 DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed CTS PROT %d\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002611 bss_conf->use_cts_prot);
2612 if (bss_conf->use_cts_prot &&
2613 hw->conf.channel->band != IEEE80211_BAND_5GHZ)
Sujith672840a2008-08-11 14:05:08 +05302614 sc->sc_flags |= SC_OP_PROTECT_ENABLE;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002615 else
Sujith672840a2008-08-11 14:05:08 +05302616 sc->sc_flags &= ~SC_OP_PROTECT_ENABLE;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002617 }
2618
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002619 if (changed & BSS_CHANGED_ASSOC) {
Sujith04bd4632008-11-28 22:18:05 +05302620 DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed ASSOC %d\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002621 bss_conf->assoc);
Sujith5640b082008-10-29 10:16:06 +05302622 ath9k_bss_assoc_info(sc, vif, bss_conf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002623 }
Sujith141b38b2009-02-04 08:10:07 +05302624
Johannes Berg57c4d7b2009-04-23 16:10:04 +02002625 /*
2626 * The HW TSF has to be reset when the beacon interval changes.
2627 * We set the flag here, and ath_beacon_config_ap() would take this
2628 * into account when it gets called through the subsequent
2629 * config_interface() call - with IFCC_BEACON in the changed field.
2630 */
2631
2632 if (changed & BSS_CHANGED_BEACON_INT) {
2633 sc->sc_flags |= SC_OP_TSF_RESET;
2634 sc->beacon_interval = bss_conf->beacon_int;
2635 }
2636
Sujith141b38b2009-02-04 08:10:07 +05302637 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002638}
2639
2640static u64 ath9k_get_tsf(struct ieee80211_hw *hw)
2641{
2642 u64 tsf;
Jouni Malinenbce048d2009-03-03 19:23:28 +02002643 struct ath_wiphy *aphy = hw->priv;
2644 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002645
Sujith141b38b2009-02-04 08:10:07 +05302646 mutex_lock(&sc->mutex);
2647 tsf = ath9k_hw_gettsf64(sc->sc_ah);
2648 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002649
2650 return tsf;
2651}
2652
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002653static void ath9k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
2654{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002655 struct ath_wiphy *aphy = hw->priv;
2656 struct ath_softc *sc = aphy->sc;
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002657
Sujith141b38b2009-02-04 08:10:07 +05302658 mutex_lock(&sc->mutex);
2659 ath9k_hw_settsf64(sc->sc_ah, tsf);
2660 mutex_unlock(&sc->mutex);
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002661}
2662
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002663static void ath9k_reset_tsf(struct ieee80211_hw *hw)
2664{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002665 struct ath_wiphy *aphy = hw->priv;
2666 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002667
Sujith141b38b2009-02-04 08:10:07 +05302668 mutex_lock(&sc->mutex);
2669 ath9k_hw_reset_tsf(sc->sc_ah);
2670 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002671}
2672
2673static int ath9k_ampdu_action(struct ieee80211_hw *hw,
Sujith141b38b2009-02-04 08:10:07 +05302674 enum ieee80211_ampdu_mlme_action action,
2675 struct ieee80211_sta *sta,
2676 u16 tid, u16 *ssn)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002677{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002678 struct ath_wiphy *aphy = hw->priv;
2679 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002680 int ret = 0;
2681
2682 switch (action) {
2683 case IEEE80211_AMPDU_RX_START:
Sujithdca3edb2008-10-29 10:19:01 +05302684 if (!(sc->sc_flags & SC_OP_RXAGGR))
2685 ret = -ENOTSUPP;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002686 break;
2687 case IEEE80211_AMPDU_RX_STOP:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002688 break;
2689 case IEEE80211_AMPDU_TX_START:
Sujithb5aa9bf2008-10-29 10:13:31 +05302690 ret = ath_tx_aggr_start(sc, sta, tid, ssn);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002691 if (ret < 0)
2692 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05302693 "Unable to start TX aggregation\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002694 else
Johannes Berg17741cd2008-09-11 00:02:02 +02002695 ieee80211_start_tx_ba_cb_irqsafe(hw, sta->addr, tid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002696 break;
2697 case IEEE80211_AMPDU_TX_STOP:
Sujithb5aa9bf2008-10-29 10:13:31 +05302698 ret = ath_tx_aggr_stop(sc, sta, tid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002699 if (ret < 0)
2700 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05302701 "Unable to stop TX aggregation\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002702
Johannes Berg17741cd2008-09-11 00:02:02 +02002703 ieee80211_stop_tx_ba_cb_irqsafe(hw, sta->addr, tid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002704 break;
Johannes Bergb1720232009-03-23 17:28:39 +01002705 case IEEE80211_AMPDU_TX_OPERATIONAL:
Sujith8469cde2008-10-29 10:19:28 +05302706 ath_tx_aggr_resume(sc, sta, tid);
2707 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002708 default:
Sujith04bd4632008-11-28 22:18:05 +05302709 DPRINTF(sc, ATH_DBG_FATAL, "Unknown AMPDU action\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002710 }
2711
2712 return ret;
2713}
2714
Sujith0c98de62009-03-03 10:16:45 +05302715static void ath9k_sw_scan_start(struct ieee80211_hw *hw)
2716{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002717 struct ath_wiphy *aphy = hw->priv;
2718 struct ath_softc *sc = aphy->sc;
Sujith0c98de62009-03-03 10:16:45 +05302719
Jouni Malinen8089cc42009-03-03 19:23:38 +02002720 if (ath9k_wiphy_scanning(sc)) {
2721 printk(KERN_DEBUG "ath9k: Two wiphys trying to scan at the "
2722 "same time\n");
2723 /*
2724 * Do not allow the concurrent scanning state for now. This
2725 * could be improved with scanning control moved into ath9k.
2726 */
2727 return;
2728 }
2729
2730 aphy->state = ATH_WIPHY_SCAN;
2731 ath9k_wiphy_pause_all_forced(sc, aphy);
2732
Sujith0c98de62009-03-03 10:16:45 +05302733 mutex_lock(&sc->mutex);
2734 sc->sc_flags |= SC_OP_SCANNING;
2735 mutex_unlock(&sc->mutex);
2736}
2737
2738static void ath9k_sw_scan_complete(struct ieee80211_hw *hw)
2739{
Jouni Malinenbce048d2009-03-03 19:23:28 +02002740 struct ath_wiphy *aphy = hw->priv;
2741 struct ath_softc *sc = aphy->sc;
Sujith0c98de62009-03-03 10:16:45 +05302742
2743 mutex_lock(&sc->mutex);
Jouni Malinen8089cc42009-03-03 19:23:38 +02002744 aphy->state = ATH_WIPHY_ACTIVE;
Sujith0c98de62009-03-03 10:16:45 +05302745 sc->sc_flags &= ~SC_OP_SCANNING;
Sujith9c07a772009-04-13 21:56:36 +05302746 sc->sc_flags |= SC_OP_FULL_RESET;
Sujith0c98de62009-03-03 10:16:45 +05302747 mutex_unlock(&sc->mutex);
2748}
2749
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002750struct ieee80211_ops ath9k_ops = {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002751 .tx = ath9k_tx,
2752 .start = ath9k_start,
2753 .stop = ath9k_stop,
2754 .add_interface = ath9k_add_interface,
2755 .remove_interface = ath9k_remove_interface,
2756 .config = ath9k_config,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002757 .configure_filter = ath9k_configure_filter,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002758 .sta_notify = ath9k_sta_notify,
2759 .conf_tx = ath9k_conf_tx,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002760 .bss_info_changed = ath9k_bss_info_changed,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002761 .set_key = ath9k_set_key,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002762 .get_tsf = ath9k_get_tsf,
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002763 .set_tsf = ath9k_set_tsf,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002764 .reset_tsf = ath9k_reset_tsf,
Johannes Berg4233df62008-10-13 13:35:05 +02002765 .ampdu_action = ath9k_ampdu_action,
Sujith0c98de62009-03-03 10:16:45 +05302766 .sw_scan_start = ath9k_sw_scan_start,
2767 .sw_scan_complete = ath9k_sw_scan_complete,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002768};
2769
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +01002770static struct {
2771 u32 version;
2772 const char * name;
2773} ath_mac_bb_names[] = {
2774 { AR_SREV_VERSION_5416_PCI, "5416" },
2775 { AR_SREV_VERSION_5416_PCIE, "5418" },
2776 { AR_SREV_VERSION_9100, "9100" },
2777 { AR_SREV_VERSION_9160, "9160" },
2778 { AR_SREV_VERSION_9280, "9280" },
2779 { AR_SREV_VERSION_9285, "9285" }
2780};
2781
2782static struct {
2783 u16 version;
2784 const char * name;
2785} ath_rf_names[] = {
2786 { 0, "5133" },
2787 { AR_RAD5133_SREV_MAJOR, "5133" },
2788 { AR_RAD5122_SREV_MAJOR, "5122" },
2789 { AR_RAD2133_SREV_MAJOR, "2133" },
2790 { AR_RAD2122_SREV_MAJOR, "2122" }
2791};
2792
2793/*
2794 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
2795 */
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002796const char *
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +01002797ath_mac_bb_name(u32 mac_bb_version)
2798{
2799 int i;
2800
2801 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
2802 if (ath_mac_bb_names[i].version == mac_bb_version) {
2803 return ath_mac_bb_names[i].name;
2804 }
2805 }
2806
2807 return "????";
2808}
2809
2810/*
2811 * Return the RF name. "????" is returned if the RF is unknown.
2812 */
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002813const char *
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +01002814ath_rf_name(u16 rf_version)
2815{
2816 int i;
2817
2818 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
2819 if (ath_rf_names[i].version == rf_version) {
2820 return ath_rf_names[i].name;
2821 }
2822 }
2823
2824 return "????";
2825}
2826
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002827static int __init ath9k_init(void)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002828{
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302829 int error;
2830
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302831 /* Register rate control algorithm */
2832 error = ath_rate_control_register();
2833 if (error != 0) {
2834 printk(KERN_ERR
Luis R. Rodriguezb51bb3c2009-01-26 07:30:03 -08002835 "ath9k: Unable to register rate control "
2836 "algorithm: %d\n",
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302837 error);
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002838 goto err_out;
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302839 }
2840
Gabor Juhos19d8bc22009-03-05 16:55:18 +01002841 error = ath9k_debug_create_root();
2842 if (error) {
2843 printk(KERN_ERR
2844 "ath9k: Unable to create debugfs root: %d\n",
2845 error);
2846 goto err_rate_unregister;
2847 }
2848
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002849 error = ath_pci_init();
2850 if (error < 0) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002851 printk(KERN_ERR
Luis R. Rodriguezb51bb3c2009-01-26 07:30:03 -08002852 "ath9k: No PCI devices found, driver not installed.\n");
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002853 error = -ENODEV;
Gabor Juhos19d8bc22009-03-05 16:55:18 +01002854 goto err_remove_root;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002855 }
2856
Gabor Juhos09329d32009-01-14 20:17:07 +01002857 error = ath_ahb_init();
2858 if (error < 0) {
2859 error = -ENODEV;
2860 goto err_pci_exit;
2861 }
2862
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002863 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002864
Gabor Juhos09329d32009-01-14 20:17:07 +01002865 err_pci_exit:
2866 ath_pci_exit();
2867
Gabor Juhos19d8bc22009-03-05 16:55:18 +01002868 err_remove_root:
2869 ath9k_debug_remove_root();
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002870 err_rate_unregister:
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302871 ath_rate_control_unregister();
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002872 err_out:
2873 return error;
2874}
2875module_init(ath9k_init);
2876
2877static void __exit ath9k_exit(void)
2878{
Gabor Juhos09329d32009-01-14 20:17:07 +01002879 ath_ahb_exit();
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002880 ath_pci_exit();
Gabor Juhos19d8bc22009-03-05 16:55:18 +01002881 ath9k_debug_remove_root();
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002882 ath_rate_control_unregister();
Sujith04bd4632008-11-28 22:18:05 +05302883 printk(KERN_INFO "%s: Driver unloaded\n", dev_info);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002884}
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002885module_exit(ath9k_exit);