blob: 70618064ae15e813c78402a1449a45af3dea1be8 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
2 * Copyright (C) 2005 - 2009 ServerEngines
3 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
11 * linux-drivers@serverengines.com
12 *
13 * ServerEngines
14 * 209 N. Fair Oaks Ave
15 * Sunnyvale, CA 94085
16 */
17
18/*
19 * The driver sends configuration and managements command requests to the
20 * firmware in the BE. These requests are communicated to the processor
21 * using Work Request Blocks (WRBs) submitted to the MCC-WRB ring or via one
22 * WRB inside a MAILBOX.
23 * The commands are serviced by the ARM processor in the BladeEngine's MPU.
24 */
25
26struct be_sge {
27 u32 pa_lo;
28 u32 pa_hi;
29 u32 len;
30};
31
32#define MCC_WRB_EMBEDDED_MASK 1 /* bit 0 of dword 0*/
33#define MCC_WRB_SGE_CNT_SHIFT 3 /* bits 3 - 7 of dword 0 */
34#define MCC_WRB_SGE_CNT_MASK 0x1F /* bits 3 - 7 of dword 0 */
35struct be_mcc_wrb {
36 u32 embedded; /* dword 0 */
37 u32 payload_length; /* dword 1 */
38 u32 tag0; /* dword 2 */
39 u32 tag1; /* dword 3 */
40 u32 rsvd; /* dword 4 */
41 union {
42 u8 embedded_payload[236]; /* used by embedded cmds */
43 struct be_sge sgl[19]; /* used by non-embedded cmds */
44 } payload;
45};
46
47#define CQE_FLAGS_VALID_MASK (1 << 31)
48#define CQE_FLAGS_ASYNC_MASK (1 << 30)
49#define CQE_FLAGS_COMPLETED_MASK (1 << 28)
50#define CQE_FLAGS_CONSUMED_MASK (1 << 27)
51
52/* Completion Status */
53enum {
54 MCC_STATUS_SUCCESS = 0x0,
55/* The client does not have sufficient privileges to execute the command */
56 MCC_STATUS_INSUFFICIENT_PRIVILEGES = 0x1,
57/* A parameter in the command was invalid. */
58 MCC_STATUS_INVALID_PARAMETER = 0x2,
59/* There are insufficient chip resources to execute the command */
60 MCC_STATUS_INSUFFICIENT_RESOURCES = 0x3,
61/* The command is completing because the queue was getting flushed */
62 MCC_STATUS_QUEUE_FLUSHING = 0x4,
63/* The command is completing with a DMA error */
64 MCC_STATUS_DMA_FAILED = 0x5
65};
66
67#define CQE_STATUS_COMPL_MASK 0xFFFF
68#define CQE_STATUS_COMPL_SHIFT 0 /* bits 0 - 15 */
69#define CQE_STATUS_EXTD_MASK 0xFFFF
70#define CQE_STATUS_EXTD_SHIFT 0 /* bits 0 - 15 */
71
Sathya Perlaefd2e402009-07-27 22:53:10 +000072struct be_mcc_compl {
Sathya Perla6b7c5b92009-03-11 23:32:03 -070073 u32 status; /* dword 0 */
74 u32 tag0; /* dword 1 */
75 u32 tag1; /* dword 2 */
76 u32 flags; /* dword 3 */
77};
78
Sathya Perlaa8f447b2009-06-18 00:10:27 +000079/* When the async bit of mcc_compl is set, the last 4 bytes of
80 * mcc_compl is interpreted as follows:
81 */
82#define ASYNC_TRAILER_EVENT_CODE_SHIFT 8 /* bits 8 - 15 */
83#define ASYNC_TRAILER_EVENT_CODE_MASK 0xFF
84#define ASYNC_EVENT_CODE_LINK_STATE 0x1
85struct be_async_event_trailer {
86 u32 code;
87};
88
89enum {
90 ASYNC_EVENT_LINK_DOWN = 0x0,
91 ASYNC_EVENT_LINK_UP = 0x1
92};
93
94/* When the event code of an async trailer is link-state, the mcc_compl
95 * must be interpreted as follows
96 */
97struct be_async_event_link_state {
98 u8 physical_port;
99 u8 port_link_status;
100 u8 port_duplex;
101 u8 port_speed;
102 u8 port_fault;
103 u8 rsvd0[7];
104 struct be_async_event_trailer trailer;
105} __packed;
106
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700107struct be_mcc_mailbox {
108 struct be_mcc_wrb wrb;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000109 struct be_mcc_compl compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700110};
111
112#define CMD_SUBSYSTEM_COMMON 0x1
113#define CMD_SUBSYSTEM_ETH 0x3
114
115#define OPCODE_COMMON_NTWK_MAC_QUERY 1
116#define OPCODE_COMMON_NTWK_MAC_SET 2
117#define OPCODE_COMMON_NTWK_MULTICAST_SET 3
118#define OPCODE_COMMON_NTWK_VLAN_CONFIG 4
119#define OPCODE_COMMON_NTWK_LINK_STATUS_QUERY 5
120#define OPCODE_COMMON_CQ_CREATE 12
121#define OPCODE_COMMON_EQ_CREATE 13
122#define OPCODE_COMMON_MCC_CREATE 21
123#define OPCODE_COMMON_NTWK_RX_FILTER 34
124#define OPCODE_COMMON_GET_FW_VERSION 35
125#define OPCODE_COMMON_SET_FLOW_CONTROL 36
126#define OPCODE_COMMON_GET_FLOW_CONTROL 37
127#define OPCODE_COMMON_SET_FRAME_SIZE 39
128#define OPCODE_COMMON_MODIFY_EQ_DELAY 41
129#define OPCODE_COMMON_FIRMWARE_CONFIG 42
130#define OPCODE_COMMON_NTWK_INTERFACE_CREATE 50
131#define OPCODE_COMMON_NTWK_INTERFACE_DESTROY 51
Sathya Perla5fb379e2009-06-18 00:02:59 +0000132#define OPCODE_COMMON_MCC_DESTROY 53
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700133#define OPCODE_COMMON_CQ_DESTROY 54
134#define OPCODE_COMMON_EQ_DESTROY 55
135#define OPCODE_COMMON_QUERY_FIRMWARE_CONFIG 58
136#define OPCODE_COMMON_NTWK_PMAC_ADD 59
137#define OPCODE_COMMON_NTWK_PMAC_DEL 60
sarveshwarb14074ea2009-08-05 13:05:24 -0700138#define OPCODE_COMMON_FUNCTION_RESET 61
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700139
140#define OPCODE_ETH_ACPI_CONFIG 2
141#define OPCODE_ETH_PROMISCUOUS 3
142#define OPCODE_ETH_GET_STATISTICS 4
143#define OPCODE_ETH_TX_CREATE 7
144#define OPCODE_ETH_RX_CREATE 8
145#define OPCODE_ETH_TX_DESTROY 9
146#define OPCODE_ETH_RX_DESTROY 10
147
148struct be_cmd_req_hdr {
149 u8 opcode; /* dword 0 */
150 u8 subsystem; /* dword 0 */
151 u8 port_number; /* dword 0 */
152 u8 domain; /* dword 0 */
153 u32 timeout; /* dword 1 */
154 u32 request_length; /* dword 2 */
155 u32 rsvd; /* dword 3 */
156};
157
158#define RESP_HDR_INFO_OPCODE_SHIFT 0 /* bits 0 - 7 */
159#define RESP_HDR_INFO_SUBSYS_SHIFT 8 /* bits 8 - 15 */
160struct be_cmd_resp_hdr {
161 u32 info; /* dword 0 */
162 u32 status; /* dword 1 */
163 u32 response_length; /* dword 2 */
164 u32 actual_resp_len; /* dword 3 */
165};
166
167struct phys_addr {
168 u32 lo;
169 u32 hi;
170};
171
172/**************************
173 * BE Command definitions *
174 **************************/
175
176/* Pseudo amap definition in which each bit of the actual structure is defined
177 * as a byte: used to calculate offset/shift/mask of each field */
178struct amap_eq_context {
179 u8 cidx[13]; /* dword 0*/
180 u8 rsvd0[3]; /* dword 0*/
181 u8 epidx[13]; /* dword 0*/
182 u8 valid; /* dword 0*/
183 u8 rsvd1; /* dword 0*/
184 u8 size; /* dword 0*/
185 u8 pidx[13]; /* dword 1*/
186 u8 rsvd2[3]; /* dword 1*/
187 u8 pd[10]; /* dword 1*/
188 u8 count[3]; /* dword 1*/
189 u8 solevent; /* dword 1*/
190 u8 stalled; /* dword 1*/
191 u8 armed; /* dword 1*/
192 u8 rsvd3[4]; /* dword 2*/
193 u8 func[8]; /* dword 2*/
194 u8 rsvd4; /* dword 2*/
195 u8 delaymult[10]; /* dword 2*/
196 u8 rsvd5[2]; /* dword 2*/
197 u8 phase[2]; /* dword 2*/
198 u8 nodelay; /* dword 2*/
199 u8 rsvd6[4]; /* dword 2*/
200 u8 rsvd7[32]; /* dword 3*/
201} __packed;
202
203struct be_cmd_req_eq_create {
204 struct be_cmd_req_hdr hdr;
205 u16 num_pages; /* sword */
206 u16 rsvd0; /* sword */
207 u8 context[sizeof(struct amap_eq_context) / 8];
208 struct phys_addr pages[8];
209} __packed;
210
211struct be_cmd_resp_eq_create {
212 struct be_cmd_resp_hdr resp_hdr;
213 u16 eq_id; /* sword */
214 u16 rsvd0; /* sword */
215} __packed;
216
217/******************** Mac query ***************************/
218enum {
219 MAC_ADDRESS_TYPE_STORAGE = 0x0,
220 MAC_ADDRESS_TYPE_NETWORK = 0x1,
221 MAC_ADDRESS_TYPE_PD = 0x2,
222 MAC_ADDRESS_TYPE_MANAGEMENT = 0x3
223};
224
225struct mac_addr {
226 u16 size_of_struct;
227 u8 addr[ETH_ALEN];
228} __packed;
229
230struct be_cmd_req_mac_query {
231 struct be_cmd_req_hdr hdr;
232 u8 type;
233 u8 permanent;
234 u16 if_id;
235} __packed;
236
237struct be_cmd_resp_mac_query {
238 struct be_cmd_resp_hdr hdr;
239 struct mac_addr mac;
240};
241
242/******************** PMac Add ***************************/
243struct be_cmd_req_pmac_add {
244 struct be_cmd_req_hdr hdr;
245 u32 if_id;
246 u8 mac_address[ETH_ALEN];
247 u8 rsvd0[2];
248} __packed;
249
250struct be_cmd_resp_pmac_add {
251 struct be_cmd_resp_hdr hdr;
252 u32 pmac_id;
253};
254
255/******************** PMac Del ***************************/
256struct be_cmd_req_pmac_del {
257 struct be_cmd_req_hdr hdr;
258 u32 if_id;
259 u32 pmac_id;
260};
261
262/******************** Create CQ ***************************/
263/* Pseudo amap definition in which each bit of the actual structure is defined
264 * as a byte: used to calculate offset/shift/mask of each field */
265struct amap_cq_context {
266 u8 cidx[11]; /* dword 0*/
267 u8 rsvd0; /* dword 0*/
268 u8 coalescwm[2]; /* dword 0*/
269 u8 nodelay; /* dword 0*/
270 u8 epidx[11]; /* dword 0*/
271 u8 rsvd1; /* dword 0*/
272 u8 count[2]; /* dword 0*/
273 u8 valid; /* dword 0*/
274 u8 solevent; /* dword 0*/
275 u8 eventable; /* dword 0*/
276 u8 pidx[11]; /* dword 1*/
277 u8 rsvd2; /* dword 1*/
278 u8 pd[10]; /* dword 1*/
279 u8 eqid[8]; /* dword 1*/
280 u8 stalled; /* dword 1*/
281 u8 armed; /* dword 1*/
282 u8 rsvd3[4]; /* dword 2*/
283 u8 func[8]; /* dword 2*/
284 u8 rsvd4[20]; /* dword 2*/
285 u8 rsvd5[32]; /* dword 3*/
286} __packed;
287
288struct be_cmd_req_cq_create {
289 struct be_cmd_req_hdr hdr;
290 u16 num_pages;
291 u16 rsvd0;
292 u8 context[sizeof(struct amap_cq_context) / 8];
293 struct phys_addr pages[8];
294} __packed;
295
296struct be_cmd_resp_cq_create {
297 struct be_cmd_resp_hdr hdr;
298 u16 cq_id;
299 u16 rsvd0;
300} __packed;
301
Sathya Perla5fb379e2009-06-18 00:02:59 +0000302/******************** Create MCCQ ***************************/
303/* Pseudo amap definition in which each bit of the actual structure is defined
304 * as a byte: used to calculate offset/shift/mask of each field */
305struct amap_mcc_context {
306 u8 con_index[14];
307 u8 rsvd0[2];
308 u8 ring_size[4];
309 u8 fetch_wrb;
310 u8 fetch_r2t;
311 u8 cq_id[10];
312 u8 prod_index[14];
313 u8 fid[8];
314 u8 pdid[9];
315 u8 valid;
316 u8 rsvd1[32];
317 u8 rsvd2[32];
318} __packed;
319
320struct be_cmd_req_mcc_create {
321 struct be_cmd_req_hdr hdr;
322 u16 num_pages;
323 u16 rsvd0;
324 u8 context[sizeof(struct amap_mcc_context) / 8];
325 struct phys_addr pages[8];
326} __packed;
327
328struct be_cmd_resp_mcc_create {
329 struct be_cmd_resp_hdr hdr;
330 u16 id;
331 u16 rsvd0;
332} __packed;
333
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700334/******************** Create TxQ ***************************/
335#define BE_ETH_TX_RING_TYPE_STANDARD 2
336#define BE_ULP1_NUM 1
337
338/* Pseudo amap definition in which each bit of the actual structure is defined
339 * as a byte: used to calculate offset/shift/mask of each field */
340struct amap_tx_context {
341 u8 rsvd0[16]; /* dword 0 */
342 u8 tx_ring_size[4]; /* dword 0 */
343 u8 rsvd1[26]; /* dword 0 */
344 u8 pci_func_id[8]; /* dword 1 */
345 u8 rsvd2[9]; /* dword 1 */
346 u8 ctx_valid; /* dword 1 */
347 u8 cq_id_send[16]; /* dword 2 */
348 u8 rsvd3[16]; /* dword 2 */
349 u8 rsvd4[32]; /* dword 3 */
350 u8 rsvd5[32]; /* dword 4 */
351 u8 rsvd6[32]; /* dword 5 */
352 u8 rsvd7[32]; /* dword 6 */
353 u8 rsvd8[32]; /* dword 7 */
354 u8 rsvd9[32]; /* dword 8 */
355 u8 rsvd10[32]; /* dword 9 */
356 u8 rsvd11[32]; /* dword 10 */
357 u8 rsvd12[32]; /* dword 11 */
358 u8 rsvd13[32]; /* dword 12 */
359 u8 rsvd14[32]; /* dword 13 */
360 u8 rsvd15[32]; /* dword 14 */
361 u8 rsvd16[32]; /* dword 15 */
362} __packed;
363
364struct be_cmd_req_eth_tx_create {
365 struct be_cmd_req_hdr hdr;
366 u8 num_pages;
367 u8 ulp_num;
368 u8 type;
369 u8 bound_port;
370 u8 context[sizeof(struct amap_tx_context) / 8];
371 struct phys_addr pages[8];
372} __packed;
373
374struct be_cmd_resp_eth_tx_create {
375 struct be_cmd_resp_hdr hdr;
376 u16 cid;
377 u16 rsvd0;
378} __packed;
379
380/******************** Create RxQ ***************************/
381struct be_cmd_req_eth_rx_create {
382 struct be_cmd_req_hdr hdr;
383 u16 cq_id;
384 u8 frag_size;
385 u8 num_pages;
386 struct phys_addr pages[2];
387 u32 interface_id;
388 u16 max_frame_size;
389 u16 rsvd0;
390 u32 rss_queue;
391} __packed;
392
393struct be_cmd_resp_eth_rx_create {
394 struct be_cmd_resp_hdr hdr;
395 u16 id;
396 u8 cpu_id;
397 u8 rsvd0;
398} __packed;
399
400/******************** Q Destroy ***************************/
401/* Type of Queue to be destroyed */
402enum {
403 QTYPE_EQ = 1,
404 QTYPE_CQ,
405 QTYPE_TXQ,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000406 QTYPE_RXQ,
407 QTYPE_MCCQ
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700408};
409
410struct be_cmd_req_q_destroy {
411 struct be_cmd_req_hdr hdr;
412 u16 id;
413 u16 bypass_flush; /* valid only for rx q destroy */
414} __packed;
415
416/************ I/f Create (it's actually I/f Config Create)**********/
417
418/* Capability flags for the i/f */
419enum be_if_flags {
420 BE_IF_FLAGS_RSS = 0x4,
421 BE_IF_FLAGS_PROMISCUOUS = 0x8,
422 BE_IF_FLAGS_BROADCAST = 0x10,
423 BE_IF_FLAGS_UNTAGGED = 0x20,
424 BE_IF_FLAGS_ULP = 0x40,
425 BE_IF_FLAGS_VLAN_PROMISCUOUS = 0x80,
426 BE_IF_FLAGS_VLAN = 0x100,
427 BE_IF_FLAGS_MCAST_PROMISCUOUS = 0x200,
428 BE_IF_FLAGS_PASS_L2_ERRORS = 0x400,
429 BE_IF_FLAGS_PASS_L3L4_ERRORS = 0x800
430};
431
432/* An RX interface is an object with one or more MAC addresses and
433 * filtering capabilities. */
434struct be_cmd_req_if_create {
435 struct be_cmd_req_hdr hdr;
436 u32 version; /* ignore currntly */
437 u32 capability_flags;
438 u32 enable_flags;
439 u8 mac_addr[ETH_ALEN];
440 u8 rsvd0;
441 u8 pmac_invalid; /* if set, don't attach the mac addr to the i/f */
442 u32 vlan_tag; /* not used currently */
443} __packed;
444
445struct be_cmd_resp_if_create {
446 struct be_cmd_resp_hdr hdr;
447 u32 interface_id;
448 u32 pmac_id;
449};
450
451/****** I/f Destroy(it's actually I/f Config Destroy )**********/
452struct be_cmd_req_if_destroy {
453 struct be_cmd_req_hdr hdr;
454 u32 interface_id;
455};
456
457/*************** HW Stats Get **********************************/
458struct be_port_rxf_stats {
459 u32 rx_bytes_lsd; /* dword 0*/
460 u32 rx_bytes_msd; /* dword 1*/
461 u32 rx_total_frames; /* dword 2*/
462 u32 rx_unicast_frames; /* dword 3*/
463 u32 rx_multicast_frames; /* dword 4*/
464 u32 rx_broadcast_frames; /* dword 5*/
465 u32 rx_crc_errors; /* dword 6*/
466 u32 rx_alignment_symbol_errors; /* dword 7*/
467 u32 rx_pause_frames; /* dword 8*/
468 u32 rx_control_frames; /* dword 9*/
469 u32 rx_in_range_errors; /* dword 10*/
470 u32 rx_out_range_errors; /* dword 11*/
471 u32 rx_frame_too_long; /* dword 12*/
472 u32 rx_address_match_errors; /* dword 13*/
473 u32 rx_vlan_mismatch; /* dword 14*/
474 u32 rx_dropped_too_small; /* dword 15*/
475 u32 rx_dropped_too_short; /* dword 16*/
476 u32 rx_dropped_header_too_small; /* dword 17*/
477 u32 rx_dropped_tcp_length; /* dword 18*/
478 u32 rx_dropped_runt; /* dword 19*/
479 u32 rx_64_byte_packets; /* dword 20*/
480 u32 rx_65_127_byte_packets; /* dword 21*/
481 u32 rx_128_256_byte_packets; /* dword 22*/
482 u32 rx_256_511_byte_packets; /* dword 23*/
483 u32 rx_512_1023_byte_packets; /* dword 24*/
484 u32 rx_1024_1518_byte_packets; /* dword 25*/
485 u32 rx_1519_2047_byte_packets; /* dword 26*/
486 u32 rx_2048_4095_byte_packets; /* dword 27*/
487 u32 rx_4096_8191_byte_packets; /* dword 28*/
488 u32 rx_8192_9216_byte_packets; /* dword 29*/
489 u32 rx_ip_checksum_errs; /* dword 30*/
490 u32 rx_tcp_checksum_errs; /* dword 31*/
491 u32 rx_udp_checksum_errs; /* dword 32*/
492 u32 rx_non_rss_packets; /* dword 33*/
493 u32 rx_ipv4_packets; /* dword 34*/
494 u32 rx_ipv6_packets; /* dword 35*/
495 u32 rx_ipv4_bytes_lsd; /* dword 36*/
496 u32 rx_ipv4_bytes_msd; /* dword 37*/
497 u32 rx_ipv6_bytes_lsd; /* dword 38*/
498 u32 rx_ipv6_bytes_msd; /* dword 39*/
499 u32 rx_chute1_packets; /* dword 40*/
500 u32 rx_chute2_packets; /* dword 41*/
501 u32 rx_chute3_packets; /* dword 42*/
502 u32 rx_management_packets; /* dword 43*/
503 u32 rx_switched_unicast_packets; /* dword 44*/
504 u32 rx_switched_multicast_packets; /* dword 45*/
505 u32 rx_switched_broadcast_packets; /* dword 46*/
506 u32 tx_bytes_lsd; /* dword 47*/
507 u32 tx_bytes_msd; /* dword 48*/
508 u32 tx_unicastframes; /* dword 49*/
509 u32 tx_multicastframes; /* dword 50*/
510 u32 tx_broadcastframes; /* dword 51*/
511 u32 tx_pauseframes; /* dword 52*/
512 u32 tx_controlframes; /* dword 53*/
513 u32 tx_64_byte_packets; /* dword 54*/
514 u32 tx_65_127_byte_packets; /* dword 55*/
515 u32 tx_128_256_byte_packets; /* dword 56*/
516 u32 tx_256_511_byte_packets; /* dword 57*/
517 u32 tx_512_1023_byte_packets; /* dword 58*/
518 u32 tx_1024_1518_byte_packets; /* dword 59*/
519 u32 tx_1519_2047_byte_packets; /* dword 60*/
520 u32 tx_2048_4095_byte_packets; /* dword 61*/
521 u32 tx_4096_8191_byte_packets; /* dword 62*/
522 u32 tx_8192_9216_byte_packets; /* dword 63*/
523 u32 rx_fifo_overflow; /* dword 64*/
524 u32 rx_input_fifo_overflow; /* dword 65*/
525};
526
527struct be_rxf_stats {
528 struct be_port_rxf_stats port[2];
529 u32 rx_drops_no_pbuf; /* dword 132*/
530 u32 rx_drops_no_txpb; /* dword 133*/
531 u32 rx_drops_no_erx_descr; /* dword 134*/
532 u32 rx_drops_no_tpre_descr; /* dword 135*/
533 u32 management_rx_port_packets; /* dword 136*/
534 u32 management_rx_port_bytes; /* dword 137*/
535 u32 management_rx_port_pause_frames; /* dword 138*/
536 u32 management_rx_port_errors; /* dword 139*/
537 u32 management_tx_port_packets; /* dword 140*/
538 u32 management_tx_port_bytes; /* dword 141*/
539 u32 management_tx_port_pause; /* dword 142*/
540 u32 management_rx_port_rxfifo_overflow; /* dword 143*/
541 u32 rx_drops_too_many_frags; /* dword 144*/
542 u32 rx_drops_invalid_ring; /* dword 145*/
543 u32 forwarded_packets; /* dword 146*/
544 u32 rx_drops_mtu; /* dword 147*/
545 u32 rsvd0[15];
546};
547
548struct be_erx_stats {
549 u32 rx_drops_no_fragments[44]; /* dwordS 0 to 43*/
550 u32 debug_wdma_sent_hold; /* dword 44*/
551 u32 debug_wdma_pbfree_sent_hold; /* dword 45*/
552 u32 debug_wdma_zerobyte_pbfree_sent_hold; /* dword 46*/
553 u32 debug_pmem_pbuf_dealloc; /* dword 47*/
554};
555
556struct be_hw_stats {
557 struct be_rxf_stats rxf;
558 u32 rsvd[48];
559 struct be_erx_stats erx;
560};
561
562struct be_cmd_req_get_stats {
563 struct be_cmd_req_hdr hdr;
564 u8 rsvd[sizeof(struct be_hw_stats)];
565};
566
567struct be_cmd_resp_get_stats {
568 struct be_cmd_resp_hdr hdr;
569 struct be_hw_stats hw_stats;
570};
571
572struct be_cmd_req_vlan_config {
573 struct be_cmd_req_hdr hdr;
574 u8 interface_id;
575 u8 promiscuous;
576 u8 untagged;
577 u8 num_vlan;
578 u16 normal_vlan[64];
579} __packed;
580
581struct be_cmd_req_promiscuous_config {
582 struct be_cmd_req_hdr hdr;
583 u8 port0_promiscuous;
584 u8 port1_promiscuous;
585 u16 rsvd0;
586} __packed;
587
588struct macaddr {
589 u8 byte[ETH_ALEN];
590};
591
592struct be_cmd_req_mcast_mac_config {
593 struct be_cmd_req_hdr hdr;
594 u16 num_mac;
595 u8 promiscuous;
596 u8 interface_id;
597 struct macaddr mac[32];
598} __packed;
599
600static inline struct be_hw_stats *
601hw_stats_from_cmd(struct be_cmd_resp_get_stats *cmd)
602{
603 return &cmd->hw_stats;
604}
605
606/******************** Link Status Query *******************/
607struct be_cmd_req_link_status {
608 struct be_cmd_req_hdr hdr;
609 u32 rsvd;
610};
611
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700612enum {
613 PHY_LINK_DUPLEX_NONE = 0x0,
614 PHY_LINK_DUPLEX_HALF = 0x1,
615 PHY_LINK_DUPLEX_FULL = 0x2
616};
617
618enum {
619 PHY_LINK_SPEED_ZERO = 0x0, /* => No link */
620 PHY_LINK_SPEED_10MBPS = 0x1,
621 PHY_LINK_SPEED_100MBPS = 0x2,
622 PHY_LINK_SPEED_1GBPS = 0x3,
623 PHY_LINK_SPEED_10GBPS = 0x4
624};
625
626struct be_cmd_resp_link_status {
627 struct be_cmd_resp_hdr hdr;
628 u8 physical_port;
629 u8 mac_duplex;
630 u8 mac_speed;
631 u8 mac_fault;
632 u8 mgmt_mac_duplex;
633 u8 mgmt_mac_speed;
634 u16 rsvd0;
635} __packed;
636
637/******************** Get FW Version *******************/
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700638struct be_cmd_req_get_fw_version {
639 struct be_cmd_req_hdr hdr;
640 u8 rsvd0[FW_VER_LEN];
641 u8 rsvd1[FW_VER_LEN];
642} __packed;
643
644struct be_cmd_resp_get_fw_version {
645 struct be_cmd_resp_hdr hdr;
646 u8 firmware_version_string[FW_VER_LEN];
647 u8 fw_on_flash_version_string[FW_VER_LEN];
648} __packed;
649
650/******************** Set Flow Contrl *******************/
651struct be_cmd_req_set_flow_control {
652 struct be_cmd_req_hdr hdr;
653 u16 tx_flow_control;
654 u16 rx_flow_control;
655} __packed;
656
657/******************** Get Flow Contrl *******************/
658struct be_cmd_req_get_flow_control {
659 struct be_cmd_req_hdr hdr;
660 u32 rsvd;
661};
662
663struct be_cmd_resp_get_flow_control {
664 struct be_cmd_resp_hdr hdr;
665 u16 tx_flow_control;
666 u16 rx_flow_control;
667} __packed;
668
669/******************** Modify EQ Delay *******************/
670struct be_cmd_req_modify_eq_delay {
671 struct be_cmd_req_hdr hdr;
672 u32 num_eq;
673 struct {
674 u32 eq_id;
675 u32 phase;
676 u32 delay_multiplier;
677 } delay[8];
678} __packed;
679
680struct be_cmd_resp_modify_eq_delay {
681 struct be_cmd_resp_hdr hdr;
682 u32 rsvd0;
683} __packed;
684
685/******************** Get FW Config *******************/
686struct be_cmd_req_query_fw_cfg {
687 struct be_cmd_req_hdr hdr;
688 u32 rsvd[30];
689};
690
691struct be_cmd_resp_query_fw_cfg {
692 struct be_cmd_resp_hdr hdr;
693 u32 be_config_number;
694 u32 asic_revision;
695 u32 phys_port;
696 u32 function_mode;
697 u32 rsvd[26];
698};
699
Sathya Perla8788fdc2009-07-27 22:52:03 +0000700extern int be_pci_fnum_get(struct be_adapter *adapter);
701extern int be_cmd_POST(struct be_adapter *adapter);
702extern int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700703 u8 type, bool permanent, u32 if_handle);
Sathya Perla8788fdc2009-07-27 22:52:03 +0000704extern int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700705 u32 if_id, u32 *pmac_id);
Sathya Perla8788fdc2009-07-27 22:52:03 +0000706extern int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id);
707extern int be_cmd_if_create(struct be_adapter *adapter, u32 if_flags, u8 *mac,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700708 bool pmac_invalid, u32 *if_handle, u32 *pmac_id);
Sathya Perla8788fdc2009-07-27 22:52:03 +0000709extern int be_cmd_if_destroy(struct be_adapter *adapter, u32 if_handle);
710extern int be_cmd_eq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700711 struct be_queue_info *eq, int eq_delay);
Sathya Perla8788fdc2009-07-27 22:52:03 +0000712extern int be_cmd_cq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700713 struct be_queue_info *cq, struct be_queue_info *eq,
714 bool sol_evts, bool no_delay,
715 int num_cqe_dma_coalesce);
Sathya Perla8788fdc2009-07-27 22:52:03 +0000716extern int be_cmd_mccq_create(struct be_adapter *adapter,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000717 struct be_queue_info *mccq,
718 struct be_queue_info *cq);
Sathya Perla8788fdc2009-07-27 22:52:03 +0000719extern int be_cmd_txq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700720 struct be_queue_info *txq,
721 struct be_queue_info *cq);
Sathya Perla8788fdc2009-07-27 22:52:03 +0000722extern int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700723 struct be_queue_info *rxq, u16 cq_id,
724 u16 frag_size, u16 max_frame_size, u32 if_id,
725 u32 rss);
Sathya Perla8788fdc2009-07-27 22:52:03 +0000726extern int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700727 int type);
Sathya Perla8788fdc2009-07-27 22:52:03 +0000728extern int be_cmd_link_status_query(struct be_adapter *adapter,
Sathya Perlaa8f447b2009-06-18 00:10:27 +0000729 bool *link_up);
Sathya Perla8788fdc2009-07-27 22:52:03 +0000730extern int be_cmd_reset(struct be_adapter *adapter);
731extern int be_cmd_get_stats(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700732 struct be_dma_mem *nonemb_cmd);
Sathya Perla8788fdc2009-07-27 22:52:03 +0000733extern int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700734
Sathya Perla8788fdc2009-07-27 22:52:03 +0000735extern int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd);
736extern int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700737 u16 *vtag_array, u32 num, bool untagged,
738 bool promiscuous);
Sathya Perla8788fdc2009-07-27 22:52:03 +0000739extern int be_cmd_promiscuous_config(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700740 u8 port_num, bool en);
Sathya Perla8788fdc2009-07-27 22:52:03 +0000741extern int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
Sathya Perla24307ee2009-06-18 00:09:25 +0000742 struct dev_mc_list *mc_list, u32 mc_count);
Sathya Perla8788fdc2009-07-27 22:52:03 +0000743extern int be_cmd_set_flow_control(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700744 u32 tx_fc, u32 rx_fc);
Sathya Perla8788fdc2009-07-27 22:52:03 +0000745extern int be_cmd_get_flow_control(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700746 u32 *tx_fc, u32 *rx_fc);
Sathya Perla8788fdc2009-07-27 22:52:03 +0000747extern int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num);
sarveshwarb14074ea2009-08-05 13:05:24 -0700748extern int be_cmd_reset_function(struct be_adapter *adapter);
Sathya Perla8788fdc2009-07-27 22:52:03 +0000749extern void be_process_mcc(struct be_adapter *adapter);