blob: 040d3910d8919b9c4dd87514a56c0f8aba1024e3 [file] [log] [blame]
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +02001#ifndef __ASM_X86_MSR_H_
2#define __ASM_X86_MSR_H_
3
4#include <asm/msr-index.h>
5
Mike Frysingerd43a3312008-01-15 16:44:38 +01006#ifndef __ASSEMBLY__
7# include <linux/types.h>
8#endif
9
Glauber de Oliveira Costa8f12dea2008-01-30 13:31:06 +010010#ifdef __KERNEL__
11#ifndef __ASSEMBLY__
Glauber de Oliveira Costac210d242008-01-30 13:31:07 +010012
13#include <asm/asm.h>
14#include <asm/errno.h>
15
Glauber de Oliveira Costa8f12dea2008-01-30 13:31:06 +010016static inline unsigned long long native_read_tscp(int *aux)
17{
18 unsigned long low, high;
19 asm volatile (".byte 0x0f,0x01,0xf9"
20 : "=a" (low), "=d" (high), "=c" (*aux));
21 return low | ((u64)high >> 32);
22}
23
Glauber de Oliveira Costac210d242008-01-30 13:31:07 +010024/*
25 * i386 calling convention returns 64-bit value in edx:eax, while
26 * x86_64 returns at rax. Also, the "A" constraint does not really
27 * mean rdx:rax in x86_64, so we need specialized behaviour for each
28 * architecture
29 */
30#ifdef CONFIG_X86_64
31#define DECLARE_ARGS(val, low, high) unsigned low, high
32#define EAX_EDX_VAL(val, low, high) (low | ((u64)(high) << 32))
33#define EAX_EDX_ARGS(val, low, high) "a" (low), "d" (high)
34#define EAX_EDX_RET(val, low, high) "=a" (low), "=d" (high)
35#else
36#define DECLARE_ARGS(val, low, high) unsigned long long val
37#define EAX_EDX_VAL(val, low, high) (val)
38#define EAX_EDX_ARGS(val, low, high) "A" (val)
39#define EAX_EDX_RET(val, low, high) "=A" (val)
Glauber de Oliveira Costa8f12dea2008-01-30 13:31:06 +010040#endif
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020041
42static inline unsigned long long native_read_msr(unsigned int msr)
43{
Glauber de Oliveira Costac210d242008-01-30 13:31:07 +010044 DECLARE_ARGS(val, low, high);
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020045
Glauber de Oliveira Costac210d242008-01-30 13:31:07 +010046 asm volatile("rdmsr" : EAX_EDX_RET(val, low, high) : "c" (msr));
47 return EAX_EDX_VAL(val, low, high);
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020048}
49
50static inline unsigned long long native_read_msr_safe(unsigned int msr,
51 int *err)
52{
Glauber de Oliveira Costac210d242008-01-30 13:31:07 +010053 DECLARE_ARGS(val, low, high);
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020054
Glauber de Oliveira Costa56ec1dd2008-01-30 13:31:07 +010055 asm volatile("2: rdmsr ; xor %0,%0\n"
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020056 "1:\n\t"
57 ".section .fixup,\"ax\"\n\t"
Glauber de Oliveira Costa56ec1dd2008-01-30 13:31:07 +010058 "3: mov %3,%0 ; jmp 1b\n\t"
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020059 ".previous\n\t"
60 ".section __ex_table,\"a\"\n"
Glauber de Oliveira Costa56ec1dd2008-01-30 13:31:07 +010061 _ASM_ALIGN "\n\t"
62 _ASM_PTR " 2b,3b\n\t"
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020063 ".previous"
Glauber de Oliveira Costac210d242008-01-30 13:31:07 +010064 : "=r" (*err), EAX_EDX_RET(val, low, high)
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020065 : "c" (msr), "i" (-EFAULT));
Glauber de Oliveira Costac210d242008-01-30 13:31:07 +010066 return EAX_EDX_VAL(val, low, high);
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020067}
68
Glauber de Oliveira Costac9dcda52008-01-30 13:31:07 +010069static inline void native_write_msr(unsigned int msr,
70 unsigned low, unsigned high)
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020071{
Glauber de Oliveira Costac9dcda52008-01-30 13:31:07 +010072 asm volatile("wrmsr" : : "c" (msr), "a"(low), "d" (high));
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020073}
74
75static inline int native_write_msr_safe(unsigned int msr,
Glauber de Oliveira Costac9dcda52008-01-30 13:31:07 +010076 unsigned low, unsigned high)
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020077{
78 int err;
Glauber de Oliveira Costa56ec1dd2008-01-30 13:31:07 +010079 asm volatile("2: wrmsr ; xor %0,%0\n"
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020080 "1:\n\t"
81 ".section .fixup,\"ax\"\n\t"
Glauber de Oliveira Costa56ec1dd2008-01-30 13:31:07 +010082 "3: mov %4,%0 ; jmp 1b\n\t"
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020083 ".previous\n\t"
84 ".section __ex_table,\"a\"\n"
Glauber de Oliveira Costa56ec1dd2008-01-30 13:31:07 +010085 _ASM_ALIGN "\n\t"
86 _ASM_PTR " 2b,3b\n\t"
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020087 ".previous"
88 : "=a" (err)
Glauber de Oliveira Costac9dcda52008-01-30 13:31:07 +010089 : "c" (msr), "0" (low), "d" (high),
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020090 "i" (-EFAULT));
91 return err;
92}
93
94static inline unsigned long long native_read_tsc(void)
95{
Glauber de Oliveira Costac210d242008-01-30 13:31:07 +010096 DECLARE_ARGS(val, low, high);
97
98 asm volatile("rdtsc" : EAX_EDX_RET(val, low, high));
99 return EAX_EDX_VAL(val, low, high);
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200100}
101
Glauber de Oliveira Costab8d1fae2008-01-30 13:31:07 +0100102static inline unsigned long long native_read_pmc(int counter)
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200103{
Glauber de Oliveira Costac210d242008-01-30 13:31:07 +0100104 DECLARE_ARGS(val, low, high);
105
106 asm volatile("rdpmc" : EAX_EDX_RET(val, low, high) : "c" (counter));
107 return EAX_EDX_VAL(val, low, high);
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200108}
109
110#ifdef CONFIG_PARAVIRT
111#include <asm/paravirt.h>
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200112#else
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200113#include <linux/errno.h>
114/*
115 * Access to machine-specific registers (available on 586 and better only)
116 * Note: the rd* operations modify the parameters directly (without using
117 * pointer indirection), this allows gcc to optimize better
118 */
119
120#define rdmsr(msr,val1,val2) \
121 do { \
122 u64 __val = native_read_msr(msr); \
123 (val1) = (u32)__val; \
124 (val2) = (u32)(__val >> 32); \
125 } while(0)
126
Glauber de Oliveira Costac9dcda52008-01-30 13:31:07 +0100127static inline void wrmsr(unsigned msr, unsigned low, unsigned high)
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200128{
Glauber de Oliveira Costac9dcda52008-01-30 13:31:07 +0100129 native_write_msr(msr, low, high);
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200130}
131
132#define rdmsrl(msr,val) \
133 ((val) = native_read_msr(msr))
134
Glauber de Oliveira Costac210d242008-01-30 13:31:07 +0100135#define wrmsrl(msr, val) \
136 native_write_msr(msr, (u32)((u64)(val)), (u32)((u64)(val) >> 32))
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200137
138/* wrmsr with exception handling */
Glauber de Oliveira Costac9dcda52008-01-30 13:31:07 +0100139static inline int wrmsr_safe(unsigned msr, unsigned low, unsigned high)
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200140{
Glauber de Oliveira Costac9dcda52008-01-30 13:31:07 +0100141 return native_write_msr_safe(msr, low, high);
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200142}
143
144/* rdmsr with exception handling */
145#define rdmsr_safe(msr,p1,p2) \
146 ({ \
147 int __err; \
148 u64 __val = native_read_msr_safe(msr, &__err); \
149 (*p1) = (u32)__val; \
150 (*p2) = (u32)(__val >> 32); \
151 __err; \
152 })
153
154#define rdtscl(low) \
155 ((low) = (u32)native_read_tsc())
156
157#define rdtscll(val) \
158 ((val) = native_read_tsc())
159
160#define write_tsc(val1,val2) wrmsr(0x10, val1, val2)
161
162#define rdpmc(counter,low,high) \
163 do { \
Glauber de Oliveira Costab8d1fae2008-01-30 13:31:07 +0100164 u64 _l = native_read_pmc(counter); \
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200165 (low) = (u32)_l; \
166 (high) = (u32)(_l >> 32); \
167 } while(0)
Glauber de Oliveira Costac210d242008-01-30 13:31:07 +0100168
169#define rdtscp(low, high, aux) \
170 do { \
171 unsigned long long _val = native_read_tscp(&(aux)); \
172 (low) = (u32)_val; \
173 (high) = (u32)(_val >> 32); \
174 } while (0)
175
176#define rdtscpll(val, aux) (val) = native_read_tscp(&(aux))
177
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200178#endif /* !CONFIG_PARAVIRT */
179
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200180
Glauber de Oliveira Costac210d242008-01-30 13:31:07 +0100181#define checking_wrmsrl(msr,val) wrmsr_safe(msr,(u32)(val),(u32)((val)>>32))
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200182
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200183#define write_tsc(val1,val2) wrmsr(0x10, val1, val2)
184
185#define write_rdtscp_aux(val) wrmsr(0xc0000103, val, 0)
186
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200187#ifdef CONFIG_SMP
188void rdmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 *l, u32 *h);
189void wrmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 l, u32 h);
190int rdmsr_safe_on_cpu(unsigned int cpu, u32 msr_no, u32 *l, u32 *h);
191int wrmsr_safe_on_cpu(unsigned int cpu, u32 msr_no, u32 l, u32 h);
192#else /* CONFIG_SMP */
193static inline void rdmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 *l, u32 *h)
194{
195 rdmsr(msr_no, *l, *h);
196}
197static inline void wrmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 l, u32 h)
198{
199 wrmsr(msr_no, l, h);
200}
201static inline int rdmsr_safe_on_cpu(unsigned int cpu, u32 msr_no, u32 *l, u32 *h)
202{
203 return rdmsr_safe(msr_no, l, h);
204}
205static inline int wrmsr_safe_on_cpu(unsigned int cpu, u32 msr_no, u32 l, u32 h)
206{
207 return wrmsr_safe(msr_no, l, h);
208}
209#endif /* CONFIG_SMP */
Glauber de Oliveira Costa751de832008-01-30 13:31:03 +0100210#endif /* __ASSEMBLY__ */
Glauber de Oliveira Costac210d242008-01-30 13:31:07 +0100211#endif /* __KERNEL__ */
212
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200213
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200214#endif