blob: 7e76830b33682aa364687ce23ab45aaaab1490cd [file] [log] [blame]
eric miao9e60fdc2008-02-04 22:28:26 -08001/*
Aaron Sierra1e191692014-02-07 16:35:48 -06002 * PCA953x 4/8/16/24/40 bit I/O ports
eric miao9e60fdc2008-02-04 22:28:26 -08003 *
4 * Copyright (C) 2005 Ben Gardner <bgardner@wabtec.com>
5 * Copyright (C) 2007 Marvell International Ltd.
6 *
7 * Derived from drivers/i2c/chips/pca9539.c
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
12 */
13
Andy Shevchenkob413d7a2017-03-22 16:11:12 +020014#include <linux/acpi.h>
Linus Walleij644f3da2018-05-24 14:26:20 +020015#include <linux/gpio/driver.h>
Steve Longerbeam054ccde2017-01-10 11:29:51 -080016#include <linux/gpio/consumer.h>
eric miao9e60fdc2008-02-04 22:28:26 -080017#include <linux/i2c.h>
Andy Shevchenkob413d7a2017-03-22 16:11:12 +020018#include <linux/init.h>
19#include <linux/interrupt.h>
20#include <linux/module.h>
Nate Case1965d302009-06-17 16:26:17 -070021#include <linux/of_platform.h>
Andy Shevchenkob413d7a2017-03-22 16:11:12 +020022#include <linux/platform_data/pca953x.h>
Marek Vasut49427232018-12-12 02:39:58 +010023#include <linux/regmap.h>
Phil Reide23efa32016-07-29 11:39:55 +080024#include <linux/regulator/consumer.h>
Andy Shevchenkob413d7a2017-03-22 16:11:12 +020025#include <linux/slab.h>
26
27#include <asm/unaligned.h>
eric miao9e60fdc2008-02-04 22:28:26 -080028
H. Nikolaus Schaller0950c192018-04-28 18:31:31 +020029#define PCA953X_INPUT 0x00
30#define PCA953X_OUTPUT 0x01
31#define PCA953X_INVERT 0x02
32#define PCA953X_DIRECTION 0x03
eric miao9e60fdc2008-02-04 22:28:26 -080033
Marek Vasut49427232018-12-12 02:39:58 +010034#define REG_ADDR_MASK 0x3f
35#define REG_ADDR_EXT 0x40
Andreas Schallenbergae79c192012-05-09 09:46:17 +020036#define REG_ADDR_AI 0x80
37
H. Nikolaus Schaller0950c192018-04-28 18:31:31 +020038#define PCA957X_IN 0x00
39#define PCA957X_INVRT 0x01
40#define PCA957X_BKEN 0x02
41#define PCA957X_PUPD 0x03
42#define PCA957X_CFG 0x04
43#define PCA957X_OUT 0x05
44#define PCA957X_MSK 0x06
45#define PCA957X_INTS 0x07
Haojian Zhuang33226ff2011-04-18 22:12:46 +080046
H. Nikolaus Schaller6315d232018-04-28 18:31:32 +020047#define PCAL953X_OUT_STRENGTH 0x20
H. Nikolaus Schaller0950c192018-04-28 18:31:31 +020048#define PCAL953X_IN_LATCH 0x22
H. Nikolaus Schaller6315d232018-04-28 18:31:32 +020049#define PCAL953X_PULL_EN 0x23
50#define PCAL953X_PULL_SEL 0x24
H. Nikolaus Schaller0950c192018-04-28 18:31:31 +020051#define PCAL953X_INT_MASK 0x25
52#define PCAL953X_INT_STAT 0x26
H. Nikolaus Schaller6315d232018-04-28 18:31:32 +020053#define PCAL953X_OUT_CONF 0x27
Yong Li44896be2016-04-07 12:56:32 +080054
H. Nikolaus Schallera0ecbcc2018-04-28 18:31:33 +020055#define PCAL6524_INT_EDGE 0x28
56#define PCAL6524_INT_CLR 0x2a
57#define PCAL6524_IN_STATUS 0x2b
58#define PCAL6524_OUT_INDCONF 0x2c
59#define PCAL6524_DEBOUNCE 0x2d
60
Haojian Zhuang33226ff2011-04-18 22:12:46 +080061#define PCA_GPIO_MASK 0x00FF
H. Nikolaus Schaller394aeef2018-05-17 06:59:48 +020062
63#define PCAL_GPIO_MASK 0x1f
Marek Vasut92f45eb2018-12-12 02:39:50 +010064#define PCAL_PINCTRL_MASK 0x60
H. Nikolaus Schaller394aeef2018-05-17 06:59:48 +020065
Haojian Zhuang33226ff2011-04-18 22:12:46 +080066#define PCA_INT 0x0100
Andy Shevchenko8c7a92d2016-05-31 17:05:57 +030067#define PCA_PCAL 0x0200
Andy Shevchenko2870b3c2019-03-05 11:13:46 +020068#define PCA_LATCH_INT (PCA_PCAL | PCA_INT)
Haojian Zhuang33226ff2011-04-18 22:12:46 +080069#define PCA953X_TYPE 0x1000
70#define PCA957X_TYPE 0x2000
Andy Shevchenkoc6664142015-10-01 14:20:27 +030071#define PCA_TYPE_MASK 0xF000
72
73#define PCA_CHIP_TYPE(x) ((x) & PCA_TYPE_MASK)
Marc Zyngier89ea8bb2010-03-05 13:44:36 -080074
Jean Delvare3760f732008-04-29 23:11:40 +020075static const struct i2c_device_id pca953x_id[] = {
Gregory CLEMENT89f5df02013-01-22 22:10:24 +010076 { "pca9505", 40 | PCA953X_TYPE | PCA_INT, },
Haojian Zhuang33226ff2011-04-18 22:12:46 +080077 { "pca9534", 8 | PCA953X_TYPE | PCA_INT, },
78 { "pca9535", 16 | PCA953X_TYPE | PCA_INT, },
79 { "pca9536", 4 | PCA953X_TYPE, },
80 { "pca9537", 4 | PCA953X_TYPE | PCA_INT, },
81 { "pca9538", 8 | PCA953X_TYPE | PCA_INT, },
82 { "pca9539", 16 | PCA953X_TYPE | PCA_INT, },
83 { "pca9554", 8 | PCA953X_TYPE | PCA_INT, },
84 { "pca9555", 16 | PCA953X_TYPE | PCA_INT, },
85 { "pca9556", 8 | PCA953X_TYPE, },
86 { "pca9557", 8 | PCA953X_TYPE, },
87 { "pca9574", 8 | PCA957X_TYPE | PCA_INT, },
88 { "pca9575", 16 | PCA957X_TYPE | PCA_INT, },
Aaron Sierraeb32b5a2014-02-13 13:59:23 +010089 { "pca9698", 40 | PCA953X_TYPE, },
David Brownellab5dc372009-01-06 14:42:27 -080090
Andy Shevchenko2870b3c2019-03-05 11:13:46 +020091 { "pcal6416", 16 | PCA953X_TYPE | PCA_LATCH_INT, },
92 { "pcal6524", 24 | PCA953X_TYPE | PCA_LATCH_INT, },
93 { "pcal9555a", 16 | PCA953X_TYPE | PCA_LATCH_INT, },
Andy Shevchenko747e42a1c2016-06-15 01:57:56 +030094
Haojian Zhuang33226ff2011-04-18 22:12:46 +080095 { "max7310", 8 | PCA953X_TYPE, },
96 { "max7312", 16 | PCA953X_TYPE | PCA_INT, },
97 { "max7313", 16 | PCA953X_TYPE | PCA_INT, },
98 { "max7315", 8 | PCA953X_TYPE | PCA_INT, },
Marek Vasut1208c932016-10-17 18:36:49 +020099 { "max7318", 16 | PCA953X_TYPE | PCA_INT, },
Haojian Zhuang33226ff2011-04-18 22:12:46 +0800100 { "pca6107", 8 | PCA953X_TYPE | PCA_INT, },
101 { "tca6408", 8 | PCA953X_TYPE | PCA_INT, },
102 { "tca6416", 16 | PCA953X_TYPE | PCA_INT, },
Andreas Schallenbergae79c192012-05-09 09:46:17 +0200103 { "tca6424", 24 | PCA953X_TYPE | PCA_INT, },
Thierry Reding2db8aba2015-09-29 12:55:44 +0200104 { "tca9539", 16 | PCA953X_TYPE | PCA_INT, },
Anders Darander1b9a0c22017-04-21 14:46:30 +0200105 { "tca9554", 8 | PCA953X_TYPE | PCA_INT, },
Aaron Sierrae73760a2014-02-07 16:36:21 -0600106 { "xra1202", 8 | PCA953X_TYPE },
Jean Delvare3760f732008-04-29 23:11:40 +0200107 { }
Guennadi Liakhovetskif5e8ff42008-02-06 01:39:04 -0800108};
Jean Delvare3760f732008-04-29 23:11:40 +0200109MODULE_DEVICE_TABLE(i2c, pca953x_id);
eric miao9e60fdc2008-02-04 22:28:26 -0800110
Andy Shevchenkof32517b2015-10-01 14:20:28 +0300111static const struct acpi_device_id pca953x_acpi_ids[] = {
Andy Shevchenko2870b3c2019-03-05 11:13:46 +0200112 { "INT3491", 16 | PCA953X_TYPE | PCA_LATCH_INT, },
Andy Shevchenkof32517b2015-10-01 14:20:28 +0300113 { }
114};
115MODULE_DEVICE_TABLE(acpi, pca953x_acpi_ids);
116
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100117#define MAX_BANK 5
118#define BANK_SZ 8
119
Vignesh Ra246b812016-06-09 11:02:04 +0530120#define NBANK(chip) DIV_ROUND_UP(chip->gpio_chip.ngpio, BANK_SZ)
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100121
Bartosz Golaszewski53661f3b2016-09-09 11:17:34 +0200122struct pca953x_reg_config {
123 int direction;
124 int output;
125 int input;
Marek Vasut7a04aaa2018-12-12 02:39:55 +0100126 int invert;
Bartosz Golaszewski53661f3b2016-09-09 11:17:34 +0200127};
128
129static const struct pca953x_reg_config pca953x_regs = {
130 .direction = PCA953X_DIRECTION,
131 .output = PCA953X_OUTPUT,
132 .input = PCA953X_INPUT,
Marek Vasut7a04aaa2018-12-12 02:39:55 +0100133 .invert = PCA953X_INVERT,
Bartosz Golaszewski53661f3b2016-09-09 11:17:34 +0200134};
135
136static const struct pca953x_reg_config pca957x_regs = {
137 .direction = PCA957X_CFG,
138 .output = PCA957X_OUT,
139 .input = PCA957X_IN,
Marek Vasut7a04aaa2018-12-12 02:39:55 +0100140 .invert = PCA957X_INVRT,
Bartosz Golaszewski53661f3b2016-09-09 11:17:34 +0200141};
142
Guennadi Liakhovetskif3dc3632008-02-06 01:39:03 -0800143struct pca953x_chip {
eric miao9e60fdc2008-02-04 22:28:26 -0800144 unsigned gpio_start;
Roland Stigge6e20fb12011-02-10 15:01:23 -0800145 struct mutex i2c_lock;
Marek Vasut49427232018-12-12 02:39:58 +0100146 struct regmap *regmap;
eric miao9e60fdc2008-02-04 22:28:26 -0800147
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800148#ifdef CONFIG_GPIO_PCA953X_IRQ
149 struct mutex irq_lock;
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100150 u8 irq_mask[MAX_BANK];
151 u8 irq_stat[MAX_BANK];
152 u8 irq_trig_raise[MAX_BANK];
153 u8 irq_trig_fall[MAX_BANK];
Thomas Petazzoni5c4fee62019-01-16 10:31:58 +0100154 struct irq_chip irq_chip;
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800155#endif
156
eric miao9e60fdc2008-02-04 22:28:26 -0800157 struct i2c_client *client;
158 struct gpio_chip gpio_chip;
Uwe Kleine-König62154992010-05-26 14:42:17 -0700159 const char *const *names;
Andy Shevchenkoc6664142015-10-01 14:20:27 +0300160 unsigned long driver_data;
Phil Reide23efa32016-07-29 11:39:55 +0800161 struct regulator *regulator;
Bartosz Golaszewski53661f3b2016-09-09 11:17:34 +0200162
163 const struct pca953x_reg_config *regs;
eric miao9e60fdc2008-02-04 22:28:26 -0800164};
165
Marek Vasut873d1e82018-12-12 02:39:49 +0100166static int pca953x_bank_shift(struct pca953x_chip *chip)
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100167{
Marek Vasut873d1e82018-12-12 02:39:49 +0100168 return fls((chip->gpio_chip.ngpio - 1) / BANK_SZ);
169}
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100170
Marek Vasut49427232018-12-12 02:39:58 +0100171#define PCA953x_BANK_INPUT BIT(0)
172#define PCA953x_BANK_OUTPUT BIT(1)
173#define PCA953x_BANK_POLARITY BIT(2)
174#define PCA953x_BANK_CONFIG BIT(3)
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100175
Marek Vasut49427232018-12-12 02:39:58 +0100176#define PCA957x_BANK_INPUT BIT(0)
177#define PCA957x_BANK_POLARITY BIT(1)
178#define PCA957x_BANK_BUSHOLD BIT(2)
179#define PCA957x_BANK_CONFIG BIT(4)
180#define PCA957x_BANK_OUTPUT BIT(5)
181
182#define PCAL9xxx_BANK_IN_LATCH BIT(8 + 2)
Thomas Petazzoni15add06842019-02-07 17:28:59 +0100183#define PCAL9xxx_BANK_PULL_EN BIT(8 + 3)
184#define PCAL9xxx_BANK_PULL_SEL BIT(8 + 4)
Marek Vasut49427232018-12-12 02:39:58 +0100185#define PCAL9xxx_BANK_IRQ_MASK BIT(8 + 5)
186#define PCAL9xxx_BANK_IRQ_STAT BIT(8 + 6)
187
188/*
189 * We care about the following registers:
190 * - Standard set, below 0x40, each port can be replicated up to 8 times
191 * - PCA953x standard
192 * Input port 0x00 + 0 * bank_size R
193 * Output port 0x00 + 1 * bank_size RW
194 * Polarity Inversion port 0x00 + 2 * bank_size RW
195 * Configuration port 0x00 + 3 * bank_size RW
196 * - PCA957x with mixed up registers
197 * Input port 0x00 + 0 * bank_size R
198 * Polarity Inversion port 0x00 + 1 * bank_size RW
199 * Bus hold port 0x00 + 2 * bank_size RW
200 * Configuration port 0x00 + 4 * bank_size RW
201 * Output port 0x00 + 5 * bank_size RW
202 *
203 * - Extended set, above 0x40, often chip specific.
204 * - PCAL6524/PCAL9555A with custom PCAL IRQ handling:
205 * Input latch register 0x40 + 2 * bank_size RW
Thomas Petazzoni15add06842019-02-07 17:28:59 +0100206 * Pull-up/pull-down enable reg 0x40 + 3 * bank_size RW
207 * Pull-up/pull-down select reg 0x40 + 4 * bank_size RW
Marek Vasut49427232018-12-12 02:39:58 +0100208 * Interrupt mask register 0x40 + 5 * bank_size RW
209 * Interrupt status register 0x40 + 6 * bank_size R
210 *
211 * - Registers with bit 0x80 set, the AI bit
212 * The bit is cleared and the registers fall into one of the
213 * categories above.
214 */
215
216static bool pca953x_check_register(struct pca953x_chip *chip, unsigned int reg,
217 u32 checkbank)
218{
219 int bank_shift = pca953x_bank_shift(chip);
220 int bank = (reg & REG_ADDR_MASK) >> bank_shift;
221 int offset = reg & (BIT(bank_shift) - 1);
222
223 /* Special PCAL extended register check. */
224 if (reg & REG_ADDR_EXT) {
225 if (!(chip->driver_data & PCA_PCAL))
226 return false;
227 bank += 8;
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100228 }
229
Marek Vasut49427232018-12-12 02:39:58 +0100230 /* Register is not in the matching bank. */
231 if (!(BIT(bank) & checkbank))
232 return false;
233
234 /* Register is not within allowed range of bank. */
235 if (offset >= NBANK(chip))
236 return false;
237
238 return true;
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100239}
240
Marek Vasut49427232018-12-12 02:39:58 +0100241static bool pca953x_readable_register(struct device *dev, unsigned int reg)
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100242{
Marek Vasut49427232018-12-12 02:39:58 +0100243 struct pca953x_chip *chip = dev_get_drvdata(dev);
244 u32 bank;
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100245
Marek Vasut49427232018-12-12 02:39:58 +0100246 if (PCA_CHIP_TYPE(chip->driver_data) == PCA953X_TYPE) {
247 bank = PCA953x_BANK_INPUT | PCA953x_BANK_OUTPUT |
248 PCA953x_BANK_POLARITY | PCA953x_BANK_CONFIG;
249 } else {
250 bank = PCA957x_BANK_INPUT | PCA957x_BANK_OUTPUT |
251 PCA957x_BANK_POLARITY | PCA957x_BANK_CONFIG |
252 PCA957x_BANK_BUSHOLD;
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100253 }
254
Marek Vasut49427232018-12-12 02:39:58 +0100255 if (chip->driver_data & PCA_PCAL) {
Thomas Petazzoni15add06842019-02-07 17:28:59 +0100256 bank |= PCAL9xxx_BANK_IN_LATCH | PCAL9xxx_BANK_PULL_EN |
257 PCAL9xxx_BANK_PULL_SEL | PCAL9xxx_BANK_IRQ_MASK |
Marek Vasut49427232018-12-12 02:39:58 +0100258 PCAL9xxx_BANK_IRQ_STAT;
259 }
260
261 return pca953x_check_register(chip, reg, bank);
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100262}
263
Marek Vasut49427232018-12-12 02:39:58 +0100264static bool pca953x_writeable_register(struct device *dev, unsigned int reg)
Bartosz Golaszewski7acc66e2016-09-09 11:17:35 +0200265{
Marek Vasut49427232018-12-12 02:39:58 +0100266 struct pca953x_chip *chip = dev_get_drvdata(dev);
267 u32 bank;
268
269 if (PCA_CHIP_TYPE(chip->driver_data) == PCA953X_TYPE) {
270 bank = PCA953x_BANK_OUTPUT | PCA953x_BANK_POLARITY |
271 PCA953x_BANK_CONFIG;
272 } else {
273 bank = PCA957x_BANK_OUTPUT | PCA957x_BANK_POLARITY |
274 PCA957x_BANK_CONFIG | PCA957x_BANK_BUSHOLD;
275 }
276
277 if (chip->driver_data & PCA_PCAL)
Thomas Petazzoni15add06842019-02-07 17:28:59 +0100278 bank |= PCAL9xxx_BANK_IN_LATCH | PCAL9xxx_BANK_PULL_EN |
279 PCAL9xxx_BANK_PULL_SEL | PCAL9xxx_BANK_IRQ_MASK;
Marek Vasut49427232018-12-12 02:39:58 +0100280
281 return pca953x_check_register(chip, reg, bank);
Bartosz Golaszewski7acc66e2016-09-09 11:17:35 +0200282}
283
Marek Vasut49427232018-12-12 02:39:58 +0100284static bool pca953x_volatile_register(struct device *dev, unsigned int reg)
Bartosz Golaszewski7acc66e2016-09-09 11:17:35 +0200285{
Marek Vasut49427232018-12-12 02:39:58 +0100286 struct pca953x_chip *chip = dev_get_drvdata(dev);
287 u32 bank;
Bartosz Golaszewski7acc66e2016-09-09 11:17:35 +0200288
Marek Vasut49427232018-12-12 02:39:58 +0100289 if (PCA_CHIP_TYPE(chip->driver_data) == PCA953X_TYPE)
290 bank = PCA953x_BANK_INPUT;
291 else
292 bank = PCA957x_BANK_INPUT;
293
294 if (chip->driver_data & PCA_PCAL)
295 bank |= PCAL9xxx_BANK_IRQ_STAT;
296
297 return pca953x_check_register(chip, reg, bank);
Bartosz Golaszewski7acc66e2016-09-09 11:17:35 +0200298}
299
Wei Yongjund04e7792019-01-10 14:07:42 +0000300static const struct regmap_config pca953x_i2c_regmap = {
Marek Vasut49427232018-12-12 02:39:58 +0100301 .reg_bits = 8,
302 .val_bits = 8,
303
304 .readable_reg = pca953x_readable_register,
305 .writeable_reg = pca953x_writeable_register,
306 .volatile_reg = pca953x_volatile_register,
307
308 .cache_type = REGCACHE_RBTREE,
309 .max_register = 0x7f,
310};
311
Marek Vasutb32cecb2018-12-12 02:39:57 +0100312static u8 pca953x_recalc_addr(struct pca953x_chip *chip, int reg, int off,
313 bool write, bool addrinc)
Bartosz Golaszewski7acc66e2016-09-09 11:17:35 +0200314{
Marek Vasutb32cecb2018-12-12 02:39:57 +0100315 int bank_shift = pca953x_bank_shift(chip);
H. Nikolaus Schallerd5dbf9c2018-05-17 06:59:49 +0200316 int addr = (reg & PCAL_GPIO_MASK) << bank_shift;
317 int pinctrl = (reg & PCAL_PINCTRL_MASK) << 1;
Marek Vasutb32cecb2018-12-12 02:39:57 +0100318 u8 regaddr = pinctrl | addr | (off / BANK_SZ);
Bartosz Golaszewski7acc66e2016-09-09 11:17:35 +0200319
Marek Vasutb32cecb2018-12-12 02:39:57 +0100320 /* Single byte read doesn't need AI bit set. */
321 if (!addrinc)
322 return regaddr;
323
324 /* Chips with 24 and more GPIOs always support Auto Increment */
325 if (write && NBANK(chip) > 2)
326 regaddr |= REG_ADDR_AI;
327
328 /* PCA9575 needs address-increment on multi-byte writes */
329 if (PCA_CHIP_TYPE(chip->driver_data) == PCA957X_TYPE)
330 regaddr |= REG_ADDR_AI;
331
332 return regaddr;
Bartosz Golaszewski7acc66e2016-09-09 11:17:35 +0200333}
334
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100335static int pca953x_write_regs(struct pca953x_chip *chip, int reg, u8 *val)
eric miao9e60fdc2008-02-04 22:28:26 -0800336{
Marek Vasutb32cecb2018-12-12 02:39:57 +0100337 u8 regaddr = pca953x_recalc_addr(chip, reg, 0, true, true);
Marek Vasut90adb092018-12-12 02:39:54 +0100338 int ret;
Guennadi Liakhovetskif5e8ff42008-02-06 01:39:04 -0800339
Marek Vasut49427232018-12-12 02:39:58 +0100340 ret = regmap_bulk_write(chip->regmap, regaddr, val, NBANK(chip));
Guennadi Liakhovetskif5e8ff42008-02-06 01:39:04 -0800341 if (ret < 0) {
342 dev_err(&chip->client->dev, "failed writing register\n");
David Brownellab5dc372009-01-06 14:42:27 -0800343 return ret;
Guennadi Liakhovetskif5e8ff42008-02-06 01:39:04 -0800344 }
345
346 return 0;
eric miao9e60fdc2008-02-04 22:28:26 -0800347}
348
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100349static int pca953x_read_regs(struct pca953x_chip *chip, int reg, u8 *val)
eric miao9e60fdc2008-02-04 22:28:26 -0800350{
Marek Vasutb32cecb2018-12-12 02:39:57 +0100351 u8 regaddr = pca953x_recalc_addr(chip, reg, 0, false, true);
eric miao9e60fdc2008-02-04 22:28:26 -0800352 int ret;
353
Marek Vasut49427232018-12-12 02:39:58 +0100354 ret = regmap_bulk_read(chip->regmap, regaddr, val, NBANK(chip));
eric miao9e60fdc2008-02-04 22:28:26 -0800355 if (ret < 0) {
356 dev_err(&chip->client->dev, "failed reading register\n");
David Brownellab5dc372009-01-06 14:42:27 -0800357 return ret;
eric miao9e60fdc2008-02-04 22:28:26 -0800358 }
359
eric miao9e60fdc2008-02-04 22:28:26 -0800360 return 0;
361}
362
Guennadi Liakhovetskif3dc3632008-02-06 01:39:03 -0800363static int pca953x_gpio_direction_input(struct gpio_chip *gc, unsigned off)
eric miao9e60fdc2008-02-04 22:28:26 -0800364{
Linus Walleij468e67f2015-12-07 11:20:54 +0100365 struct pca953x_chip *chip = gpiochip_get_data(gc);
Marek Vasut0f25fda2018-12-12 02:39:59 +0100366 u8 dirreg = pca953x_recalc_addr(chip, chip->regs->direction, off,
367 true, false);
368 u8 bit = BIT(off % BANK_SZ);
Bartosz Golaszewski53661f3b2016-09-09 11:17:34 +0200369 int ret;
eric miao9e60fdc2008-02-04 22:28:26 -0800370
Roland Stigge6e20fb12011-02-10 15:01:23 -0800371 mutex_lock(&chip->i2c_lock);
Marek Vasut0f25fda2018-12-12 02:39:59 +0100372 ret = regmap_write_bits(chip->regmap, dirreg, bit, bit);
Roland Stigge6e20fb12011-02-10 15:01:23 -0800373 mutex_unlock(&chip->i2c_lock);
374 return ret;
eric miao9e60fdc2008-02-04 22:28:26 -0800375}
376
Guennadi Liakhovetskif3dc3632008-02-06 01:39:03 -0800377static int pca953x_gpio_direction_output(struct gpio_chip *gc,
eric miao9e60fdc2008-02-04 22:28:26 -0800378 unsigned off, int val)
379{
Linus Walleij468e67f2015-12-07 11:20:54 +0100380 struct pca953x_chip *chip = gpiochip_get_data(gc);
Marek Vasut0f25fda2018-12-12 02:39:59 +0100381 u8 dirreg = pca953x_recalc_addr(chip, chip->regs->direction, off,
382 true, false);
Marek Vasutec82d1e2018-12-12 02:40:00 +0100383 u8 outreg = pca953x_recalc_addr(chip, chip->regs->output, off,
384 true, false);
Marek Vasut0f25fda2018-12-12 02:39:59 +0100385 u8 bit = BIT(off % BANK_SZ);
Bartosz Golaszewski53661f3b2016-09-09 11:17:34 +0200386 int ret;
eric miao9e60fdc2008-02-04 22:28:26 -0800387
Roland Stigge6e20fb12011-02-10 15:01:23 -0800388 mutex_lock(&chip->i2c_lock);
eric miao9e60fdc2008-02-04 22:28:26 -0800389 /* set output level */
Marek Vasutec82d1e2018-12-12 02:40:00 +0100390 ret = regmap_write_bits(chip->regmap, outreg, bit, val ? bit : 0);
eric miao9e60fdc2008-02-04 22:28:26 -0800391 if (ret)
Roland Stigge6e20fb12011-02-10 15:01:23 -0800392 goto exit;
eric miao9e60fdc2008-02-04 22:28:26 -0800393
eric miao9e60fdc2008-02-04 22:28:26 -0800394 /* then direction */
Marek Vasut0f25fda2018-12-12 02:39:59 +0100395 ret = regmap_write_bits(chip->regmap, dirreg, bit, 0);
Roland Stigge6e20fb12011-02-10 15:01:23 -0800396exit:
397 mutex_unlock(&chip->i2c_lock);
398 return ret;
eric miao9e60fdc2008-02-04 22:28:26 -0800399}
400
Guennadi Liakhovetskif3dc3632008-02-06 01:39:03 -0800401static int pca953x_gpio_get_value(struct gpio_chip *gc, unsigned off)
eric miao9e60fdc2008-02-04 22:28:26 -0800402{
Linus Walleij468e67f2015-12-07 11:20:54 +0100403 struct pca953x_chip *chip = gpiochip_get_data(gc);
Marek Vasut87813cf2018-12-12 02:40:01 +0100404 u8 inreg = pca953x_recalc_addr(chip, chip->regs->input, off,
405 true, false);
406 u8 bit = BIT(off % BANK_SZ);
Andreas Schallenbergae79c192012-05-09 09:46:17 +0200407 u32 reg_val;
Bartosz Golaszewski53661f3b2016-09-09 11:17:34 +0200408 int ret;
eric miao9e60fdc2008-02-04 22:28:26 -0800409
Roland Stigge6e20fb12011-02-10 15:01:23 -0800410 mutex_lock(&chip->i2c_lock);
Marek Vasut87813cf2018-12-12 02:40:01 +0100411 ret = regmap_read(chip->regmap, inreg, &reg_val);
Roland Stigge6e20fb12011-02-10 15:01:23 -0800412 mutex_unlock(&chip->i2c_lock);
eric miao9e60fdc2008-02-04 22:28:26 -0800413 if (ret < 0) {
414 /* NOTE: diagnostic already emitted; that's all we should
415 * do unless gpio_*_value_cansleep() calls become different
416 * from their nonsleeping siblings (and report faults).
417 */
418 return 0;
419 }
420
Marek Vasut87813cf2018-12-12 02:40:01 +0100421 return !!(reg_val & bit);
eric miao9e60fdc2008-02-04 22:28:26 -0800422}
423
Guennadi Liakhovetskif3dc3632008-02-06 01:39:03 -0800424static void pca953x_gpio_set_value(struct gpio_chip *gc, unsigned off, int val)
eric miao9e60fdc2008-02-04 22:28:26 -0800425{
Linus Walleij468e67f2015-12-07 11:20:54 +0100426 struct pca953x_chip *chip = gpiochip_get_data(gc);
Marek Vasutec82d1e2018-12-12 02:40:00 +0100427 u8 outreg = pca953x_recalc_addr(chip, chip->regs->output, off,
428 true, false);
429 u8 bit = BIT(off % BANK_SZ);
eric miao9e60fdc2008-02-04 22:28:26 -0800430
Roland Stigge6e20fb12011-02-10 15:01:23 -0800431 mutex_lock(&chip->i2c_lock);
Marek Vasutec82d1e2018-12-12 02:40:00 +0100432 regmap_write_bits(chip->regmap, outreg, bit, val ? bit : 0);
Roland Stigge6e20fb12011-02-10 15:01:23 -0800433 mutex_unlock(&chip->i2c_lock);
eric miao9e60fdc2008-02-04 22:28:26 -0800434}
435
Andy Shevchenko66e57192017-03-22 16:11:11 +0200436static int pca953x_gpio_get_direction(struct gpio_chip *gc, unsigned off)
437{
438 struct pca953x_chip *chip = gpiochip_get_data(gc);
Marek Vasut0f25fda2018-12-12 02:39:59 +0100439 u8 dirreg = pca953x_recalc_addr(chip, chip->regs->direction, off,
440 true, false);
441 u8 bit = BIT(off % BANK_SZ);
Andy Shevchenko66e57192017-03-22 16:11:11 +0200442 u32 reg_val;
443 int ret;
444
445 mutex_lock(&chip->i2c_lock);
Marek Vasut0f25fda2018-12-12 02:39:59 +0100446 ret = regmap_read(chip->regmap, dirreg, &reg_val);
Andy Shevchenko66e57192017-03-22 16:11:11 +0200447 mutex_unlock(&chip->i2c_lock);
448 if (ret < 0)
449 return ret;
450
Marek Vasut0f25fda2018-12-12 02:39:59 +0100451 return !!(reg_val & bit);
Andy Shevchenko66e57192017-03-22 16:11:11 +0200452}
453
Phil Reidb4818af2015-12-04 15:52:30 +0800454static void pca953x_gpio_set_multiple(struct gpio_chip *gc,
Bartosz Golaszewskiea3d5792016-09-09 11:17:38 +0200455 unsigned long *mask, unsigned long *bits)
Phil Reidb4818af2015-12-04 15:52:30 +0800456{
Linus Walleij468e67f2015-12-07 11:20:54 +0100457 struct pca953x_chip *chip = gpiochip_get_data(gc);
Bartosz Golaszewskiea3d5792016-09-09 11:17:38 +0200458 unsigned int bank_mask, bank_val;
Marek Vasut873d1e82018-12-12 02:39:49 +0100459 int bank;
Phil Reidb4818af2015-12-04 15:52:30 +0800460 u8 reg_val[MAX_BANK];
Bartosz Golaszewski53661f3b2016-09-09 11:17:34 +0200461 int ret;
Bartosz Golaszewskiea3d5792016-09-09 11:17:38 +0200462
Phil Reidb4818af2015-12-04 15:52:30 +0800463 mutex_lock(&chip->i2c_lock);
Marek Vasutec82d1e2018-12-12 02:40:00 +0100464 ret = pca953x_read_regs(chip, chip->regs->output, reg_val);
465 if (ret)
466 goto exit;
467
Bartosz Golaszewskiea3d5792016-09-09 11:17:38 +0200468 for (bank = 0; bank < NBANK(chip); bank++) {
469 bank_mask = mask[bank / sizeof(*mask)] >>
470 ((bank % sizeof(*mask)) * 8);
471 if (bank_mask) {
472 bank_val = bits[bank / sizeof(*bits)] >>
473 ((bank % sizeof(*bits)) * 8);
Phil Reid53f8d322016-11-08 14:00:45 +0800474 bank_val &= bank_mask;
Bartosz Golaszewskiea3d5792016-09-09 11:17:38 +0200475 reg_val[bank] = (reg_val[bank] & ~bank_mask) | bank_val;
Phil Reidb4818af2015-12-04 15:52:30 +0800476 }
477 }
Bartosz Golaszewskiea3d5792016-09-09 11:17:38 +0200478
Marek Vasutec82d1e2018-12-12 02:40:00 +0100479 pca953x_write_regs(chip, chip->regs->output, reg_val);
Phil Reidb4818af2015-12-04 15:52:30 +0800480exit:
481 mutex_unlock(&chip->i2c_lock);
482}
483
Thomas Petazzoni15add06842019-02-07 17:28:59 +0100484static int pca953x_gpio_set_pull_up_down(struct pca953x_chip *chip,
485 unsigned int offset,
486 unsigned long config)
487{
488 u8 pull_en_reg = pca953x_recalc_addr(chip, PCAL953X_PULL_EN, offset,
489 true, false);
490 u8 pull_sel_reg = pca953x_recalc_addr(chip, PCAL953X_PULL_SEL, offset,
491 true, false);
492 u8 bit = BIT(offset % BANK_SZ);
493 int ret;
494
495 /*
496 * pull-up/pull-down configuration requires PCAL extended
497 * registers
498 */
499 if (!(chip->driver_data & PCA_PCAL))
500 return -ENOTSUPP;
501
502 mutex_lock(&chip->i2c_lock);
503
504 /* Disable pull-up/pull-down */
505 ret = regmap_write_bits(chip->regmap, pull_en_reg, bit, 0);
506 if (ret)
507 goto exit;
508
509 /* Configure pull-up/pull-down */
510 if (config == PIN_CONFIG_BIAS_PULL_UP)
511 ret = regmap_write_bits(chip->regmap, pull_sel_reg, bit, bit);
512 else if (config == PIN_CONFIG_BIAS_PULL_DOWN)
513 ret = regmap_write_bits(chip->regmap, pull_sel_reg, bit, 0);
514 if (ret)
515 goto exit;
516
517 /* Enable pull-up/pull-down */
518 ret = regmap_write_bits(chip->regmap, pull_en_reg, bit, bit);
519
520exit:
521 mutex_unlock(&chip->i2c_lock);
522 return ret;
523}
524
525static int pca953x_gpio_set_config(struct gpio_chip *gc, unsigned int offset,
526 unsigned long config)
527{
528 struct pca953x_chip *chip = gpiochip_get_data(gc);
529
530 switch (config) {
531 case PIN_CONFIG_BIAS_PULL_UP:
532 case PIN_CONFIG_BIAS_PULL_DOWN:
533 return pca953x_gpio_set_pull_up_down(chip, offset, config);
534 default:
535 return -ENOTSUPP;
536 }
537}
538
Guennadi Liakhovetskif5e8ff42008-02-06 01:39:04 -0800539static void pca953x_setup_gpio(struct pca953x_chip *chip, int gpios)
eric miao9e60fdc2008-02-04 22:28:26 -0800540{
541 struct gpio_chip *gc;
542
543 gc = &chip->gpio_chip;
544
Guennadi Liakhovetskif3dc3632008-02-06 01:39:03 -0800545 gc->direction_input = pca953x_gpio_direction_input;
546 gc->direction_output = pca953x_gpio_direction_output;
547 gc->get = pca953x_gpio_get_value;
548 gc->set = pca953x_gpio_set_value;
Andy Shevchenko66e57192017-03-22 16:11:11 +0200549 gc->get_direction = pca953x_gpio_get_direction;
Phil Reidb4818af2015-12-04 15:52:30 +0800550 gc->set_multiple = pca953x_gpio_set_multiple;
Thomas Petazzoni15add06842019-02-07 17:28:59 +0100551 gc->set_config = pca953x_gpio_set_config;
Linus Walleij9fb1f392013-12-04 14:42:46 +0100552 gc->can_sleep = true;
eric miao9e60fdc2008-02-04 22:28:26 -0800553
554 gc->base = chip->gpio_start;
Guennadi Liakhovetskif5e8ff42008-02-06 01:39:04 -0800555 gc->ngpio = gpios;
Linus Walleij5128f8d2018-12-02 09:43:21 +0100556 gc->label = dev_name(&chip->client->dev);
Linus Walleij58383c782015-11-04 09:56:26 +0100557 gc->parent = &chip->client->dev;
Guennadi Liakhovetskid72cbed2008-04-28 02:14:45 -0700558 gc->owner = THIS_MODULE;
Daniel Silverstone77906a542009-06-17 16:26:15 -0700559 gc->names = chip->names;
eric miao9e60fdc2008-02-04 22:28:26 -0800560}
561
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800562#ifdef CONFIG_GPIO_PCA953X_IRQ
Lennert Buytenhek6f5cfc02011-01-12 17:00:15 -0800563static void pca953x_irq_mask(struct irq_data *d)
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800564{
Linus Walleij7bcbce52014-05-09 13:27:57 +0200565 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleij468e67f2015-12-07 11:20:54 +0100566 struct pca953x_chip *chip = gpiochip_get_data(gc);
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800567
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100568 chip->irq_mask[d->hwirq / BANK_SZ] &= ~(1 << (d->hwirq % BANK_SZ));
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800569}
570
Lennert Buytenhek6f5cfc02011-01-12 17:00:15 -0800571static void pca953x_irq_unmask(struct irq_data *d)
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800572{
Linus Walleij7bcbce52014-05-09 13:27:57 +0200573 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleij468e67f2015-12-07 11:20:54 +0100574 struct pca953x_chip *chip = gpiochip_get_data(gc);
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800575
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100576 chip->irq_mask[d->hwirq / BANK_SZ] |= 1 << (d->hwirq % BANK_SZ);
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800577}
578
Geert Uytterhoeven2a9a2f22019-02-13 14:15:03 +0100579static int pca953x_irq_set_wake(struct irq_data *d, unsigned int on)
580{
581 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
582 struct pca953x_chip *chip = gpiochip_get_data(gc);
583
584 return irq_set_irq_wake(chip->client->irq, on);
585}
586
Lennert Buytenhek6f5cfc02011-01-12 17:00:15 -0800587static void pca953x_irq_bus_lock(struct irq_data *d)
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800588{
Linus Walleij7bcbce52014-05-09 13:27:57 +0200589 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleij468e67f2015-12-07 11:20:54 +0100590 struct pca953x_chip *chip = gpiochip_get_data(gc);
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800591
592 mutex_lock(&chip->irq_lock);
593}
594
Lennert Buytenhek6f5cfc02011-01-12 17:00:15 -0800595static void pca953x_irq_bus_sync_unlock(struct irq_data *d)
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800596{
Linus Walleij7bcbce52014-05-09 13:27:57 +0200597 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleij468e67f2015-12-07 11:20:54 +0100598 struct pca953x_chip *chip = gpiochip_get_data(gc);
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100599 u8 new_irqs;
600 int level, i;
Yong Li44896be2016-04-07 12:56:32 +0800601 u8 invert_irq_mask[MAX_BANK];
Marek Vasut0f25fda2018-12-12 02:39:59 +0100602 int reg_direction[MAX_BANK];
603
604 regmap_bulk_read(chip->regmap, chip->regs->direction, reg_direction,
605 NBANK(chip));
Yong Li44896be2016-04-07 12:56:32 +0800606
607 if (chip->driver_data & PCA_PCAL) {
608 /* Enable latch on interrupt-enabled inputs */
609 pca953x_write_regs(chip, PCAL953X_IN_LATCH, chip->irq_mask);
610
611 for (i = 0; i < NBANK(chip); i++)
612 invert_irq_mask[i] = ~chip->irq_mask[i];
613
614 /* Unmask enabled interrupts */
615 pca953x_write_regs(chip, PCAL953X_INT_MASK, invert_irq_mask);
616 }
Marc Zyngiera2cb9ae2010-04-27 13:13:07 -0700617
618 /* Look for any newly setup interrupt */
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100619 for (i = 0; i < NBANK(chip); i++) {
620 new_irqs = chip->irq_trig_fall[i] | chip->irq_trig_raise[i];
Marek Vasut0f25fda2018-12-12 02:39:59 +0100621 new_irqs &= reg_direction[i];
Marc Zyngiera2cb9ae2010-04-27 13:13:07 -0700622
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100623 while (new_irqs) {
624 level = __ffs(new_irqs);
625 pca953x_gpio_direction_input(&chip->gpio_chip,
626 level + (BANK_SZ * i));
627 new_irqs &= ~(1 << level);
628 }
Marc Zyngiera2cb9ae2010-04-27 13:13:07 -0700629 }
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800630
631 mutex_unlock(&chip->irq_lock);
632}
633
Lennert Buytenhek6f5cfc02011-01-12 17:00:15 -0800634static int pca953x_irq_set_type(struct irq_data *d, unsigned int type)
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800635{
Linus Walleij7bcbce52014-05-09 13:27:57 +0200636 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleij468e67f2015-12-07 11:20:54 +0100637 struct pca953x_chip *chip = gpiochip_get_data(gc);
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100638 int bank_nb = d->hwirq / BANK_SZ;
639 u8 mask = 1 << (d->hwirq % BANK_SZ);
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800640
641 if (!(type & IRQ_TYPE_EDGE_BOTH)) {
642 dev_err(&chip->client->dev, "irq %d: unsupported type %d\n",
Lennert Buytenhek6f5cfc02011-01-12 17:00:15 -0800643 d->irq, type);
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800644 return -EINVAL;
645 }
646
647 if (type & IRQ_TYPE_EDGE_FALLING)
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100648 chip->irq_trig_fall[bank_nb] |= mask;
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800649 else
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100650 chip->irq_trig_fall[bank_nb] &= ~mask;
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800651
652 if (type & IRQ_TYPE_EDGE_RISING)
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100653 chip->irq_trig_raise[bank_nb] |= mask;
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800654 else
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100655 chip->irq_trig_raise[bank_nb] &= ~mask;
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800656
Marc Zyngiera2cb9ae2010-04-27 13:13:07 -0700657 return 0;
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800658}
659
Grigoryev Denis0a70fe02018-05-04 16:53:18 +0000660static void pca953x_irq_shutdown(struct irq_data *d)
661{
Mark Waltonc378b3a2019-02-28 15:46:36 +0000662 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
663 struct pca953x_chip *chip = gpiochip_get_data(gc);
Grigoryev Denis0a70fe02018-05-04 16:53:18 +0000664 u8 mask = 1 << (d->hwirq % BANK_SZ);
665
666 chip->irq_trig_raise[d->hwirq / BANK_SZ] &= ~mask;
667 chip->irq_trig_fall[d->hwirq / BANK_SZ] &= ~mask;
668}
669
Joshua Scottb6ac1282015-05-22 12:35:12 +1200670static bool pca953x_irq_pending(struct pca953x_chip *chip, u8 *pending)
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800671{
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100672 u8 cur_stat[MAX_BANK];
673 u8 old_stat[MAX_BANK];
Joshua Scottb6ac1282015-05-22 12:35:12 +1200674 bool pending_seen = false;
675 bool trigger_seen = false;
676 u8 trigger[MAX_BANK];
Marek Vasut0f25fda2018-12-12 02:39:59 +0100677 int reg_direction[MAX_BANK];
Bartosz Golaszewski53661f3b2016-09-09 11:17:34 +0200678 int ret, i;
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800679
Yong Li44896be2016-04-07 12:56:32 +0800680 if (chip->driver_data & PCA_PCAL) {
681 /* Read the current interrupt status from the device */
682 ret = pca953x_read_regs(chip, PCAL953X_INT_STAT, trigger);
683 if (ret)
684 return false;
685
686 /* Check latched inputs and clear interrupt status */
687 ret = pca953x_read_regs(chip, PCA953X_INPUT, cur_stat);
688 if (ret)
689 return false;
690
691 for (i = 0; i < NBANK(chip); i++) {
692 /* Apply filter for rising/falling edge selection */
693 pending[i] = (~cur_stat[i] & chip->irq_trig_fall[i]) |
694 (cur_stat[i] & chip->irq_trig_raise[i]);
695 pending[i] &= trigger[i];
696 if (pending[i])
697 pending_seen = true;
698 }
699
700 return pending_seen;
701 }
702
Bartosz Golaszewski53661f3b2016-09-09 11:17:34 +0200703 ret = pca953x_read_regs(chip, chip->regs->input, cur_stat);
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800704 if (ret)
Joshua Scottb6ac1282015-05-22 12:35:12 +1200705 return false;
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800706
707 /* Remove output pins from the equation */
Marek Vasut0f25fda2018-12-12 02:39:59 +0100708 regmap_bulk_read(chip->regmap, chip->regs->direction, reg_direction,
709 NBANK(chip));
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100710 for (i = 0; i < NBANK(chip); i++)
Marek Vasut0f25fda2018-12-12 02:39:59 +0100711 cur_stat[i] &= reg_direction[i];
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800712
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100713 memcpy(old_stat, chip->irq_stat, NBANK(chip));
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800714
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100715 for (i = 0; i < NBANK(chip); i++) {
716 trigger[i] = (cur_stat[i] ^ old_stat[i]) & chip->irq_mask[i];
Joshua Scottb6ac1282015-05-22 12:35:12 +1200717 if (trigger[i])
718 trigger_seen = true;
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100719 }
720
Joshua Scottb6ac1282015-05-22 12:35:12 +1200721 if (!trigger_seen)
722 return false;
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800723
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100724 memcpy(chip->irq_stat, cur_stat, NBANK(chip));
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800725
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100726 for (i = 0; i < NBANK(chip); i++) {
727 pending[i] = (old_stat[i] & chip->irq_trig_fall[i]) |
728 (cur_stat[i] & chip->irq_trig_raise[i]);
729 pending[i] &= trigger[i];
Joshua Scottb6ac1282015-05-22 12:35:12 +1200730 if (pending[i])
731 pending_seen = true;
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100732 }
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800733
Joshua Scottb6ac1282015-05-22 12:35:12 +1200734 return pending_seen;
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800735}
736
737static irqreturn_t pca953x_irq_handler(int irq, void *devid)
738{
739 struct pca953x_chip *chip = devid;
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100740 u8 pending[MAX_BANK];
741 u8 level;
Toby Smith3275d072014-04-30 18:01:40 +1000742 unsigned nhandled = 0;
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100743 int i;
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800744
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100745 if (!pca953x_irq_pending(chip, pending))
Toby Smith3275d072014-04-30 18:01:40 +1000746 return IRQ_NONE;
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800747
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100748 for (i = 0; i < NBANK(chip); i++) {
749 while (pending[i]) {
750 level = __ffs(pending[i]);
Thierry Redingf0fbe7b2017-11-07 19:15:47 +0100751 handle_nested_irq(irq_find_mapping(chip->gpio_chip.irq.domain,
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100752 level + (BANK_SZ * i)));
753 pending[i] &= ~(1 << level);
Toby Smith3275d072014-04-30 18:01:40 +1000754 nhandled++;
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100755 }
756 }
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800757
Toby Smith3275d072014-04-30 18:01:40 +1000758 return (nhandled > 0) ? IRQ_HANDLED : IRQ_NONE;
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800759}
760
761static int pca953x_irq_setup(struct pca953x_chip *chip,
David Janderc6dcf592011-06-14 11:00:55 +0200762 int irq_base)
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800763{
764 struct i2c_client *client = chip->client;
Thomas Petazzoni5c4fee62019-01-16 10:31:58 +0100765 struct irq_chip *irq_chip = &chip->irq_chip;
Marek Vasut0f25fda2018-12-12 02:39:59 +0100766 int reg_direction[MAX_BANK];
Bartosz Golaszewski53661f3b2016-09-09 11:17:34 +0200767 int ret, i;
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800768
Thomas Petazzoni7341fa72019-01-16 10:31:57 +0100769 if (!client->irq)
770 return 0;
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800771
Thomas Petazzoni7341fa72019-01-16 10:31:57 +0100772 if (irq_base == -1)
773 return 0;
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800774
Thomas Petazzoni7341fa72019-01-16 10:31:57 +0100775 if (!(chip->driver_data & PCA_INT))
776 return 0;
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800777
Thomas Petazzoni7341fa72019-01-16 10:31:57 +0100778 ret = pca953x_read_regs(chip, chip->regs->input, chip->irq_stat);
779 if (ret)
780 return ret;
Grygorii Strashkofdd50402015-07-07 17:34:49 +0300781
Thomas Petazzoni7341fa72019-01-16 10:31:57 +0100782 /*
783 * There is no way to know which GPIO line generated the
784 * interrupt. We have to rely on the previous read for
785 * this purpose.
786 */
787 regmap_bulk_read(chip->regmap, chip->regs->direction, reg_direction,
788 NBANK(chip));
789 for (i = 0; i < NBANK(chip); i++)
790 chip->irq_stat[i] &= reg_direction[i];
791 mutex_init(&chip->irq_lock);
792
793 ret = devm_request_threaded_irq(&client->dev, client->irq,
794 NULL, pca953x_irq_handler,
795 IRQF_TRIGGER_LOW | IRQF_ONESHOT |
796 IRQF_SHARED,
797 dev_name(&client->dev), chip);
798 if (ret) {
799 dev_err(&client->dev, "failed to request irq %d\n",
800 client->irq);
801 return ret;
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800802 }
803
Thomas Petazzoni5c4fee62019-01-16 10:31:58 +0100804 irq_chip->name = dev_name(&chip->client->dev);
805 irq_chip->irq_mask = pca953x_irq_mask;
806 irq_chip->irq_unmask = pca953x_irq_unmask;
Geert Uytterhoeven2a9a2f22019-02-13 14:15:03 +0100807 irq_chip->irq_set_wake = pca953x_irq_set_wake;
Thomas Petazzoni5c4fee62019-01-16 10:31:58 +0100808 irq_chip->irq_bus_lock = pca953x_irq_bus_lock;
809 irq_chip->irq_bus_sync_unlock = pca953x_irq_bus_sync_unlock;
810 irq_chip->irq_set_type = pca953x_irq_set_type;
811 irq_chip->irq_shutdown = pca953x_irq_shutdown;
812
813 ret = gpiochip_irqchip_add_nested(&chip->gpio_chip, irq_chip,
Thomas Petazzoni7341fa72019-01-16 10:31:57 +0100814 irq_base, handle_simple_irq,
815 IRQ_TYPE_NONE);
816 if (ret) {
817 dev_err(&client->dev,
818 "could not connect irqchip to gpiochip\n");
819 return ret;
820 }
821
Thomas Petazzoni5c4fee62019-01-16 10:31:58 +0100822 gpiochip_set_nested_irqchip(&chip->gpio_chip, irq_chip, client->irq);
Thomas Petazzoni7341fa72019-01-16 10:31:57 +0100823
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800824 return 0;
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800825}
826
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800827#else /* CONFIG_GPIO_PCA953X_IRQ */
828static int pca953x_irq_setup(struct pca953x_chip *chip,
David Janderc6dcf592011-06-14 11:00:55 +0200829 int irq_base)
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800830{
831 struct i2c_client *client = chip->client;
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800832
Baruch Siach72b38ca2018-06-21 16:38:46 +0300833 if (client->irq && irq_base != -1 && (chip->driver_data & PCA_INT))
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800834 dev_warn(&client->dev, "interrupt support not compiled in\n");
835
836 return 0;
837}
Marc Zyngier89ea8bb2010-03-05 13:44:36 -0800838#endif
839
Marek Vasut7a04aaa2018-12-12 02:39:55 +0100840static int device_pca95xx_init(struct pca953x_chip *chip, u32 invert)
Haojian Zhuang33226ff2011-04-18 22:12:46 +0800841{
842 int ret;
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100843 u8 val[MAX_BANK];
Haojian Zhuang33226ff2011-04-18 22:12:46 +0800844
Marek Vasutec82d1e2018-12-12 02:40:00 +0100845 ret = regcache_sync_region(chip->regmap, chip->regs->output,
846 chip->regs->output + NBANK(chip));
847 if (ret != 0)
Haojian Zhuang33226ff2011-04-18 22:12:46 +0800848 goto out;
849
Marek Vasut0f25fda2018-12-12 02:39:59 +0100850 ret = regcache_sync_region(chip->regmap, chip->regs->direction,
851 chip->regs->direction + NBANK(chip));
852 if (ret != 0)
Haojian Zhuang33226ff2011-04-18 22:12:46 +0800853 goto out;
854
855 /* set platform specific polarity inversion */
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100856 if (invert)
857 memset(val, 0xFF, NBANK(chip));
858 else
859 memset(val, 0, NBANK(chip));
860
Marek Vasut7a04aaa2018-12-12 02:39:55 +0100861 ret = pca953x_write_regs(chip, chip->regs->invert, val);
Haojian Zhuang33226ff2011-04-18 22:12:46 +0800862out:
863 return ret;
864}
865
Bill Pemberton38363092012-11-19 13:22:34 -0500866static int device_pca957x_init(struct pca953x_chip *chip, u32 invert)
Haojian Zhuang33226ff2011-04-18 22:12:46 +0800867{
868 int ret;
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100869 u8 val[MAX_BANK];
Haojian Zhuang33226ff2011-04-18 22:12:46 +0800870
Marek Vasut7a04aaa2018-12-12 02:39:55 +0100871 ret = device_pca95xx_init(chip, invert);
Nicholas Krausec75a3772015-08-26 17:52:19 -0400872 if (ret)
873 goto out;
Haojian Zhuang33226ff2011-04-18 22:12:46 +0800874
Colin Cronin20a8a962015-05-18 11:41:43 -0700875 /* To enable register 6, 7 to control pull up and pull down */
Gregory CLEMENTf5f0b7a2013-01-22 22:10:23 +0100876 memset(val, 0x02, NBANK(chip));
Nicholas Krausec75a3772015-08-26 17:52:19 -0400877 ret = pca953x_write_regs(chip, PCA957X_BKEN, val);
878 if (ret)
879 goto out;
Haojian Zhuang33226ff2011-04-18 22:12:46 +0800880
881 return 0;
882out:
883 return ret;
884}
885
Ben Dooks6f29c9a2015-12-08 10:19:26 +0000886static const struct of_device_id pca953x_dt_ids[];
887
Bill Pemberton38363092012-11-19 13:22:34 -0500888static int pca953x_probe(struct i2c_client *client,
Wolfram Sang6212e1d2016-09-24 11:06:29 +0200889 const struct i2c_device_id *i2c_id)
eric miao9e60fdc2008-02-04 22:28:26 -0800890{
Guennadi Liakhovetskif3dc3632008-02-06 01:39:03 -0800891 struct pca953x_platform_data *pdata;
892 struct pca953x_chip *chip;
Chandrabhanu Mahapatra6a7b36a2012-07-10 19:05:37 +0530893 int irq_base = 0;
Wolfram Sang7ea2aa22011-10-14 15:32:00 +0200894 int ret;
Chandrabhanu Mahapatra6a7b36a2012-07-10 19:05:37 +0530895 u32 invert = 0;
Phil Reide23efa32016-07-29 11:39:55 +0800896 struct regulator *reg;
eric miao9e60fdc2008-02-04 22:28:26 -0800897
Linus Walleijb42748c2013-01-25 17:59:28 +0100898 chip = devm_kzalloc(&client->dev,
899 sizeof(struct pca953x_chip), GFP_KERNEL);
eric miao9e60fdc2008-02-04 22:28:26 -0800900 if (chip == NULL)
901 return -ENOMEM;
902
Jingoo Hane56aee12013-07-30 17:08:05 +0900903 pdata = dev_get_platdata(&client->dev);
David Janderc6dcf592011-06-14 11:00:55 +0200904 if (pdata) {
905 irq_base = pdata->irq_base;
906 chip->gpio_start = pdata->gpio_base;
907 invert = pdata->invert;
908 chip->names = pdata->names;
909 } else {
Steve Longerbeam054ccde2017-01-10 11:29:51 -0800910 struct gpio_desc *reset_gpio;
911
Markus Pargmann4bb93342014-07-29 09:24:43 +0200912 chip->gpio_start = -1;
913 irq_base = 0;
Steve Longerbeam054ccde2017-01-10 11:29:51 -0800914
Andy Shevchenko96530b32017-03-22 16:11:13 +0200915 /*
916 * See if we need to de-assert a reset pin.
917 *
918 * There is no known ACPI-enabled platforms that are
919 * using "reset" GPIO. Otherwise any of those platform
920 * must use _DSD method with corresponding property.
921 */
Steve Longerbeam054ccde2017-01-10 11:29:51 -0800922 reset_gpio = devm_gpiod_get_optional(&client->dev, "reset",
923 GPIOD_OUT_LOW);
924 if (IS_ERR(reset_gpio))
925 return PTR_ERR(reset_gpio);
Nate Case1965d302009-06-17 16:26:17 -0700926 }
927
eric miao9e60fdc2008-02-04 22:28:26 -0800928 chip->client = client;
929
Phil Reide23efa32016-07-29 11:39:55 +0800930 reg = devm_regulator_get(&client->dev, "vcc");
931 if (IS_ERR(reg)) {
932 ret = PTR_ERR(reg);
933 if (ret != -EPROBE_DEFER)
934 dev_err(&client->dev, "reg get err: %d\n", ret);
935 return ret;
936 }
937 ret = regulator_enable(reg);
938 if (ret) {
939 dev_err(&client->dev, "reg en err: %d\n", ret);
940 return ret;
941 }
942 chip->regulator = reg;
943
Wolfram Sang6212e1d2016-09-24 11:06:29 +0200944 if (i2c_id) {
945 chip->driver_data = i2c_id->driver_data;
Andy Shevchenkof32517b2015-10-01 14:20:28 +0300946 } else {
Wolfram Sang6212e1d2016-09-24 11:06:29 +0200947 const struct acpi_device_id *acpi_id;
Thierry Reding67bab932018-04-30 09:38:14 +0200948 struct device *dev = &client->dev;
Andy Shevchenkof32517b2015-10-01 14:20:28 +0300949
Thierry Reding67bab932018-04-30 09:38:14 +0200950 chip->driver_data = (uintptr_t)of_device_get_match_data(dev);
951 if (!chip->driver_data) {
952 acpi_id = acpi_match_device(pca953x_acpi_ids, dev);
Linus Torvalds87840a22016-10-07 14:12:21 -0700953 if (!acpi_id) {
Phil Reide23efa32016-07-29 11:39:55 +0800954 ret = -ENODEV;
955 goto err_exit;
956 }
Andy Shevchenkof32517b2015-10-01 14:20:28 +0300957
Wolfram Sang6212e1d2016-09-24 11:06:29 +0200958 chip->driver_data = acpi_id->driver_data;
Ben Dooks6f29c9a2015-12-08 10:19:26 +0000959 }
Andy Shevchenkof32517b2015-10-01 14:20:28 +0300960 }
961
Marek Vasut49427232018-12-12 02:39:58 +0100962 i2c_set_clientdata(client, chip);
963
964 chip->regmap = devm_regmap_init_i2c(client, &pca953x_i2c_regmap);
965 if (IS_ERR(chip->regmap)) {
966 ret = PTR_ERR(chip->regmap);
967 goto err_exit;
968 }
969
Marek Vasut0f25fda2018-12-12 02:39:59 +0100970 regcache_mark_dirty(chip->regmap);
971
Roland Stigge6e20fb12011-02-10 15:01:23 -0800972 mutex_init(&chip->i2c_lock);
Bartosz Golaszewski74f47f02016-09-26 11:54:15 +0200973 /*
974 * In case we have an i2c-mux controlled by a GPIO provided by an
975 * expander using the same driver higher on the device tree, read the
976 * i2c adapter nesting depth and use the retrieved value as lockdep
977 * subclass for chip->i2c_lock.
978 *
979 * REVISIT: This solution is not complete. It protects us from lockdep
980 * false positives when the expander controlling the i2c-mux is on
981 * a different level on the device tree, but not when it's on the same
982 * level on a different branch (in which case the subclass number
983 * would be the same).
984 *
985 * TODO: Once a correct solution is developed, a similar fix should be
986 * applied to all other i2c-controlled GPIO expanders (and potentially
987 * regmap-i2c).
988 */
Bartosz Golaszewski559b4692016-09-16 18:02:45 +0200989 lockdep_set_subclass(&chip->i2c_lock,
990 i2c_adapter_depth(client->adapter));
Roland Stigge6e20fb12011-02-10 15:01:23 -0800991
eric miao9e60fdc2008-02-04 22:28:26 -0800992 /* initialize cached registers from their original values.
993 * we can't share this chip with another i2c master.
994 */
Andy Shevchenkoc6664142015-10-01 14:20:27 +0300995 pca953x_setup_gpio(chip, chip->driver_data & PCA_GPIO_MASK);
Guennadi Liakhovetskif5e8ff42008-02-06 01:39:04 -0800996
Marek Vasut7a04aaa2018-12-12 02:39:55 +0100997 if (PCA_CHIP_TYPE(chip->driver_data) == PCA953X_TYPE) {
998 chip->regs = &pca953x_regs;
999 ret = device_pca95xx_init(chip, invert);
Bartosz Golaszewski7acc66e2016-09-09 11:17:35 +02001000 } else {
Marek Vasut7a04aaa2018-12-12 02:39:55 +01001001 chip->regs = &pca957x_regs;
Wolfram Sang7ea2aa22011-10-14 15:32:00 +02001002 ret = device_pca957x_init(chip, invert);
Marek Vasut7a04aaa2018-12-12 02:39:55 +01001003 }
Wolfram Sang7ea2aa22011-10-14 15:32:00 +02001004 if (ret)
Phil Reide23efa32016-07-29 11:39:55 +08001005 goto err_exit;
eric miao9e60fdc2008-02-04 22:28:26 -08001006
Laxman Dewangan0ece84f2016-02-22 17:43:28 +05301007 ret = devm_gpiochip_add_data(&client->dev, &chip->gpio_chip, chip);
Marc Zyngier89ea8bb2010-03-05 13:44:36 -08001008 if (ret)
Phil Reide23efa32016-07-29 11:39:55 +08001009 goto err_exit;
Guennadi Liakhovetskif5e8ff42008-02-06 01:39:04 -08001010
Andy Shevchenkoc6664142015-10-01 14:20:27 +03001011 ret = pca953x_irq_setup(chip, irq_base);
eric miao9e60fdc2008-02-04 22:28:26 -08001012 if (ret)
Phil Reide23efa32016-07-29 11:39:55 +08001013 goto err_exit;
eric miao9e60fdc2008-02-04 22:28:26 -08001014
David Janderc6dcf592011-06-14 11:00:55 +02001015 if (pdata && pdata->setup) {
eric miao9e60fdc2008-02-04 22:28:26 -08001016 ret = pdata->setup(client, chip->gpio_chip.base,
1017 chip->gpio_chip.ngpio, pdata->context);
1018 if (ret < 0)
1019 dev_warn(&client->dev, "setup failed, %d\n", ret);
1020 }
1021
eric miao9e60fdc2008-02-04 22:28:26 -08001022 return 0;
Phil Reide23efa32016-07-29 11:39:55 +08001023
1024err_exit:
1025 regulator_disable(chip->regulator);
1026 return ret;
eric miao9e60fdc2008-02-04 22:28:26 -08001027}
1028
Guennadi Liakhovetskif3dc3632008-02-06 01:39:03 -08001029static int pca953x_remove(struct i2c_client *client)
eric miao9e60fdc2008-02-04 22:28:26 -08001030{
Jingoo Hane56aee12013-07-30 17:08:05 +09001031 struct pca953x_platform_data *pdata = dev_get_platdata(&client->dev);
Guennadi Liakhovetskif3dc3632008-02-06 01:39:03 -08001032 struct pca953x_chip *chip = i2c_get_clientdata(client);
Linus Walleijd147d542016-09-13 14:43:23 +02001033 int ret;
eric miao9e60fdc2008-02-04 22:28:26 -08001034
David Janderc6dcf592011-06-14 11:00:55 +02001035 if (pdata && pdata->teardown) {
eric miao9e60fdc2008-02-04 22:28:26 -08001036 ret = pdata->teardown(client, chip->gpio_chip.base,
1037 chip->gpio_chip.ngpio, pdata->context);
Phil Reide23efa32016-07-29 11:39:55 +08001038 if (ret < 0)
eric miao9e60fdc2008-02-04 22:28:26 -08001039 dev_err(&client->dev, "%s failed, %d\n",
1040 "teardown", ret);
Arnd Bergmannbf62efe2016-08-26 17:25:42 +02001041 } else {
1042 ret = 0;
eric miao9e60fdc2008-02-04 22:28:26 -08001043 }
1044
Phil Reide23efa32016-07-29 11:39:55 +08001045 regulator_disable(chip->regulator);
1046
1047 return ret;
eric miao9e60fdc2008-02-04 22:28:26 -08001048}
1049
Marek Vasutb7657432018-12-12 02:40:02 +01001050#ifdef CONFIG_PM_SLEEP
1051static int pca953x_regcache_sync(struct device *dev)
1052{
1053 struct pca953x_chip *chip = dev_get_drvdata(dev);
1054 int ret;
1055
1056 /*
1057 * The ordering between direction and output is important,
1058 * sync these registers first and only then sync the rest.
1059 */
1060 ret = regcache_sync_region(chip->regmap, chip->regs->direction,
1061 chip->regs->direction + NBANK(chip));
1062 if (ret != 0) {
1063 dev_err(dev, "Failed to sync GPIO dir registers: %d\n", ret);
1064 return ret;
1065 }
1066
1067 ret = regcache_sync_region(chip->regmap, chip->regs->output,
1068 chip->regs->output + NBANK(chip));
1069 if (ret != 0) {
1070 dev_err(dev, "Failed to sync GPIO out registers: %d\n", ret);
1071 return ret;
1072 }
1073
1074#ifdef CONFIG_GPIO_PCA953X_IRQ
1075 if (chip->driver_data & PCA_PCAL) {
1076 ret = regcache_sync_region(chip->regmap, PCAL953X_IN_LATCH,
1077 PCAL953X_IN_LATCH + NBANK(chip));
1078 if (ret != 0) {
1079 dev_err(dev, "Failed to sync INT latch registers: %d\n",
1080 ret);
1081 return ret;
1082 }
1083
1084 ret = regcache_sync_region(chip->regmap, PCAL953X_INT_MASK,
1085 PCAL953X_INT_MASK + NBANK(chip));
1086 if (ret != 0) {
1087 dev_err(dev, "Failed to sync INT mask registers: %d\n",
1088 ret);
1089 return ret;
1090 }
1091 }
1092#endif
1093
1094 return 0;
1095}
1096
1097static int pca953x_suspend(struct device *dev)
1098{
1099 struct pca953x_chip *chip = dev_get_drvdata(dev);
1100
1101 regcache_cache_only(chip->regmap, true);
1102
1103 regulator_disable(chip->regulator);
1104
1105 return 0;
1106}
1107
1108static int pca953x_resume(struct device *dev)
1109{
1110 struct pca953x_chip *chip = dev_get_drvdata(dev);
1111 int ret;
1112
1113 ret = regulator_enable(chip->regulator);
1114 if (ret != 0) {
1115 dev_err(dev, "Failed to enable regulator: %d\n", ret);
1116 return 0;
1117 }
1118
1119 regcache_cache_only(chip->regmap, false);
1120 regcache_mark_dirty(chip->regmap);
1121 ret = pca953x_regcache_sync(dev);
1122 if (ret)
1123 return ret;
1124
1125 ret = regcache_sync(chip->regmap);
1126 if (ret != 0) {
1127 dev_err(dev, "Failed to restore register map: %d\n", ret);
1128 return ret;
1129 }
1130
1131 return 0;
1132}
1133#endif
1134
Ben Dooks6f29c9a2015-12-08 10:19:26 +00001135/* convenience to stop overlong match-table lines */
1136#define OF_953X(__nrgpio, __int) (void *)(__nrgpio | PCA953X_TYPE | __int)
1137#define OF_957X(__nrgpio, __int) (void *)(__nrgpio | PCA957X_TYPE | __int)
1138
Maxime Riparded326202012-11-08 18:01:52 +01001139static const struct of_device_id pca953x_dt_ids[] = {
Ben Dooks6f29c9a2015-12-08 10:19:26 +00001140 { .compatible = "nxp,pca9505", .data = OF_953X(40, PCA_INT), },
1141 { .compatible = "nxp,pca9534", .data = OF_953X( 8, PCA_INT), },
1142 { .compatible = "nxp,pca9535", .data = OF_953X(16, PCA_INT), },
1143 { .compatible = "nxp,pca9536", .data = OF_953X( 4, 0), },
1144 { .compatible = "nxp,pca9537", .data = OF_953X( 4, PCA_INT), },
1145 { .compatible = "nxp,pca9538", .data = OF_953X( 8, PCA_INT), },
1146 { .compatible = "nxp,pca9539", .data = OF_953X(16, PCA_INT), },
1147 { .compatible = "nxp,pca9554", .data = OF_953X( 8, PCA_INT), },
1148 { .compatible = "nxp,pca9555", .data = OF_953X(16, PCA_INT), },
1149 { .compatible = "nxp,pca9556", .data = OF_953X( 8, 0), },
1150 { .compatible = "nxp,pca9557", .data = OF_953X( 8, 0), },
1151 { .compatible = "nxp,pca9574", .data = OF_957X( 8, PCA_INT), },
1152 { .compatible = "nxp,pca9575", .data = OF_957X(16, PCA_INT), },
1153 { .compatible = "nxp,pca9698", .data = OF_953X(40, 0), },
Maxime Riparded326202012-11-08 18:01:52 +01001154
H. Nikolaus Schaller0cdf21b2018-05-17 06:59:47 +02001155 { .compatible = "nxp,pcal6524", .data = OF_953X(24, PCA_LATCH_INT), },
1156 { .compatible = "nxp,pcal9555a", .data = OF_953X(16, PCA_LATCH_INT), },
H. Nikolaus Schaller3a711e02018-03-10 12:00:01 +01001157
Ben Dooks6f29c9a2015-12-08 10:19:26 +00001158 { .compatible = "maxim,max7310", .data = OF_953X( 8, 0), },
1159 { .compatible = "maxim,max7312", .data = OF_953X(16, PCA_INT), },
1160 { .compatible = "maxim,max7313", .data = OF_953X(16, PCA_INT), },
1161 { .compatible = "maxim,max7315", .data = OF_953X( 8, PCA_INT), },
Marek Vasut1208c932016-10-17 18:36:49 +02001162 { .compatible = "maxim,max7318", .data = OF_953X(16, PCA_INT), },
Maxime Riparded326202012-11-08 18:01:52 +01001163
Ben Dooks6f29c9a2015-12-08 10:19:26 +00001164 { .compatible = "ti,pca6107", .data = OF_953X( 8, PCA_INT), },
Vignesh R353661d2016-05-19 12:17:29 +05301165 { .compatible = "ti,pca9536", .data = OF_953X( 4, 0), },
Ben Dooks6f29c9a2015-12-08 10:19:26 +00001166 { .compatible = "ti,tca6408", .data = OF_953X( 8, PCA_INT), },
1167 { .compatible = "ti,tca6416", .data = OF_953X(16, PCA_INT), },
1168 { .compatible = "ti,tca6424", .data = OF_953X(24, PCA_INT), },
Aaron Sierrae73760a2014-02-07 16:36:21 -06001169
Sergei Shtylyov8a64e552017-11-16 23:18:32 +03001170 { .compatible = "onnn,pca9654", .data = OF_953X( 8, PCA_INT), },
Ben Dooks9f49f6d2015-12-08 10:19:25 +00001171
Ben Dooks6f29c9a2015-12-08 10:19:26 +00001172 { .compatible = "exar,xra1202", .data = OF_953X( 8, 0), },
Maxime Riparded326202012-11-08 18:01:52 +01001173 { }
1174};
1175
1176MODULE_DEVICE_TABLE(of, pca953x_dt_ids);
1177
Marek Vasutb7657432018-12-12 02:40:02 +01001178static SIMPLE_DEV_PM_OPS(pca953x_pm_ops, pca953x_suspend, pca953x_resume);
1179
Guennadi Liakhovetskif3dc3632008-02-06 01:39:03 -08001180static struct i2c_driver pca953x_driver = {
eric miao9e60fdc2008-02-04 22:28:26 -08001181 .driver = {
Guennadi Liakhovetskif3dc3632008-02-06 01:39:03 -08001182 .name = "pca953x",
Marek Vasutb7657432018-12-12 02:40:02 +01001183 .pm = &pca953x_pm_ops,
Maxime Riparded326202012-11-08 18:01:52 +01001184 .of_match_table = pca953x_dt_ids,
Andy Shevchenkof32517b2015-10-01 14:20:28 +03001185 .acpi_match_table = ACPI_PTR(pca953x_acpi_ids),
eric miao9e60fdc2008-02-04 22:28:26 -08001186 },
Guennadi Liakhovetskif3dc3632008-02-06 01:39:03 -08001187 .probe = pca953x_probe,
1188 .remove = pca953x_remove,
Jean Delvare3760f732008-04-29 23:11:40 +02001189 .id_table = pca953x_id,
eric miao9e60fdc2008-02-04 22:28:26 -08001190};
1191
Guennadi Liakhovetskif3dc3632008-02-06 01:39:03 -08001192static int __init pca953x_init(void)
eric miao9e60fdc2008-02-04 22:28:26 -08001193{
Guennadi Liakhovetskif3dc3632008-02-06 01:39:03 -08001194 return i2c_add_driver(&pca953x_driver);
eric miao9e60fdc2008-02-04 22:28:26 -08001195}
David Brownell2f8d1192008-10-15 22:03:13 -07001196/* register after i2c postcore initcall and before
1197 * subsys initcalls that may rely on these GPIOs
1198 */
1199subsys_initcall(pca953x_init);
eric miao9e60fdc2008-02-04 22:28:26 -08001200
Guennadi Liakhovetskif3dc3632008-02-06 01:39:03 -08001201static void __exit pca953x_exit(void)
eric miao9e60fdc2008-02-04 22:28:26 -08001202{
Guennadi Liakhovetskif3dc3632008-02-06 01:39:03 -08001203 i2c_del_driver(&pca953x_driver);
eric miao9e60fdc2008-02-04 22:28:26 -08001204}
Guennadi Liakhovetskif3dc3632008-02-06 01:39:03 -08001205module_exit(pca953x_exit);
eric miao9e60fdc2008-02-04 22:28:26 -08001206
1207MODULE_AUTHOR("eric miao <eric.miao@marvell.com>");
Guennadi Liakhovetskif3dc3632008-02-06 01:39:03 -08001208MODULE_DESCRIPTION("GPIO expander driver for PCA953x");
eric miao9e60fdc2008-02-04 22:28:26 -08001209MODULE_LICENSE("GPL");