blob: de67818258cd72e75b927d4735358fd59013d311 [file] [log] [blame]
Catalin Marinas60ffc302012-03-05 11:49:27 +00001/*
2 * Based on arch/arm/kernel/traps.c
3 *
4 * Copyright (C) 1995-2009 Russell King
5 * Copyright (C) 2012 ARM Ltd.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
Dave P Martin9fb74102015-07-24 16:37:48 +010020#include <linux/bug.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000021#include <linux/signal.h>
22#include <linux/personality.h>
23#include <linux/kallsyms.h>
24#include <linux/spinlock.h>
25#include <linux/uaccess.h>
26#include <linux/hardirq.h>
27#include <linux/kdebug.h>
28#include <linux/module.h>
29#include <linux/kexec.h>
30#include <linux/delay.h>
31#include <linux/init.h>
Ingo Molnar3f07c012017-02-08 18:51:30 +010032#include <linux/sched/signal.h>
Ingo Molnarb17b0152017-02-08 18:51:35 +010033#include <linux/sched/debug.h>
Ingo Molnar68db0cf2017-02-08 18:51:37 +010034#include <linux/sched/task_stack.h>
Mark Rutland872d8322017-07-14 20:30:35 +010035#include <linux/sizes.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000036#include <linux/syscalls.h>
Ingo Molnar589ee622017-02-04 00:16:44 +010037#include <linux/mm_types.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000038
39#include <asm/atomic.h>
Dave P Martin9fb74102015-07-24 16:37:48 +010040#include <asm/bug.h>
Dave Martinc0cda3b2018-03-26 15:12:28 +010041#include <asm/cpufeature.h>
James Morse0fbeb312017-11-02 12:12:34 +000042#include <asm/daifflags.h>
Will Deacon1442b6e2013-03-16 08:48:13 +000043#include <asm/debug-monitors.h>
Mark Rutland60a1f022014-11-18 12:16:30 +000044#include <asm/esr.h>
Dave P Martin9fb74102015-07-24 16:37:48 +010045#include <asm/insn.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000046#include <asm/traps.h>
Mark Rutland872d8322017-07-14 20:30:35 +010047#include <asm/smp.h>
Mark Rutlanda9ea0012016-11-03 20:23:05 +000048#include <asm/stack_pointer.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000049#include <asm/stacktrace.h>
50#include <asm/exception.h>
51#include <asm/system_misc.h>
Andre Przywara7dd01ae2016-06-28 18:07:32 +010052#include <asm/sysreg.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000053
54static const char *handler[]= {
55 "Synchronous Abort",
56 "IRQ",
57 "FIQ",
58 "Error"
59};
60
Michael Weiser5ee39a72018-02-01 23:13:38 +010061int show_unhandled_signals = 0;
Catalin Marinas60ffc302012-03-05 11:49:27 +000062
Jungseok Lee9f93f3e2015-10-17 14:28:11 +000063static void dump_backtrace_entry(unsigned long where)
Catalin Marinas60ffc302012-03-05 11:49:27 +000064{
Will Deacona25ffd32017-10-19 13:19:20 +010065 printk(" %pS\n", (void *)where);
Catalin Marinas60ffc302012-03-05 11:49:27 +000066}
67
Mark Rutlandc5cea062016-06-13 11:15:14 +010068static void __dump_instr(const char *lvl, struct pt_regs *regs)
Catalin Marinas60ffc302012-03-05 11:49:27 +000069{
70 unsigned long addr = instruction_pointer(regs);
Catalin Marinas60ffc302012-03-05 11:49:27 +000071 char str[sizeof("00000000 ") * 5 + 2 + 1], *p = str;
72 int i;
73
Catalin Marinas60ffc302012-03-05 11:49:27 +000074 for (i = -4; i < 1; i++) {
75 unsigned int val, bad;
76
Mark Rutland7a7003b2017-11-02 16:12:03 +000077 bad = get_user(val, &((u32 *)addr)[i]);
Catalin Marinas60ffc302012-03-05 11:49:27 +000078
79 if (!bad)
80 p += sprintf(p, i == 0 ? "(%08x) " : "%08x ", val);
81 else {
82 p += sprintf(p, "bad PC value");
83 break;
84 }
85 }
86 printk("%sCode: %s\n", lvl, str);
Mark Rutlandc5cea062016-06-13 11:15:14 +010087}
Catalin Marinas60ffc302012-03-05 11:49:27 +000088
Mark Rutlandc5cea062016-06-13 11:15:14 +010089static void dump_instr(const char *lvl, struct pt_regs *regs)
90{
91 if (!user_mode(regs)) {
92 mm_segment_t fs = get_fs();
93 set_fs(KERNEL_DS);
94 __dump_instr(lvl, regs);
95 set_fs(fs);
96 } else {
97 __dump_instr(lvl, regs);
98 }
Catalin Marinas60ffc302012-03-05 11:49:27 +000099}
100
Kefeng Wang1149aad2017-05-09 09:53:37 +0800101void dump_backtrace(struct pt_regs *regs, struct task_struct *tsk)
Catalin Marinas60ffc302012-03-05 11:49:27 +0000102{
103 struct stackframe frame;
AKASHI Takahiro20380bb2015-12-15 17:33:41 +0900104 int skip;
Catalin Marinas60ffc302012-03-05 11:49:27 +0000105
Mark Rutlandb5e73072016-09-23 17:55:05 +0100106 pr_debug("%s(regs = %p tsk = %p)\n", __func__, regs, tsk);
107
108 if (!tsk)
109 tsk = current;
110
Mark Rutland9bbd4c52016-11-03 20:23:08 +0000111 if (!try_get_task_stack(tsk))
112 return;
113
AKASHI Takahiro20380bb2015-12-15 17:33:41 +0900114 if (tsk == current) {
Catalin Marinas60ffc302012-03-05 11:49:27 +0000115 frame.fp = (unsigned long)__builtin_frame_address(0);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000116 frame.pc = (unsigned long)dump_backtrace;
117 } else {
118 /*
119 * task blocked in __switch_to
120 */
121 frame.fp = thread_saved_fp(tsk);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000122 frame.pc = thread_saved_pc(tsk);
123 }
AKASHI Takahiro20380bb2015-12-15 17:33:41 +0900124#ifdef CONFIG_FUNCTION_GRAPH_TRACER
125 frame.graph = tsk->curr_ret_stack;
126#endif
Catalin Marinas60ffc302012-03-05 11:49:27 +0000127
AKASHI Takahiro20380bb2015-12-15 17:33:41 +0900128 skip = !!regs;
Will Deaconc9cd0ed2015-12-21 16:44:27 +0000129 printk("Call trace:\n");
Will Deacona25ffd32017-10-19 13:19:20 +0100130 do {
AKASHI Takahiro20380bb2015-12-15 17:33:41 +0900131 /* skip until specified stack frame */
132 if (!skip) {
Ard Biesheuvel73267492017-07-22 18:45:33 +0100133 dump_backtrace_entry(frame.pc);
AKASHI Takahiro20380bb2015-12-15 17:33:41 +0900134 } else if (frame.fp == regs->regs[29]) {
135 skip = 0;
136 /*
137 * Mostly, this is the case where this function is
138 * called in panic/abort. As exception handler's
139 * stack frame does not contain the corresponding pc
140 * at which an exception has taken place, use regs->pc
141 * instead.
142 */
143 dump_backtrace_entry(regs->pc);
144 }
Will Deacona25ffd32017-10-19 13:19:20 +0100145 } while (!unwind_frame(tsk, &frame));
Mark Rutland9bbd4c52016-11-03 20:23:08 +0000146
147 put_task_stack(tsk);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000148}
149
Catalin Marinas60ffc302012-03-05 11:49:27 +0000150void show_stack(struct task_struct *tsk, unsigned long *sp)
151{
152 dump_backtrace(NULL, tsk);
153 barrier();
154}
155
156#ifdef CONFIG_PREEMPT
157#define S_PREEMPT " PREEMPT"
158#else
159#define S_PREEMPT ""
160#endif
Catalin Marinas60ffc302012-03-05 11:49:27 +0000161#define S_SMP " SMP"
Catalin Marinas60ffc302012-03-05 11:49:27 +0000162
Mark Rutland876e7a32016-11-03 20:23:06 +0000163static int __die(const char *str, int err, struct pt_regs *regs)
Catalin Marinas60ffc302012-03-05 11:49:27 +0000164{
Mark Rutland876e7a32016-11-03 20:23:06 +0000165 struct task_struct *tsk = current;
Catalin Marinas60ffc302012-03-05 11:49:27 +0000166 static int die_counter;
167 int ret;
168
169 pr_emerg("Internal error: %s: %x [#%d]" S_PREEMPT S_SMP "\n",
170 str, err, ++die_counter);
171
172 /* trap and error numbers are mostly meaningless on ARM */
173 ret = notify_die(DIE_OOPS, str, regs, err, 0, SIGSEGV);
174 if (ret == NOTIFY_STOP)
175 return ret;
176
177 print_modules();
178 __show_regs(regs);
179 pr_emerg("Process %.*s (pid: %d, stack limit = 0x%p)\n",
Mark Rutland876e7a32016-11-03 20:23:06 +0000180 TASK_COMM_LEN, tsk->comm, task_pid_nr(tsk),
181 end_of_stack(tsk));
Catalin Marinas60ffc302012-03-05 11:49:27 +0000182
Mark Rutland7ceb3a12016-06-13 11:15:15 +0100183 if (!user_mode(regs)) {
Catalin Marinas60ffc302012-03-05 11:49:27 +0000184 dump_backtrace(regs, tsk);
185 dump_instr(KERN_EMERG, regs);
186 }
187
188 return ret;
189}
190
191static DEFINE_RAW_SPINLOCK(die_lock);
192
193/*
194 * This function is protected against re-entrancy.
195 */
196void die(const char *str, struct pt_regs *regs, int err)
197{
Catalin Marinas60ffc302012-03-05 11:49:27 +0000198 int ret;
Qiao Zhou6f44a0b2017-07-07 17:29:34 +0800199 unsigned long flags;
200
201 raw_spin_lock_irqsave(&die_lock, flags);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000202
203 oops_enter();
204
Catalin Marinas60ffc302012-03-05 11:49:27 +0000205 console_verbose();
206 bust_spinlocks(1);
Mark Rutland876e7a32016-11-03 20:23:06 +0000207 ret = __die(str, err, regs);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000208
Mark Rutland876e7a32016-11-03 20:23:06 +0000209 if (regs && kexec_should_crash(current))
Catalin Marinas60ffc302012-03-05 11:49:27 +0000210 crash_kexec(regs);
211
212 bust_spinlocks(0);
Rusty Russell373d4d02013-01-21 17:17:39 +1030213 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000214 oops_exit();
215
216 if (in_interrupt())
217 panic("Fatal exception in interrupt");
218 if (panic_on_oops)
219 panic("Fatal exception");
Qiao Zhou6f44a0b2017-07-07 17:29:34 +0800220
221 raw_spin_unlock_irqrestore(&die_lock, flags);
222
Catalin Marinas60ffc302012-03-05 11:49:27 +0000223 if (ret != NOTIFY_STOP)
224 do_exit(SIGSEGV);
225}
226
Eric W. Biederman1628a7c2018-09-22 00:52:21 +0200227static void arm64_show_signal(int signo, const char *str)
Will Deacona26731d2018-02-20 15:08:51 +0000228{
229 static DEFINE_RATELIMIT_STATE(rs, DEFAULT_RATELIMIT_INTERVAL,
230 DEFAULT_RATELIMIT_BURST);
Eric W. Biederman24b8f792018-09-22 00:38:41 +0200231 struct task_struct *tsk = current;
Will Deacona1ece822018-02-20 13:46:05 +0000232 unsigned int esr = tsk->thread.fault_code;
233 struct pt_regs *regs = task_pt_regs(tsk);
234
Eric W. Biederman1628a7c2018-09-22 00:52:21 +0200235 /* Leave if the signal won't be shown */
236 if (!show_unhandled_signals ||
237 !unhandled_signal(tsk, signo) ||
238 !__ratelimit(&rs))
239 return;
Will Deacona1ece822018-02-20 13:46:05 +0000240
241 pr_info("%s[%d]: unhandled exception: ", tsk->comm, task_pid_nr(tsk));
242 if (esr)
243 pr_cont("%s, ESR 0x%08x, ", esr_get_class_string(esr), esr);
244
245 pr_cont("%s", str);
246 print_vma_addr(KERN_CONT " in ", regs->pc);
247 pr_cont("\n");
248 __show_regs(regs);
Eric W. Biederman1628a7c2018-09-22 00:52:21 +0200249}
Will Deacona1ece822018-02-20 13:46:05 +0000250
Eric W. Biedermanfeca3552018-09-22 10:26:57 +0200251void arm64_force_sig_fault(int signo, int code, void __user *addr,
252 const char *str)
253{
254 arm64_show_signal(signo, str);
255 force_sig_fault(signo, code, addr, current);
256}
257
Eric W. Biedermanb4d55572018-09-22 10:37:15 +0200258void arm64_force_sig_mceerr(int code, void __user *addr, short lsb,
259 const char *str)
260{
261 arm64_show_signal(SIGBUS, str);
262 force_sig_mceerr(code, addr, lsb, current);
263}
264
Catalin Marinas60ffc302012-03-05 11:49:27 +0000265void arm64_notify_die(const char *str, struct pt_regs *regs,
Eric W. Biederman6fa998e2018-09-21 17:24:40 +0200266 int signo, int sicode, void __user *addr,
267 int err)
Catalin Marinas60ffc302012-03-05 11:49:27 +0000268{
Catalin Marinas91413002014-04-06 23:04:12 +0100269 if (user_mode(regs)) {
Will Deacona1ece822018-02-20 13:46:05 +0000270 WARN_ON(regs != current_pt_regs());
Catalin Marinas91413002014-04-06 23:04:12 +0100271 current->thread.fault_address = 0;
272 current->thread.fault_code = err;
Eric W. Biederman6fa998e2018-09-21 17:24:40 +0200273
Eric W. Biedermanfeca3552018-09-22 10:26:57 +0200274 arm64_force_sig_fault(signo, sicode, addr, str);
Catalin Marinas91413002014-04-06 23:04:12 +0100275 } else {
Catalin Marinas60ffc302012-03-05 11:49:27 +0000276 die(str, regs, err);
Catalin Marinas91413002014-04-06 23:04:12 +0100277 }
Catalin Marinas60ffc302012-03-05 11:49:27 +0000278}
279
Julien Thierry6436bee2017-10-25 10:04:33 +0100280void arm64_skip_faulting_instruction(struct pt_regs *regs, unsigned long size)
281{
282 regs->pc += size;
283
284 /*
285 * If we were single stepping, we want to get the step exception after
286 * we return from the trap.
287 */
Mark Rutland9478f192018-04-03 11:22:51 +0100288 if (user_mode(regs))
289 user_fastforward_single_step(current);
Julien Thierry6436bee2017-10-25 10:04:33 +0100290}
291
Punit Agrawal9b79f522014-11-18 11:41:22 +0000292static LIST_HEAD(undef_hook);
293static DEFINE_RAW_SPINLOCK(undef_lock);
294
295void register_undef_hook(struct undef_hook *hook)
296{
297 unsigned long flags;
298
299 raw_spin_lock_irqsave(&undef_lock, flags);
300 list_add(&hook->node, &undef_hook);
301 raw_spin_unlock_irqrestore(&undef_lock, flags);
302}
303
304void unregister_undef_hook(struct undef_hook *hook)
305{
306 unsigned long flags;
307
308 raw_spin_lock_irqsave(&undef_lock, flags);
309 list_del(&hook->node);
310 raw_spin_unlock_irqrestore(&undef_lock, flags);
311}
312
313static int call_undef_hook(struct pt_regs *regs)
314{
315 struct undef_hook *hook;
316 unsigned long flags;
317 u32 instr;
318 int (*fn)(struct pt_regs *regs, u32 instr) = NULL;
319 void __user *pc = (void __user *)instruction_pointer(regs);
320
321 if (!user_mode(regs))
322 return 1;
323
324 if (compat_thumb_mode(regs)) {
325 /* 16-bit Thumb instruction */
Luc Van Oostenryck6cf5d4a2017-06-28 16:55:55 +0200326 __le16 instr_le;
327 if (get_user(instr_le, (__le16 __user *)pc))
Punit Agrawal9b79f522014-11-18 11:41:22 +0000328 goto exit;
Luc Van Oostenryck6cf5d4a2017-06-28 16:55:55 +0200329 instr = le16_to_cpu(instr_le);
Punit Agrawal9b79f522014-11-18 11:41:22 +0000330 if (aarch32_insn_is_wide(instr)) {
331 u32 instr2;
332
Luc Van Oostenryck6cf5d4a2017-06-28 16:55:55 +0200333 if (get_user(instr_le, (__le16 __user *)(pc + 2)))
Punit Agrawal9b79f522014-11-18 11:41:22 +0000334 goto exit;
Luc Van Oostenryck6cf5d4a2017-06-28 16:55:55 +0200335 instr2 = le16_to_cpu(instr_le);
Punit Agrawal9b79f522014-11-18 11:41:22 +0000336 instr = (instr << 16) | instr2;
337 }
338 } else {
339 /* 32-bit ARM instruction */
Luc Van Oostenryck6cf5d4a2017-06-28 16:55:55 +0200340 __le32 instr_le;
341 if (get_user(instr_le, (__le32 __user *)pc))
Punit Agrawal9b79f522014-11-18 11:41:22 +0000342 goto exit;
Luc Van Oostenryck6cf5d4a2017-06-28 16:55:55 +0200343 instr = le32_to_cpu(instr_le);
Punit Agrawal9b79f522014-11-18 11:41:22 +0000344 }
345
346 raw_spin_lock_irqsave(&undef_lock, flags);
347 list_for_each_entry(hook, &undef_hook, node)
348 if ((instr & hook->instr_mask) == hook->instr_val &&
349 (regs->pstate & hook->pstate_mask) == hook->pstate_val)
350 fn = hook->fn;
351
352 raw_spin_unlock_irqrestore(&undef_lock, flags);
353exit:
354 return fn ? fn(regs, instr) : 1;
355}
356
Will Deacon2c9120f32018-02-20 14:16:29 +0000357void force_signal_inject(int signal, int code, unsigned long address)
Catalin Marinas60ffc302012-03-05 11:49:27 +0000358{
Andre Przywara390bf172016-06-28 18:07:31 +0100359 const char *desc;
Will Deacon2c9120f32018-02-20 14:16:29 +0000360 struct pt_regs *regs = current_pt_regs();
361
Andre Przywara390bf172016-06-28 18:07:31 +0100362 switch (signal) {
363 case SIGILL:
364 desc = "undefined instruction";
365 break;
366 case SIGSEGV:
367 desc = "illegal memory access";
368 break;
369 default:
Dave Martinbc0ee472017-10-31 15:51:05 +0000370 desc = "unknown or unrecoverable error";
Andre Przywara390bf172016-06-28 18:07:31 +0100371 break;
372 }
373
Will Deacona7e6f1c2018-02-20 18:08:40 +0000374 /* Force signals we don't understand to SIGKILL */
Mark Rutlandb2d71b32018-04-16 16:45:01 +0100375 if (WARN_ON(signal != SIGKILL &&
Will Deacona7e6f1c2018-02-20 18:08:40 +0000376 siginfo_layout(signal, code) != SIL_FAULT)) {
377 signal = SIGKILL;
378 }
379
Eric W. Biederman6fa998e2018-09-21 17:24:40 +0200380 arm64_notify_die(desc, regs, signal, code, (void __user *)address, 0);
Andre Przywara390bf172016-06-28 18:07:31 +0100381}
382
383/*
384 * Set up process info to signal segmentation fault - called on access error.
385 */
Will Deacon2c9120f32018-02-20 14:16:29 +0000386void arm64_notify_segfault(unsigned long addr)
Andre Przywara390bf172016-06-28 18:07:31 +0100387{
388 int code;
389
390 down_read(&current->mm->mmap_sem);
391 if (find_vma(current->mm, addr) == NULL)
392 code = SEGV_MAPERR;
393 else
394 code = SEGV_ACCERR;
395 up_read(&current->mm->mmap_sem);
396
Will Deacon2c9120f32018-02-20 14:16:29 +0000397 force_signal_inject(SIGSEGV, code, addr);
Andre Przywara390bf172016-06-28 18:07:31 +0100398}
399
400asmlinkage void __exception do_undefinstr(struct pt_regs *regs)
401{
Catalin Marinas60ffc302012-03-05 11:49:27 +0000402 /* check for AArch32 breakpoint instructions */
Will Deacon1442b6e2013-03-16 08:48:13 +0000403 if (!aarch32_break_handler(regs))
Catalin Marinas60ffc302012-03-05 11:49:27 +0000404 return;
Catalin Marinas60ffc302012-03-05 11:49:27 +0000405
Punit Agrawal9b79f522014-11-18 11:41:22 +0000406 if (call_undef_hook(regs) == 0)
407 return;
408
Will Deacon2c9120f32018-02-20 14:16:29 +0000409 force_signal_inject(SIGILL, ILL_ILLOPC, regs->pc);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000410}
411
Dave Martinc0cda3b2018-03-26 15:12:28 +0100412void cpu_enable_cache_maint_trap(const struct arm64_cpu_capabilities *__unused)
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100413{
Mark Rutland25be5972018-07-11 14:56:38 +0100414 sysreg_clear_set(sctlr_el1, SCTLR_EL1_UCI, 0);
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100415}
416
417#define __user_cache_maint(insn, address, res) \
Kristina Martsenko81cddd62017-05-03 16:37:45 +0100418 if (address >= user_addr_max()) { \
Andre Przywara87261d12016-10-19 14:40:54 +0100419 res = -EFAULT; \
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100420 } else { \
421 uaccess_ttbr0_enable(); \
Andre Przywara87261d12016-10-19 14:40:54 +0100422 asm volatile ( \
423 "1: " insn ", %1\n" \
424 " mov %w0, #0\n" \
425 "2:\n" \
426 " .pushsection .fixup,\"ax\"\n" \
427 " .align 2\n" \
428 "3: mov %w0, %w2\n" \
429 " b 2b\n" \
430 " .popsection\n" \
431 _ASM_EXTABLE(1b, 3b) \
432 : "=r" (res) \
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100433 : "r" (address), "i" (-EFAULT)); \
434 uaccess_ttbr0_disable(); \
435 }
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100436
Suzuki K Poulose9dbd5bb2016-09-09 14:07:15 +0100437static void user_cache_maint_handler(unsigned int esr, struct pt_regs *regs)
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100438{
439 unsigned long address;
Suzuki K Poulose9dbd5bb2016-09-09 14:07:15 +0100440 int rt = (esr & ESR_ELx_SYS64_ISS_RT_MASK) >> ESR_ELx_SYS64_ISS_RT_SHIFT;
441 int crm = (esr & ESR_ELx_SYS64_ISS_CRM_MASK) >> ESR_ELx_SYS64_ISS_CRM_SHIFT;
442 int ret = 0;
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100443
Kristina Martsenko81cddd62017-05-03 16:37:45 +0100444 address = untagged_addr(pt_regs_read_reg(regs, rt));
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100445
Suzuki K Poulose9dbd5bb2016-09-09 14:07:15 +0100446 switch (crm) {
447 case ESR_ELx_SYS64_ISS_CRM_DC_CVAU: /* DC CVAU, gets promoted */
448 __user_cache_maint("dc civac", address, ret);
449 break;
450 case ESR_ELx_SYS64_ISS_CRM_DC_CVAC: /* DC CVAC, gets promoted */
451 __user_cache_maint("dc civac", address, ret);
452 break;
Robin Murphye1bc5d12017-07-25 11:55:41 +0100453 case ESR_ELx_SYS64_ISS_CRM_DC_CVAP: /* DC CVAP */
454 __user_cache_maint("sys 3, c7, c12, 1", address, ret);
455 break;
Suzuki K Poulose9dbd5bb2016-09-09 14:07:15 +0100456 case ESR_ELx_SYS64_ISS_CRM_DC_CIVAC: /* DC CIVAC */
457 __user_cache_maint("dc civac", address, ret);
458 break;
459 case ESR_ELx_SYS64_ISS_CRM_IC_IVAU: /* IC IVAU */
460 __user_cache_maint("ic ivau", address, ret);
461 break;
462 default:
Will Deacon2c9120f32018-02-20 14:16:29 +0000463 force_signal_inject(SIGILL, ILL_ILLOPC, regs->pc);
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100464 return;
465 }
466
467 if (ret)
Will Deacon2c9120f32018-02-20 14:16:29 +0000468 arm64_notify_segfault(address);
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100469 else
Julien Thierry6436bee2017-10-25 10:04:33 +0100470 arm64_skip_faulting_instruction(regs, AARCH64_INSN_SIZE);
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100471}
472
Suzuki K Poulose116c81f2016-09-09 14:07:16 +0100473static void ctr_read_handler(unsigned int esr, struct pt_regs *regs)
474{
475 int rt = (esr & ESR_ELx_SYS64_ISS_RT_MASK) >> ESR_ELx_SYS64_ISS_RT_SHIFT;
Mark Rutland8b6e70f2017-02-09 15:19:19 +0000476 unsigned long val = arm64_ftr_reg_user_value(&arm64_ftr_reg_ctrel0);
Suzuki K Poulose116c81f2016-09-09 14:07:16 +0100477
Mark Rutland8b6e70f2017-02-09 15:19:19 +0000478 pt_regs_write_reg(regs, rt, val);
479
Julien Thierry6436bee2017-10-25 10:04:33 +0100480 arm64_skip_faulting_instruction(regs, AARCH64_INSN_SIZE);
Suzuki K Poulose116c81f2016-09-09 14:07:16 +0100481}
482
Marc Zyngier6126ce02017-02-01 11:48:58 +0000483static void cntvct_read_handler(unsigned int esr, struct pt_regs *regs)
484{
485 int rt = (esr & ESR_ELx_SYS64_ISS_RT_MASK) >> ESR_ELx_SYS64_ISS_RT_SHIFT;
486
487 pt_regs_write_reg(regs, rt, arch_counter_get_cntvct());
Julien Thierry6436bee2017-10-25 10:04:33 +0100488 arm64_skip_faulting_instruction(regs, AARCH64_INSN_SIZE);
Marc Zyngier6126ce02017-02-01 11:48:58 +0000489}
490
Marc Zyngier98421192017-04-24 09:04:03 +0100491static void cntfrq_read_handler(unsigned int esr, struct pt_regs *regs)
492{
493 int rt = (esr & ESR_ELx_SYS64_ISS_RT_MASK) >> ESR_ELx_SYS64_ISS_RT_SHIFT;
494
Marc Zyngierc6f97ad2017-07-21 18:15:27 +0100495 pt_regs_write_reg(regs, rt, arch_timer_get_rate());
Julien Thierry6436bee2017-10-25 10:04:33 +0100496 arm64_skip_faulting_instruction(regs, AARCH64_INSN_SIZE);
Marc Zyngier98421192017-04-24 09:04:03 +0100497}
498
Suzuki K Poulose9dbd5bb2016-09-09 14:07:15 +0100499struct sys64_hook {
500 unsigned int esr_mask;
501 unsigned int esr_val;
502 void (*handler)(unsigned int esr, struct pt_regs *regs);
503};
504
505static struct sys64_hook sys64_hooks[] = {
506 {
507 .esr_mask = ESR_ELx_SYS64_ISS_EL0_CACHE_OP_MASK,
508 .esr_val = ESR_ELx_SYS64_ISS_EL0_CACHE_OP_VAL,
509 .handler = user_cache_maint_handler,
510 },
Suzuki K Poulose116c81f2016-09-09 14:07:16 +0100511 {
512 /* Trap read access to CTR_EL0 */
513 .esr_mask = ESR_ELx_SYS64_ISS_SYS_OP_MASK,
514 .esr_val = ESR_ELx_SYS64_ISS_SYS_CTR_READ,
515 .handler = ctr_read_handler,
516 },
Marc Zyngier6126ce02017-02-01 11:48:58 +0000517 {
518 /* Trap read access to CNTVCT_EL0 */
519 .esr_mask = ESR_ELx_SYS64_ISS_SYS_OP_MASK,
520 .esr_val = ESR_ELx_SYS64_ISS_SYS_CNTVCT,
521 .handler = cntvct_read_handler,
522 },
Marc Zyngier98421192017-04-24 09:04:03 +0100523 {
524 /* Trap read access to CNTFRQ_EL0 */
525 .esr_mask = ESR_ELx_SYS64_ISS_SYS_OP_MASK,
526 .esr_val = ESR_ELx_SYS64_ISS_SYS_CNTFRQ,
527 .handler = cntfrq_read_handler,
528 },
Suzuki K Poulose9dbd5bb2016-09-09 14:07:15 +0100529 {},
530};
531
532asmlinkage void __exception do_sysinstr(unsigned int esr, struct pt_regs *regs)
533{
534 struct sys64_hook *hook;
535
536 for (hook = sys64_hooks; hook->handler; hook++)
537 if ((hook->esr_mask & esr) == hook->esr_val) {
538 hook->handler(esr, regs);
539 return;
540 }
541
Mark Rutland49f6cba2017-01-27 16:15:38 +0000542 /*
543 * New SYS instructions may previously have been undefined at EL0. Fall
544 * back to our usual undefined instruction handler so that we handle
545 * these consistently.
546 */
547 do_undefinstr(regs);
Suzuki K Poulose9dbd5bb2016-09-09 14:07:15 +0100548}
549
Mark Rutland60a1f022014-11-18 12:16:30 +0000550static const char *esr_class_str[] = {
551 [0 ... ESR_ELx_EC_MAX] = "UNRECOGNIZED EC",
552 [ESR_ELx_EC_UNKNOWN] = "Unknown/Uncategorized",
553 [ESR_ELx_EC_WFx] = "WFI/WFE",
554 [ESR_ELx_EC_CP15_32] = "CP15 MCR/MRC",
555 [ESR_ELx_EC_CP15_64] = "CP15 MCRR/MRRC",
556 [ESR_ELx_EC_CP14_MR] = "CP14 MCR/MRC",
557 [ESR_ELx_EC_CP14_LS] = "CP14 LDC/STC",
558 [ESR_ELx_EC_FP_ASIMD] = "ASIMD",
559 [ESR_ELx_EC_CP10_ID] = "CP10 MRC/VMRS",
560 [ESR_ELx_EC_CP14_64] = "CP14 MCRR/MRRC",
561 [ESR_ELx_EC_ILL] = "PSTATE.IL",
562 [ESR_ELx_EC_SVC32] = "SVC (AArch32)",
563 [ESR_ELx_EC_HVC32] = "HVC (AArch32)",
564 [ESR_ELx_EC_SMC32] = "SMC (AArch32)",
565 [ESR_ELx_EC_SVC64] = "SVC (AArch64)",
566 [ESR_ELx_EC_HVC64] = "HVC (AArch64)",
567 [ESR_ELx_EC_SMC64] = "SMC (AArch64)",
568 [ESR_ELx_EC_SYS64] = "MSR/MRS (AArch64)",
Dave Martin67236562017-10-31 15:51:00 +0000569 [ESR_ELx_EC_SVE] = "SVE",
Mark Rutland60a1f022014-11-18 12:16:30 +0000570 [ESR_ELx_EC_IMP_DEF] = "EL3 IMP DEF",
571 [ESR_ELx_EC_IABT_LOW] = "IABT (lower EL)",
572 [ESR_ELx_EC_IABT_CUR] = "IABT (current EL)",
573 [ESR_ELx_EC_PC_ALIGN] = "PC Alignment",
574 [ESR_ELx_EC_DABT_LOW] = "DABT (lower EL)",
575 [ESR_ELx_EC_DABT_CUR] = "DABT (current EL)",
576 [ESR_ELx_EC_SP_ALIGN] = "SP Alignment",
577 [ESR_ELx_EC_FP_EXC32] = "FP (AArch32)",
578 [ESR_ELx_EC_FP_EXC64] = "FP (AArch64)",
579 [ESR_ELx_EC_SERROR] = "SError",
580 [ESR_ELx_EC_BREAKPT_LOW] = "Breakpoint (lower EL)",
581 [ESR_ELx_EC_BREAKPT_CUR] = "Breakpoint (current EL)",
582 [ESR_ELx_EC_SOFTSTP_LOW] = "Software Step (lower EL)",
583 [ESR_ELx_EC_SOFTSTP_CUR] = "Software Step (current EL)",
584 [ESR_ELx_EC_WATCHPT_LOW] = "Watchpoint (lower EL)",
585 [ESR_ELx_EC_WATCHPT_CUR] = "Watchpoint (current EL)",
586 [ESR_ELx_EC_BKPT32] = "BKPT (AArch32)",
587 [ESR_ELx_EC_VECTOR32] = "Vector catch (AArch32)",
588 [ESR_ELx_EC_BRK64] = "BRK (AArch64)",
589};
590
591const char *esr_get_class_string(u32 esr)
592{
Mark Rutland275f3442016-05-31 12:33:01 +0100593 return esr_class_str[ESR_ELx_EC(esr)];
Mark Rutland60a1f022014-11-18 12:16:30 +0000594}
595
Catalin Marinas60ffc302012-03-05 11:49:27 +0000596/*
Mark Rutland7d9e8f72017-01-18 17:23:41 +0000597 * bad_mode handles the impossible case in the exception vector. This is always
598 * fatal.
Catalin Marinas60ffc302012-03-05 11:49:27 +0000599 */
600asmlinkage void bad_mode(struct pt_regs *regs, int reason, unsigned int esr)
601{
602 console_verbose();
603
Mark Rutland8051f4d2016-05-31 12:07:47 +0100604 pr_crit("Bad mode in %s handler detected on CPU%d, code 0x%08x -- %s\n",
605 handler[reason], smp_processor_id(), esr,
606 esr_get_class_string(esr));
Mark Rutland7d9e8f72017-01-18 17:23:41 +0000607
608 die("Oops - bad mode", regs, 0);
James Morse0fbeb312017-11-02 12:12:34 +0000609 local_daif_mask();
Mark Rutland7d9e8f72017-01-18 17:23:41 +0000610 panic("bad mode");
611}
612
613/*
614 * bad_el0_sync handles unexpected, but potentially recoverable synchronous
615 * exceptions taken from EL0. Unlike bad_mode, this returns.
616 */
617asmlinkage void bad_el0_sync(struct pt_regs *regs, int reason, unsigned int esr)
618{
Mark Rutland7d9e8f72017-01-18 17:23:41 +0000619 void __user *pc = (void __user *)instruction_pointer(regs);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000620
Mark Rutland7d9e8f72017-01-18 17:23:41 +0000621 current->thread.fault_address = 0;
Will Deacon4e829b62018-02-20 15:18:13 +0000622 current->thread.fault_code = esr;
Mark Rutland7d9e8f72017-01-18 17:23:41 +0000623
Eric W. Biedermanfeca3552018-09-22 10:26:57 +0200624 arm64_force_sig_fault(SIGILL, ILL_ILLOPC, pc,
625 "Bad EL0 synchronous exception");
Catalin Marinas60ffc302012-03-05 11:49:27 +0000626}
627
Mark Rutland872d8322017-07-14 20:30:35 +0100628#ifdef CONFIG_VMAP_STACK
629
630DEFINE_PER_CPU(unsigned long [OVERFLOW_STACK_SIZE/sizeof(long)], overflow_stack)
631 __aligned(16);
632
633asmlinkage void handle_bad_stack(struct pt_regs *regs)
634{
635 unsigned long tsk_stk = (unsigned long)current->stack;
636 unsigned long irq_stk = (unsigned long)this_cpu_read(irq_stack_ptr);
637 unsigned long ovf_stk = (unsigned long)this_cpu_ptr(overflow_stack);
638 unsigned int esr = read_sysreg(esr_el1);
639 unsigned long far = read_sysreg(far_el1);
640
641 console_verbose();
642 pr_emerg("Insufficient stack space to handle exception!");
643
644 pr_emerg("ESR: 0x%08x -- %s\n", esr, esr_get_class_string(esr));
645 pr_emerg("FAR: 0x%016lx\n", far);
646
647 pr_emerg("Task stack: [0x%016lx..0x%016lx]\n",
648 tsk_stk, tsk_stk + THREAD_SIZE);
649 pr_emerg("IRQ stack: [0x%016lx..0x%016lx]\n",
650 irq_stk, irq_stk + THREAD_SIZE);
651 pr_emerg("Overflow stack: [0x%016lx..0x%016lx]\n",
652 ovf_stk, ovf_stk + OVERFLOW_STACK_SIZE);
653
654 __show_regs(regs);
655
656 /*
657 * We use nmi_panic to limit the potential for recusive overflows, and
658 * to get a better stack trace.
659 */
660 nmi_panic(NULL, "kernel stack overflow");
661 cpu_park_loop();
662}
663#endif
664
James Morse6bf0dcf2018-01-15 19:38:57 +0000665void __noreturn arm64_serror_panic(struct pt_regs *regs, u32 esr)
Xie XiuQia92d4d12017-11-02 12:12:42 +0000666{
Xie XiuQia92d4d12017-11-02 12:12:42 +0000667 console_verbose();
668
669 pr_crit("SError Interrupt on CPU%d, code 0x%08x -- %s\n",
670 smp_processor_id(), esr, esr_get_class_string(esr));
James Morse6bf0dcf2018-01-15 19:38:57 +0000671 if (regs)
672 __show_regs(regs);
Xie XiuQia92d4d12017-11-02 12:12:42 +0000673
James Morse6bf0dcf2018-01-15 19:38:57 +0000674 nmi_panic(regs, "Asynchronous SError Interrupt");
675
676 cpu_park_loop();
677 unreachable();
678}
679
680bool arm64_is_fatal_ras_serror(struct pt_regs *regs, unsigned int esr)
681{
682 u32 aet = arm64_ras_serror_get_severity(esr);
683
684 switch (aet) {
685 case ESR_ELx_AET_CE: /* corrected error */
686 case ESR_ELx_AET_UEO: /* restartable, not yet consumed */
687 /*
688 * The CPU can make progress. We may take UEO again as
689 * a more severe error.
690 */
691 return false;
692
693 case ESR_ELx_AET_UEU: /* Uncorrected Unrecoverable */
694 case ESR_ELx_AET_UER: /* Uncorrected Recoverable */
695 /*
696 * The CPU can't make progress. The exception may have
697 * been imprecise.
698 */
699 return true;
700
701 case ESR_ELx_AET_UC: /* Uncontainable or Uncategorized error */
702 default:
703 /* Error has been silently propagated */
704 arm64_serror_panic(regs, esr);
705 }
706}
707
708asmlinkage void do_serror(struct pt_regs *regs, unsigned int esr)
709{
710 nmi_enter();
711
712 /* non-RAS errors are not containable */
713 if (!arm64_is_ras_serror(esr) || arm64_is_fatal_ras_serror(regs, esr))
714 arm64_serror_panic(regs, esr);
715
716 nmi_exit();
Xie XiuQia92d4d12017-11-02 12:12:42 +0000717}
718
Catalin Marinas60ffc302012-03-05 11:49:27 +0000719void __pte_error(const char *file, int line, unsigned long val)
720{
Will Deaconc9cd0ed2015-12-21 16:44:27 +0000721 pr_err("%s:%d: bad pte %016lx.\n", file, line, val);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000722}
723
724void __pmd_error(const char *file, int line, unsigned long val)
725{
Will Deaconc9cd0ed2015-12-21 16:44:27 +0000726 pr_err("%s:%d: bad pmd %016lx.\n", file, line, val);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000727}
728
Jungseok Leec79b954b2014-05-12 18:40:51 +0900729void __pud_error(const char *file, int line, unsigned long val)
730{
Will Deaconc9cd0ed2015-12-21 16:44:27 +0000731 pr_err("%s:%d: bad pud %016lx.\n", file, line, val);
Jungseok Leec79b954b2014-05-12 18:40:51 +0900732}
733
Catalin Marinas60ffc302012-03-05 11:49:27 +0000734void __pgd_error(const char *file, int line, unsigned long val)
735{
Will Deaconc9cd0ed2015-12-21 16:44:27 +0000736 pr_err("%s:%d: bad pgd %016lx.\n", file, line, val);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000737}
738
Dave P Martin9fb74102015-07-24 16:37:48 +0100739/* GENERIC_BUG traps */
740
741int is_valid_bugaddr(unsigned long addr)
742{
743 /*
744 * bug_handler() only called for BRK #BUG_BRK_IMM.
745 * So the answer is trivial -- any spurious instances with no
746 * bug table entry will be rejected by report_bug() and passed
747 * back to the debug-monitors code and handled as a fatal
748 * unexpected debug exception.
749 */
750 return 1;
751}
752
753static int bug_handler(struct pt_regs *regs, unsigned int esr)
754{
755 if (user_mode(regs))
756 return DBG_HOOK_ERROR;
757
758 switch (report_bug(regs->pc, regs)) {
759 case BUG_TRAP_TYPE_BUG:
760 die("Oops - BUG", regs, 0);
761 break;
762
763 case BUG_TRAP_TYPE_WARN:
764 break;
765
766 default:
767 /* unknown/unrecognised bug trap type */
768 return DBG_HOOK_ERROR;
769 }
770
771 /* If thread survives, skip over the BUG instruction and continue: */
Julien Thierry6436bee2017-10-25 10:04:33 +0100772 arm64_skip_faulting_instruction(regs, AARCH64_INSN_SIZE);
Dave P Martin9fb74102015-07-24 16:37:48 +0100773 return DBG_HOOK_HANDLED;
774}
775
776static struct break_hook bug_break_hook = {
777 .esr_val = 0xf2000000 | BUG_BRK_IMM,
778 .esr_mask = 0xffffffff,
779 .fn = bug_handler,
780};
781
782/*
783 * Initial handler for AArch64 BRK exceptions
784 * This handler only used until debug_traps_init().
785 */
786int __init early_brk64(unsigned long addr, unsigned int esr,
787 struct pt_regs *regs)
788{
789 return bug_handler(regs, esr) != DBG_HOOK_HANDLED;
790}
791
792/* This registration must happen early, before debug_traps_init(). */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000793void __init trap_init(void)
794{
Dave P Martin9fb74102015-07-24 16:37:48 +0100795 register_break_hook(&bug_break_hook);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000796}