blob: 8401fcb75d19947c285f50d54e59fd5fe993bd1f [file] [log] [blame]
Vineet Gupta95d69762013-01-18 15:12:19 +05301/*
Vineet Gupta8ea2ddf2015-06-04 15:35:53 +05302 * ARC Cache Management
Vineet Gupta95d69762013-01-18 15:12:19 +05303 *
Vineet Gupta8ea2ddf2015-06-04 15:35:53 +05304 * Copyright (C) 2014-15 Synopsys, Inc. (www.synopsys.com)
Vineet Gupta95d69762013-01-18 15:12:19 +05305 * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
Vineet Gupta95d69762013-01-18 15:12:19 +053010 */
11
12#include <linux/module.h>
13#include <linux/mm.h>
14#include <linux/sched.h>
15#include <linux/cache.h>
16#include <linux/mmu_context.h>
17#include <linux/syscalls.h>
18#include <linux/uaccess.h>
Vineet Gupta4102b532013-05-09 21:54:51 +053019#include <linux/pagemap.h>
Vineet Gupta95d69762013-01-18 15:12:19 +053020#include <asm/cacheflush.h>
21#include <asm/cachectl.h>
22#include <asm/setup.h>
23
Vineet Gupta0d771172014-08-29 10:55:15 +053024#ifdef CONFIG_ISA_ARCV2
25#define USE_RGN_FLSH 1
26#endif
27
Vineet Gupta795f4552015-04-03 12:37:07 +030028static int l2_line_sz;
Vineet Guptacf986d42016-10-13 15:58:59 -070029static int ioc_exists;
Vineet Guptad0e73e22017-01-17 11:09:18 -080030int slc_enable = 1, ioc_enable = 1;
Vineet Guptadeaf7562015-10-24 19:31:16 +053031unsigned long perip_base = ARC_UNCACHED_ADDR_SPACE; /* legacy value for boot */
Vineet Gupta26c01c42016-08-26 15:41:29 -070032unsigned long perip_end = 0xFFFFFFFF; /* legacy value */
Vineet Gupta795f4552015-04-03 12:37:07 +030033
Vineet Gupta28b4af72015-09-14 18:43:42 -070034void (*_cache_line_loop_ic_fn)(phys_addr_t paddr, unsigned long vaddr,
Vineet Gupta7d3d1622017-01-23 19:32:23 -080035 unsigned long sz, const int op, const int full_page);
Vineet Guptabcc4d652015-06-04 14:39:15 +053036
Vineet Guptaf5db19e2016-03-16 15:04:39 +053037void (*__dma_cache_wback_inv)(phys_addr_t start, unsigned long sz);
38void (*__dma_cache_inv)(phys_addr_t start, unsigned long sz);
39void (*__dma_cache_wback)(phys_addr_t start, unsigned long sz);
Alexey Brodkinf2b0b252015-05-25 19:54:28 +030040
Vineet Guptac3441ed2014-02-24 11:42:50 +080041char *arc_cache_mumbojumbo(int c, char *buf, int len)
Vineet Guptaaf617422013-01-18 15:12:24 +053042{
43 int n = 0;
Vineet Guptad1f317d2015-04-06 17:23:57 +053044 struct cpuinfo_arc_cache *p;
Vineet Guptaaf617422013-01-18 15:12:24 +053045
Vineet Guptada40ff42014-06-27 15:49:47 +053046#define PR_CACHE(p, cfg, str) \
Vineet Guptaf64915b2016-12-19 11:24:08 -080047 if (!(p)->line_len) \
Vineet Guptaaf617422013-01-18 15:12:24 +053048 n += scnprintf(buf + n, len - n, str"\t\t: N/A\n"); \
49 else \
50 n += scnprintf(buf + n, len - n, \
Vineet Guptada40ff42014-06-27 15:49:47 +053051 str"\t\t: %uK, %dway/set, %uB Line, %s%s%s\n", \
52 (p)->sz_k, (p)->assoc, (p)->line_len, \
53 (p)->vipt ? "VIPT" : "PIPT", \
54 (p)->alias ? " aliasing" : "", \
Vineet Gupta964cf282015-10-02 19:20:27 +053055 IS_USED_CFG(cfg));
Vineet Guptaaf617422013-01-18 15:12:24 +053056
Vineet Guptada40ff42014-06-27 15:49:47 +053057 PR_CACHE(&cpuinfo_arc700[c].icache, CONFIG_ARC_HAS_ICACHE, "I-Cache");
58 PR_CACHE(&cpuinfo_arc700[c].dcache, CONFIG_ARC_HAS_DCACHE, "D-Cache");
Vineet Guptaaf617422013-01-18 15:12:24 +053059
Vineet Guptad1f317d2015-04-06 17:23:57 +053060 p = &cpuinfo_arc700[c].slc;
Vineet Guptaf64915b2016-12-19 11:24:08 -080061 if (p->line_len)
Vineet Guptad1f317d2015-04-06 17:23:57 +053062 n += scnprintf(buf + n, len - n,
Vineet Gupta79335a22015-06-04 18:30:23 +053063 "SLC\t\t: %uK, %uB Line%s\n",
64 p->sz_k, p->line_len, IS_USED_RUN(slc_enable));
Vineet Guptad1f317d2015-04-06 17:23:57 +053065
Vineet Gupta711c1f22016-10-13 15:53:02 -070066 n += scnprintf(buf + n, len - n, "Peripherals\t: %#lx%s%s\n",
67 perip_base,
68 IS_AVAIL3(ioc_exists, ioc_enable, ", IO-Coherency "));
Alexey Brodkinf2b0b252015-05-25 19:54:28 +030069
Vineet Guptaaf617422013-01-18 15:12:24 +053070 return buf;
71}
72
Vineet Gupta95d69762013-01-18 15:12:19 +053073/*
74 * Read the Cache Build Confuration Registers, Decode them and save into
75 * the cpuinfo structure for later use.
76 * No Validation done here, simply read/convert the BCRs
77 */
Vineet Guptafd0881a22015-08-21 15:06:43 +053078static void read_decode_cache_bcr_arcv2(int cpu)
Vineet Gupta95d69762013-01-18 15:12:19 +053079{
Vineet Guptafd0881a22015-08-21 15:06:43 +053080 struct cpuinfo_arc_cache *p_slc = &cpuinfo_arc700[cpu].slc;
Vineet Guptad1f317d2015-04-06 17:23:57 +053081 struct bcr_generic sbcr;
82
83 struct bcr_slc_cfg {
84#ifdef CONFIG_CPU_BIG_ENDIAN
85 unsigned int pad:24, way:2, lsz:2, sz:4;
86#else
87 unsigned int sz:4, lsz:2, way:2, pad:24;
88#endif
89 } slc_cfg;
90
Alexey Brodkinf2b0b252015-05-25 19:54:28 +030091 struct bcr_clust_cfg {
92#ifdef CONFIG_CPU_BIG_ENDIAN
93 unsigned int pad:7, c:1, num_entries:8, num_cores:8, ver:8;
94#else
95 unsigned int ver:8, num_cores:8, num_entries:8, c:1, pad:7;
96#endif
97 } cbcr;
98
Vineet Gupta26c01c42016-08-26 15:41:29 -070099 struct bcr_volatile {
100#ifdef CONFIG_CPU_BIG_ENDIAN
101 unsigned int start:4, limit:4, pad:22, order:1, disable:1;
102#else
103 unsigned int disable:1, order:1, pad:22, limit:4, start:4;
104#endif
105 } vol;
106
107
Vineet Guptafd0881a22015-08-21 15:06:43 +0530108 READ_BCR(ARC_REG_SLC_BCR, sbcr);
109 if (sbcr.ver) {
110 READ_BCR(ARC_REG_SLC_CFG, slc_cfg);
Vineet Guptafd0881a22015-08-21 15:06:43 +0530111 p_slc->sz_k = 128 << slc_cfg.sz;
112 l2_line_sz = p_slc->line_len = (slc_cfg.lsz == 0) ? 128 : 64;
113 }
114
115 READ_BCR(ARC_REG_CLUSTER_BCR, cbcr);
Vineet Guptacf986d42016-10-13 15:58:59 -0700116 if (cbcr.c)
Vineet Guptafd0881a22015-08-21 15:06:43 +0530117 ioc_exists = 1;
Vineet Guptacf986d42016-10-13 15:58:59 -0700118 else
119 ioc_enable = 0;
Vineet Guptadeaf7562015-10-24 19:31:16 +0530120
Vineet Gupta26c01c42016-08-26 15:41:29 -0700121 /* HS 2.0 didn't have AUX_VOL */
122 if (cpuinfo_arc700[cpu].core.family > 0x51) {
123 READ_BCR(AUX_VOL, vol);
124 perip_base = vol.start << 28;
125 /* HS 3.0 has limit and strict-ordering fields */
126 if (cpuinfo_arc700[cpu].core.family > 0x52)
127 perip_end = (vol.limit << 28) - 1;
128 }
Vineet Guptafd0881a22015-08-21 15:06:43 +0530129}
130
131void read_decode_cache_bcr(void)
132{
133 struct cpuinfo_arc_cache *p_ic, *p_dc;
134 unsigned int cpu = smp_processor_id();
135 struct bcr_cache {
136#ifdef CONFIG_CPU_BIG_ENDIAN
137 unsigned int pad:12, line_len:4, sz:4, config:4, ver:8;
138#else
139 unsigned int ver:8, config:4, sz:4, line_len:4, pad:12;
140#endif
141 } ibcr, dbcr;
142
Vineet Gupta95d69762013-01-18 15:12:19 +0530143 p_ic = &cpuinfo_arc700[cpu].icache;
144 READ_BCR(ARC_REG_IC_BCR, ibcr);
145
Vineet Guptada40ff42014-06-27 15:49:47 +0530146 if (!ibcr.ver)
147 goto dc_chk;
148
Vineet Guptad1f317d2015-04-06 17:23:57 +0530149 if (ibcr.ver <= 3) {
150 BUG_ON(ibcr.config != 3);
151 p_ic->assoc = 2; /* Fixed to 2w set assoc */
152 } else if (ibcr.ver >= 4) {
153 p_ic->assoc = 1 << ibcr.config; /* 1,2,4,8 */
154 }
155
Vineet Gupta95d69762013-01-18 15:12:19 +0530156 p_ic->line_len = 8 << ibcr.line_len;
Vineet Guptada40ff42014-06-27 15:49:47 +0530157 p_ic->sz_k = 1 << (ibcr.sz - 1);
Vineet Guptada40ff42014-06-27 15:49:47 +0530158 p_ic->vipt = 1;
159 p_ic->alias = p_ic->sz_k/p_ic->assoc/TO_KB(PAGE_SIZE) > 1;
Vineet Gupta95d69762013-01-18 15:12:19 +0530160
Vineet Guptada40ff42014-06-27 15:49:47 +0530161dc_chk:
Vineet Gupta95d69762013-01-18 15:12:19 +0530162 p_dc = &cpuinfo_arc700[cpu].dcache;
163 READ_BCR(ARC_REG_DC_BCR, dbcr);
164
Vineet Guptada40ff42014-06-27 15:49:47 +0530165 if (!dbcr.ver)
Vineet Guptad1f317d2015-04-06 17:23:57 +0530166 goto slc_chk;
Vineet Guptada40ff42014-06-27 15:49:47 +0530167
Vineet Guptad1f317d2015-04-06 17:23:57 +0530168 if (dbcr.ver <= 3) {
169 BUG_ON(dbcr.config != 2);
170 p_dc->assoc = 4; /* Fixed to 4w set assoc */
171 p_dc->vipt = 1;
172 p_dc->alias = p_dc->sz_k/p_dc->assoc/TO_KB(PAGE_SIZE) > 1;
173 } else if (dbcr.ver >= 4) {
174 p_dc->assoc = 1 << dbcr.config; /* 1,2,4,8 */
175 p_dc->vipt = 0;
176 p_dc->alias = 0; /* PIPT so can't VIPT alias */
177 }
178
Vineet Gupta95d69762013-01-18 15:12:19 +0530179 p_dc->line_len = 16 << dbcr.line_len;
Vineet Guptada40ff42014-06-27 15:49:47 +0530180 p_dc->sz_k = 1 << (dbcr.sz - 1);
Vineet Guptad1f317d2015-04-06 17:23:57 +0530181
182slc_chk:
Vineet Guptafd0881a22015-08-21 15:06:43 +0530183 if (is_isa_arcv2())
184 read_decode_cache_bcr_arcv2(cpu);
Vineet Gupta95d69762013-01-18 15:12:19 +0530185}
186
187/*
Vineet Gupta8ea2ddf2015-06-04 15:35:53 +0530188 * Line Operation on {I,D}-Cache
Vineet Gupta95d69762013-01-18 15:12:19 +0530189 */
Vineet Gupta95d69762013-01-18 15:12:19 +0530190
191#define OP_INV 0x1
192#define OP_FLUSH 0x2
193#define OP_FLUSH_N_INV 0x3
Vineet Guptabd129762013-09-05 13:43:03 +0530194#define OP_INV_IC 0x4
195
196/*
Vineet Gupta8ea2ddf2015-06-04 15:35:53 +0530197 * I-Cache Aliasing in ARC700 VIPT caches (MMU v1-v3)
198 *
199 * ARC VIPT I-cache uses vaddr to index into cache and paddr to match the tag.
200 * The orig Cache Management Module "CDU" only required paddr to invalidate a
201 * certain line since it sufficed as index in Non-Aliasing VIPT cache-geometry.
202 * Infact for distinct V1,V2,P: all of {V1-P},{V2-P},{P-P} would end up fetching
203 * the exact same line.
204 *
205 * However for larger Caches (way-size > page-size) - i.e. in Aliasing config,
206 * paddr alone could not be used to correctly index the cache.
207 *
208 * ------------------
209 * MMU v1/v2 (Fixed Page Size 8k)
210 * ------------------
211 * The solution was to provide CDU with these additonal vaddr bits. These
212 * would be bits [x:13], x would depend on cache-geometry, 13 comes from
213 * standard page size of 8k.
214 * H/w folks chose [17:13] to be a future safe range, and moreso these 5 bits
215 * of vaddr could easily be "stuffed" in the paddr as bits [4:0] since the
216 * orig 5 bits of paddr were anyways ignored by CDU line ops, as they
217 * represent the offset within cache-line. The adv of using this "clumsy"
218 * interface for additional info was no new reg was needed in CDU programming
219 * model.
220 *
221 * 17:13 represented the max num of bits passable, actual bits needed were
222 * fewer, based on the num-of-aliases possible.
223 * -for 2 alias possibility, only bit 13 needed (32K cache)
224 * -for 4 alias possibility, bits 14:13 needed (64K cache)
225 *
226 * ------------------
227 * MMU v3
228 * ------------------
229 * This ver of MMU supports variable page sizes (1k-16k): although Linux will
230 * only support 8k (default), 16k and 4k.
Andrea Gelmini25474762016-05-21 13:45:35 +0200231 * However from hardware perspective, smaller page sizes aggravate aliasing
Vineet Gupta8ea2ddf2015-06-04 15:35:53 +0530232 * meaning more vaddr bits needed to disambiguate the cache-line-op ;
233 * the existing scheme of piggybacking won't work for certain configurations.
234 * Two new registers IC_PTAG and DC_PTAG inttoduced.
235 * "tag" bits are provided in PTAG, index bits in existing IVIL/IVDL/FLDL regs
Vineet Guptabd129762013-09-05 13:43:03 +0530236 */
Vineet Gupta8ea2ddf2015-06-04 15:35:53 +0530237
Vineet Gupta11e14892014-08-04 08:32:31 -0700238static inline
Vineet Gupta28b4af72015-09-14 18:43:42 -0700239void __cache_line_loop_v2(phys_addr_t paddr, unsigned long vaddr,
Vineet Gupta7d3d1622017-01-23 19:32:23 -0800240 unsigned long sz, const int op, const int full_page)
Vineet Guptabd129762013-09-05 13:43:03 +0530241{
Vineet Gupta11e14892014-08-04 08:32:31 -0700242 unsigned int aux_cmd;
Vineet Guptabd129762013-09-05 13:43:03 +0530243 int num_lines;
244
Vineet Gupta8ea2ddf2015-06-04 15:35:53 +0530245 if (op == OP_INV_IC) {
Vineet Guptabd129762013-09-05 13:43:03 +0530246 aux_cmd = ARC_REG_IC_IVIL;
Vineet Gupta11e14892014-08-04 08:32:31 -0700247 } else {
Vineet Guptabd129762013-09-05 13:43:03 +0530248 /* d$ cmd: INV (discard or wback-n-discard) OR FLUSH (wback) */
Vineet Gupta8ea2ddf2015-06-04 15:35:53 +0530249 aux_cmd = op & OP_INV ? ARC_REG_DC_IVDL : ARC_REG_DC_FLDL;
Vineet Guptabd129762013-09-05 13:43:03 +0530250 }
251
252 /* Ensure we properly floor/ceil the non-line aligned/sized requests
253 * and have @paddr - aligned to cache line and integral @num_lines.
254 * This however can be avoided for page sized since:
255 * -@paddr will be cache-line aligned already (being page aligned)
256 * -@sz will be integral multiple of line size (being page sized).
257 */
Vineet Gupta11e14892014-08-04 08:32:31 -0700258 if (!full_page) {
Vineet Guptabd129762013-09-05 13:43:03 +0530259 sz += paddr & ~CACHE_LINE_MASK;
260 paddr &= CACHE_LINE_MASK;
261 vaddr &= CACHE_LINE_MASK;
262 }
263
264 num_lines = DIV_ROUND_UP(sz, L1_CACHE_BYTES);
265
Vineet Guptabd129762013-09-05 13:43:03 +0530266 /* MMUv2 and before: paddr contains stuffed vaddrs bits */
267 paddr |= (vaddr >> PAGE_SHIFT) & 0x1F;
Vineet Guptabd129762013-09-05 13:43:03 +0530268
269 while (num_lines-- > 0) {
Vineet Gupta11e14892014-08-04 08:32:31 -0700270 write_aux_reg(aux_cmd, paddr);
271 paddr += L1_CACHE_BYTES;
272 }
273}
274
Vineet Gupta5a364c22015-02-06 18:44:57 +0300275/*
276 * For ARC700 MMUv3 I-cache and D-cache flushes
Vineet Guptafa84d732017-01-04 12:02:44 -0800277 * - ARC700 programming model requires paddr and vaddr be passed in seperate
278 * AUX registers (*_IV*L and *_PTAG respectively) irrespective of whether the
279 * caches actually alias or not.
280 * - For HS38, only the aliasing I-cache configuration uses the PTAG reg
281 * (non aliasing I-cache version doesn't; while D-cache can't possibly alias)
Vineet Gupta5a364c22015-02-06 18:44:57 +0300282 */
Vineet Gupta11e14892014-08-04 08:32:31 -0700283static inline
Vineet Gupta28b4af72015-09-14 18:43:42 -0700284void __cache_line_loop_v3(phys_addr_t paddr, unsigned long vaddr,
Vineet Gupta7d3d1622017-01-23 19:32:23 -0800285 unsigned long sz, const int op, const int full_page)
Vineet Gupta11e14892014-08-04 08:32:31 -0700286{
287 unsigned int aux_cmd, aux_tag;
288 int num_lines;
Vineet Gupta11e14892014-08-04 08:32:31 -0700289
290 if (op == OP_INV_IC) {
291 aux_cmd = ARC_REG_IC_IVIL;
292 aux_tag = ARC_REG_IC_PTAG;
293 } else {
294 aux_cmd = op & OP_INV ? ARC_REG_DC_IVDL : ARC_REG_DC_FLDL;
295 aux_tag = ARC_REG_DC_PTAG;
296 }
297
298 /* Ensure we properly floor/ceil the non-line aligned/sized requests
299 * and have @paddr - aligned to cache line and integral @num_lines.
300 * This however can be avoided for page sized since:
301 * -@paddr will be cache-line aligned already (being page aligned)
302 * -@sz will be integral multiple of line size (being page sized).
303 */
304 if (!full_page) {
305 sz += paddr & ~CACHE_LINE_MASK;
306 paddr &= CACHE_LINE_MASK;
307 vaddr &= CACHE_LINE_MASK;
308 }
309 num_lines = DIV_ROUND_UP(sz, L1_CACHE_BYTES);
310
311 /*
312 * MMUv3, cache ops require paddr in PTAG reg
313 * if V-P const for loop, PTAG can be written once outside loop
314 */
315 if (full_page)
316 write_aux_reg(aux_tag, paddr);
317
Vineet Gupta5a364c22015-02-06 18:44:57 +0300318 /*
319 * This is technically for MMU v4, using the MMU v3 programming model
Andrea Gelmini25474762016-05-21 13:45:35 +0200320 * Special work for HS38 aliasing I-cache configuration with PAE40
Vineet Gupta5a364c22015-02-06 18:44:57 +0300321 * - upper 8 bits of paddr need to be written into PTAG_HI
322 * - (and needs to be written before the lower 32 bits)
323 * Note that PTAG_HI is hoisted outside the line loop
324 */
325 if (is_pae40_enabled() && op == OP_INV_IC)
326 write_aux_reg(ARC_REG_IC_PTAG_HI, (u64)paddr >> 32);
327
Vineet Gupta11e14892014-08-04 08:32:31 -0700328 while (num_lines-- > 0) {
329 if (!full_page) {
Vineet Guptad4599ba2013-09-05 14:45:51 +0530330 write_aux_reg(aux_tag, paddr);
331 paddr += L1_CACHE_BYTES;
332 }
Vineet Guptabd129762013-09-05 13:43:03 +0530333
334 write_aux_reg(aux_cmd, vaddr);
335 vaddr += L1_CACHE_BYTES;
Vineet Guptabd129762013-09-05 13:43:03 +0530336 }
337}
Vineet Gupta95d69762013-01-18 15:12:19 +0530338
Vineet Gupta0d771172014-08-29 10:55:15 +0530339#ifndef USE_RGN_FLSH
340
Vineet Guptad1f317d2015-04-06 17:23:57 +0530341/*
Vineet Gupta5a364c22015-02-06 18:44:57 +0300342 * In HS38x (MMU v4), I-cache is VIPT (can alias), D-cache is PIPT
343 * Here's how cache ops are implemented
Vineet Guptad1f317d2015-04-06 17:23:57 +0530344 *
Vineet Gupta5a364c22015-02-06 18:44:57 +0300345 * - D-cache: only paddr needed (in DC_IVDL/DC_FLDL)
346 * - I-cache Non Aliasing: Despite VIPT, only paddr needed (in IC_IVIL)
347 * - I-cache Aliasing: Both vaddr and paddr needed (in IC_IVIL, IC_PTAG
348 * respectively, similar to MMU v3 programming model, hence
349 * __cache_line_loop_v3() is used)
350 *
351 * If PAE40 is enabled, independent of aliasing considerations, the higher bits
352 * needs to be written into PTAG_HI
Vineet Guptad1f317d2015-04-06 17:23:57 +0530353 */
354static inline
Vineet Gupta28b4af72015-09-14 18:43:42 -0700355void __cache_line_loop_v4(phys_addr_t paddr, unsigned long vaddr,
Vineet Gupta7d3d1622017-01-23 19:32:23 -0800356 unsigned long sz, const int op, const int full_page)
Vineet Guptad1f317d2015-04-06 17:23:57 +0530357{
358 unsigned int aux_cmd;
359 int num_lines;
Vineet Guptad1f317d2015-04-06 17:23:57 +0530360
Vineet Gupta7d3d1622017-01-23 19:32:23 -0800361 if (op == OP_INV_IC) {
Vineet Guptad1f317d2015-04-06 17:23:57 +0530362 aux_cmd = ARC_REG_IC_IVIL;
363 } else {
364 /* d$ cmd: INV (discard or wback-n-discard) OR FLUSH (wback) */
Vineet Gupta7d3d1622017-01-23 19:32:23 -0800365 aux_cmd = op & OP_INV ? ARC_REG_DC_IVDL : ARC_REG_DC_FLDL;
Vineet Guptad1f317d2015-04-06 17:23:57 +0530366 }
367
368 /* Ensure we properly floor/ceil the non-line aligned/sized requests
369 * and have @paddr - aligned to cache line and integral @num_lines.
370 * This however can be avoided for page sized since:
371 * -@paddr will be cache-line aligned already (being page aligned)
372 * -@sz will be integral multiple of line size (being page sized).
373 */
Vineet Gupta7d3d1622017-01-23 19:32:23 -0800374 if (!full_page) {
Vineet Guptad1f317d2015-04-06 17:23:57 +0530375 sz += paddr & ~CACHE_LINE_MASK;
376 paddr &= CACHE_LINE_MASK;
377 }
378
379 num_lines = DIV_ROUND_UP(sz, L1_CACHE_BYTES);
380
Vineet Gupta5a364c22015-02-06 18:44:57 +0300381 /*
382 * For HS38 PAE40 configuration
383 * - upper 8 bits of paddr need to be written into PTAG_HI
384 * - (and needs to be written before the lower 32 bits)
385 */
386 if (is_pae40_enabled()) {
Vineet Gupta7d3d1622017-01-23 19:32:23 -0800387 if (op == OP_INV_IC)
Vineet Gupta5a364c22015-02-06 18:44:57 +0300388 /*
389 * Non aliasing I-cache in HS38,
390 * aliasing I-cache handled in __cache_line_loop_v3()
391 */
392 write_aux_reg(ARC_REG_IC_PTAG_HI, (u64)paddr >> 32);
393 else
394 write_aux_reg(ARC_REG_DC_PTAG_HI, (u64)paddr >> 32);
395 }
396
Vineet Guptad1f317d2015-04-06 17:23:57 +0530397 while (num_lines-- > 0) {
398 write_aux_reg(aux_cmd, paddr);
399 paddr += L1_CACHE_BYTES;
400 }
401}
402
Vineet Gupta0d771172014-08-29 10:55:15 +0530403#else
404
405/*
406 * optimized flush operation which takes a region as opposed to iterating per line
407 */
408static inline
409void __cache_line_loop_v4(phys_addr_t paddr, unsigned long vaddr,
410 unsigned long sz, const int op, const int full_page)
411{
412 const unsigned int ctl = ARC_REG_DC_CTRL;
413 unsigned int s, e, val;
414
415 /* Only for Non aliasing I-cache in HS38 */
416 if (op == OP_INV_IC) {
417 s = ARC_REG_IC_IVIR;
418 e = ARC_REG_IC_ENDR;
419 } else {
420 s = ARC_REG_DC_STARTR;
421 e = ARC_REG_DC_ENDR;
422 }
423
424 if (!full_page) {
425 /* for any leading gap between @paddr and start of cache line */
426 sz += paddr & ~CACHE_LINE_MASK;
427 paddr &= CACHE_LINE_MASK;
428
429 /*
430 * account for any trailing gap to end of cache line
431 * this is equivalent to DIV_ROUND_UP() in line ops above
432 */
433 sz += L1_CACHE_BYTES - 1;
434 }
435
436 if (is_pae40_enabled()) {
437 /* TBD: check if crossing 4TB boundary */
438 if (op == OP_INV_IC)
439 write_aux_reg(ARC_REG_IC_PTAG_HI, (u64)paddr >> 32);
440 else
441 write_aux_reg(ARC_REG_DC_PTAG_HI, (u64)paddr >> 32);
442 }
443
444 /*
445 * Flush / Invalidate is provided by DC_CTRL.RNG_OP 0 or 1
446 * Flush-n-invalidate additionally uses setting DC_CTRL.IM = 1
447 * just as for line ops which is handled in __before_dc_op()
448 */
449 val = read_aux_reg(ctl) & ~DC_CTRL_RGN_OP_MSK;
450
451 if (op & OP_INV)
452 val |= DC_CTRL_RGN_OP_INV;
453
454 write_aux_reg(ctl, val);
455
456 /* ENDR needs to be set ahead of START */
457 write_aux_reg(e, paddr + sz); /* ENDR is exclusive */
458 write_aux_reg(s, paddr);
459
460 /* caller waits on DC_CTRL.FS */
461}
462
463#endif
464
Vineet Gupta11e14892014-08-04 08:32:31 -0700465#if (CONFIG_ARC_MMU_VER < 3)
466#define __cache_line_loop __cache_line_loop_v2
467#elif (CONFIG_ARC_MMU_VER == 3)
468#define __cache_line_loop __cache_line_loop_v3
Vineet Guptad1f317d2015-04-06 17:23:57 +0530469#elif (CONFIG_ARC_MMU_VER > 3)
470#define __cache_line_loop __cache_line_loop_v4
Vineet Gupta11e14892014-08-04 08:32:31 -0700471#endif
472
Vineet Gupta95d69762013-01-18 15:12:19 +0530473#ifdef CONFIG_ARC_HAS_DCACHE
474
475/***************************************************************
476 * Machine specific helpers for Entire D-Cache or Per Line ops
477 */
478
Vineet Gupta6c310682015-06-04 08:53:47 +0530479static inline void __before_dc_op(const int op)
Vineet Gupta95d69762013-01-18 15:12:19 +0530480{
Vineet Gupta1b1a22b2014-06-29 19:03:58 +0530481 if (op == OP_FLUSH_N_INV) {
482 /* Dcache provides 2 cmd: FLUSH or INV
483 * INV inturn has sub-modes: DISCARD or FLUSH-BEFORE
484 * flush-n-inv is achieved by INV cmd but with IM=1
485 * So toggle INV sub-mode depending on op request and default
486 */
Vineet Gupta6c310682015-06-04 08:53:47 +0530487 const unsigned int ctl = ARC_REG_DC_CTRL;
488 write_aux_reg(ctl, read_aux_reg(ctl) | DC_CTRL_INV_MODE_FLUSH);
Vineet Gupta1b1a22b2014-06-29 19:03:58 +0530489 }
Vineet Gupta1b1a22b2014-06-29 19:03:58 +0530490}
491
Vineet Gupta6c310682015-06-04 08:53:47 +0530492static inline void __after_dc_op(const int op)
Vineet Gupta1b1a22b2014-06-29 19:03:58 +0530493{
Vineet Gupta6c310682015-06-04 08:53:47 +0530494 if (op & OP_FLUSH) {
495 const unsigned int ctl = ARC_REG_DC_CTRL;
496 unsigned int reg;
Vineet Gupta1b1a22b2014-06-29 19:03:58 +0530497
Vineet Gupta6c310682015-06-04 08:53:47 +0530498 /* flush / flush-n-inv both wait */
499 while ((reg = read_aux_reg(ctl)) & DC_CTRL_FLUSH_STATUS)
500 ;
501
502 /* Switch back to default Invalidate mode */
503 if (op == OP_FLUSH_N_INV)
504 write_aux_reg(ctl, reg & ~DC_CTRL_INV_MODE_FLUSH);
505 }
Vineet Gupta95d69762013-01-18 15:12:19 +0530506}
507
508/*
509 * Operation on Entire D-Cache
Vineet Gupta8ea2ddf2015-06-04 15:35:53 +0530510 * @op = {OP_INV, OP_FLUSH, OP_FLUSH_N_INV}
Vineet Gupta95d69762013-01-18 15:12:19 +0530511 * Note that constant propagation ensures all the checks are gone
512 * in generated code
513 */
Vineet Gupta8ea2ddf2015-06-04 15:35:53 +0530514static inline void __dc_entire_op(const int op)
Vineet Gupta95d69762013-01-18 15:12:19 +0530515{
Vineet Gupta95d69762013-01-18 15:12:19 +0530516 int aux;
517
Vineet Gupta6c310682015-06-04 08:53:47 +0530518 __before_dc_op(op);
Vineet Gupta95d69762013-01-18 15:12:19 +0530519
Vineet Gupta8ea2ddf2015-06-04 15:35:53 +0530520 if (op & OP_INV) /* Inv or flush-n-inv use same cmd reg */
Vineet Gupta95d69762013-01-18 15:12:19 +0530521 aux = ARC_REG_DC_IVDC;
522 else
523 aux = ARC_REG_DC_FLSH;
524
525 write_aux_reg(aux, 0x1);
526
Vineet Gupta6c310682015-06-04 08:53:47 +0530527 __after_dc_op(op);
Vineet Gupta95d69762013-01-18 15:12:19 +0530528}
529
Vineet Gupta8c47f832016-06-22 16:01:19 +0530530static inline void __dc_disable(void)
531{
532 const int r = ARC_REG_DC_CTRL;
533
534 __dc_entire_op(OP_FLUSH_N_INV);
535 write_aux_reg(r, read_aux_reg(r) | DC_CTRL_DIS);
536}
537
538static void __dc_enable(void)
539{
540 const int r = ARC_REG_DC_CTRL;
541
542 write_aux_reg(r, read_aux_reg(r) & ~DC_CTRL_DIS);
543}
544
Vineet Gupta4102b532013-05-09 21:54:51 +0530545/* For kernel mappings cache operation: index is same as paddr */
Vineet Gupta6ec18a82013-05-09 15:10:18 +0530546#define __dc_line_op_k(p, sz, op) __dc_line_op(p, p, sz, op)
547
Vineet Gupta95d69762013-01-18 15:12:19 +0530548/*
Vineet Gupta8ea2ddf2015-06-04 15:35:53 +0530549 * D-Cache Line ops: Per Line INV (discard or wback+discard) or FLUSH (wback)
Vineet Gupta95d69762013-01-18 15:12:19 +0530550 */
Vineet Gupta28b4af72015-09-14 18:43:42 -0700551static inline void __dc_line_op(phys_addr_t paddr, unsigned long vaddr,
Vineet Gupta8ea2ddf2015-06-04 15:35:53 +0530552 unsigned long sz, const int op)
Vineet Gupta95d69762013-01-18 15:12:19 +0530553{
Vineet Gupta7d3d1622017-01-23 19:32:23 -0800554 const int full_page = __builtin_constant_p(sz) && sz == PAGE_SIZE;
Vineet Gupta1b1a22b2014-06-29 19:03:58 +0530555 unsigned long flags;
Vineet Gupta95d69762013-01-18 15:12:19 +0530556
557 local_irq_save(flags);
558
Vineet Gupta6c310682015-06-04 08:53:47 +0530559 __before_dc_op(op);
Vineet Gupta95d69762013-01-18 15:12:19 +0530560
Vineet Gupta7d3d1622017-01-23 19:32:23 -0800561 __cache_line_loop(paddr, vaddr, sz, op, full_page);
Vineet Gupta95d69762013-01-18 15:12:19 +0530562
Vineet Gupta6c310682015-06-04 08:53:47 +0530563 __after_dc_op(op);
Vineet Gupta95d69762013-01-18 15:12:19 +0530564
565 local_irq_restore(flags);
566}
567
568#else
569
Vineet Gupta8ea2ddf2015-06-04 15:35:53 +0530570#define __dc_entire_op(op)
Vineet Gupta8c47f832016-06-22 16:01:19 +0530571#define __dc_disable()
572#define __dc_enable()
Vineet Gupta8ea2ddf2015-06-04 15:35:53 +0530573#define __dc_line_op(paddr, vaddr, sz, op)
574#define __dc_line_op_k(paddr, sz, op)
Vineet Gupta95d69762013-01-18 15:12:19 +0530575
576#endif /* CONFIG_ARC_HAS_DCACHE */
577
Vineet Gupta95d69762013-01-18 15:12:19 +0530578#ifdef CONFIG_ARC_HAS_ICACHE
579
Vineet Guptaaf5abf12014-07-09 14:59:47 +0530580static inline void __ic_entire_inv(void)
581{
582 write_aux_reg(ARC_REG_IC_IVIC, 1);
583 read_aux_reg(ARC_REG_IC_CTRL); /* blocks */
584}
585
586static inline void
Vineet Gupta28b4af72015-09-14 18:43:42 -0700587__ic_line_inv_vaddr_local(phys_addr_t paddr, unsigned long vaddr,
Vineet Guptaaf5abf12014-07-09 14:59:47 +0530588 unsigned long sz)
Vineet Gupta95d69762013-01-18 15:12:19 +0530589{
Vineet Gupta7d3d1622017-01-23 19:32:23 -0800590 const int full_page = __builtin_constant_p(sz) && sz == PAGE_SIZE;
Vineet Gupta95d69762013-01-18 15:12:19 +0530591 unsigned long flags;
Vineet Gupta95d69762013-01-18 15:12:19 +0530592
593 local_irq_save(flags);
Vineet Gupta7d3d1622017-01-23 19:32:23 -0800594 (*_cache_line_loop_ic_fn)(paddr, vaddr, sz, OP_INV_IC, full_page);
Vineet Gupta95d69762013-01-18 15:12:19 +0530595 local_irq_restore(flags);
596}
597
Vineet Guptaaf5abf12014-07-09 14:59:47 +0530598#ifndef CONFIG_SMP
Vineet Gupta336e1992013-06-22 19:22:42 +0530599
Vineet Guptaaf5abf12014-07-09 14:59:47 +0530600#define __ic_line_inv_vaddr(p, v, s) __ic_line_inv_vaddr_local(p, v, s)
601
602#else
603
604struct ic_inv_args {
Vineet Gupta28b4af72015-09-14 18:43:42 -0700605 phys_addr_t paddr, vaddr;
Vineet Gupta2328af02013-02-17 12:51:42 +0200606 int sz;
607};
608
609static void __ic_line_inv_vaddr_helper(void *info)
610{
Noam Camus014018e2014-09-03 14:41:11 +0300611 struct ic_inv_args *ic_inv = info;
Vineet Guptaaf5abf12014-07-09 14:59:47 +0530612
Vineet Gupta2328af02013-02-17 12:51:42 +0200613 __ic_line_inv_vaddr_local(ic_inv->paddr, ic_inv->vaddr, ic_inv->sz);
614}
615
Vineet Gupta28b4af72015-09-14 18:43:42 -0700616static void __ic_line_inv_vaddr(phys_addr_t paddr, unsigned long vaddr,
Vineet Gupta2328af02013-02-17 12:51:42 +0200617 unsigned long sz)
618{
Vineet Guptaaf5abf12014-07-09 14:59:47 +0530619 struct ic_inv_args ic_inv = {
620 .paddr = paddr,
621 .vaddr = vaddr,
622 .sz = sz
623 };
624
Vineet Gupta2328af02013-02-17 12:51:42 +0200625 on_each_cpu(__ic_line_inv_vaddr_helper, &ic_inv, 1);
626}
Vineet Guptaaf5abf12014-07-09 14:59:47 +0530627
628#endif /* CONFIG_SMP */
629
630#else /* !CONFIG_ARC_HAS_ICACHE */
Vineet Gupta95d69762013-01-18 15:12:19 +0530631
Vineet Gupta336e1992013-06-22 19:22:42 +0530632#define __ic_entire_inv()
Vineet Gupta95d69762013-01-18 15:12:19 +0530633#define __ic_line_inv_vaddr(pstart, vstart, sz)
634
635#endif /* CONFIG_ARC_HAS_ICACHE */
636
Vineet Gupta28b4af72015-09-14 18:43:42 -0700637noinline void slc_op(phys_addr_t paddr, unsigned long sz, const int op)
Vineet Gupta795f4552015-04-03 12:37:07 +0300638{
639#ifdef CONFIG_ISA_ARCV2
Alexey Brodkinb607edd2015-06-29 15:24:37 +0300640 /*
641 * SLC is shared between all cores and concurrent aux operations from
642 * multiple cores need to be serialized using a spinlock
643 * A concurrent operation can be silently ignored and/or the old/new
644 * operation can remain incomplete forever (lockup in SLC_CTRL_BUSY loop
645 * below)
646 */
647 static DEFINE_SPINLOCK(lock);
Vineet Gupta795f4552015-04-03 12:37:07 +0300648 unsigned long flags;
649 unsigned int ctrl;
650
Alexey Brodkinb607edd2015-06-29 15:24:37 +0300651 spin_lock_irqsave(&lock, flags);
Vineet Gupta795f4552015-04-03 12:37:07 +0300652
653 /*
654 * The Region Flush operation is specified by CTRL.RGN_OP[11..9]
655 * - b'000 (default) is Flush,
656 * - b'001 is Invalidate if CTRL.IM == 0
657 * - b'001 is Flush-n-Invalidate if CTRL.IM == 1
658 */
659 ctrl = read_aux_reg(ARC_REG_SLC_CTRL);
660
661 /* Don't rely on default value of IM bit */
662 if (!(op & OP_FLUSH)) /* i.e. OP_INV */
663 ctrl &= ~SLC_CTRL_IM; /* clear IM: Disable flush before Inv */
664 else
665 ctrl |= SLC_CTRL_IM;
666
667 if (op & OP_INV)
668 ctrl |= SLC_CTRL_RGN_OP_INV; /* Inv or flush-n-inv */
669 else
670 ctrl &= ~SLC_CTRL_RGN_OP_INV;
671
672 write_aux_reg(ARC_REG_SLC_CTRL, ctrl);
673
674 /*
675 * Lower bits are ignored, no need to clip
676 * END needs to be setup before START (latter triggers the operation)
677 * END can't be same as START, so add (l2_line_sz - 1) to sz
678 */
679 write_aux_reg(ARC_REG_SLC_RGN_END, (paddr + sz + l2_line_sz - 1));
680 write_aux_reg(ARC_REG_SLC_RGN_START, paddr);
681
682 while (read_aux_reg(ARC_REG_SLC_CTRL) & SLC_CTRL_BUSY);
683
Alexey Brodkinb607edd2015-06-29 15:24:37 +0300684 spin_unlock_irqrestore(&lock, flags);
Vineet Gupta795f4552015-04-03 12:37:07 +0300685#endif
686}
687
Vineet Guptad4911cd2016-06-22 15:43:22 +0530688noinline static void slc_entire_op(const int op)
689{
690 unsigned int ctrl, r = ARC_REG_SLC_CTRL;
691
692 ctrl = read_aux_reg(r);
693
694 if (!(op & OP_FLUSH)) /* i.e. OP_INV */
695 ctrl &= ~SLC_CTRL_IM; /* clear IM: Disable flush before Inv */
696 else
697 ctrl |= SLC_CTRL_IM;
698
699 write_aux_reg(r, ctrl);
700
701 write_aux_reg(ARC_REG_SLC_INVALIDATE, 1);
702
Alexey Brodkinc70c4732017-03-29 17:15:11 +0300703 /* Make sure "busy" bit reports correct stataus, see STAR 9001165532 */
704 read_aux_reg(r);
705
Vineet Guptad4911cd2016-06-22 15:43:22 +0530706 /* Important to wait for flush to complete */
707 while (read_aux_reg(r) & SLC_CTRL_BUSY);
708}
709
710static inline void arc_slc_disable(void)
711{
712 const int r = ARC_REG_SLC_CTRL;
713
714 slc_entire_op(OP_FLUSH_N_INV);
715 write_aux_reg(r, read_aux_reg(r) | SLC_CTRL_DIS);
716}
717
718static inline void arc_slc_enable(void)
719{
720 const int r = ARC_REG_SLC_CTRL;
721
722 write_aux_reg(r, read_aux_reg(r) & ~SLC_CTRL_DIS);
723}
724
Vineet Gupta95d69762013-01-18 15:12:19 +0530725/***********************************************************
726 * Exported APIs
727 */
728
Vineet Gupta4102b532013-05-09 21:54:51 +0530729/*
730 * Handle cache congruency of kernel and userspace mappings of page when kernel
731 * writes-to/reads-from
732 *
733 * The idea is to defer flushing of kernel mapping after a WRITE, possible if:
734 * -dcache is NOT aliasing, hence any U/K-mappings of page are congruent
735 * -U-mapping doesn't exist yet for page (finalised in update_mmu_cache)
736 * -In SMP, if hardware caches are coherent
737 *
738 * There's a corollary case, where kernel READs from a userspace mapped page.
739 * If the U-mapping is not congruent to to K-mapping, former needs flushing.
740 */
Vineet Gupta95d69762013-01-18 15:12:19 +0530741void flush_dcache_page(struct page *page)
742{
Vineet Gupta4102b532013-05-09 21:54:51 +0530743 struct address_space *mapping;
744
745 if (!cache_is_vipt_aliasing()) {
Vineet Gupta2ed21da2013-05-13 17:23:58 +0530746 clear_bit(PG_dc_clean, &page->flags);
Vineet Gupta4102b532013-05-09 21:54:51 +0530747 return;
748 }
749
750 /* don't handle anon pages here */
751 mapping = page_mapping(page);
752 if (!mapping)
753 return;
754
755 /*
756 * pagecache page, file not yet mapped to userspace
757 * Make a note that K-mapping is dirty
758 */
759 if (!mapping_mapped(mapping)) {
Vineet Gupta2ed21da2013-05-13 17:23:58 +0530760 clear_bit(PG_dc_clean, &page->flags);
Kirill A. Shutemove1534ae2016-01-15 16:53:46 -0800761 } else if (page_mapcount(page)) {
Vineet Gupta4102b532013-05-09 21:54:51 +0530762
763 /* kernel reading from page with U-mapping */
Vineet Gupta28b4af72015-09-14 18:43:42 -0700764 phys_addr_t paddr = (unsigned long)page_address(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300765 unsigned long vaddr = page->index << PAGE_SHIFT;
Vineet Gupta4102b532013-05-09 21:54:51 +0530766
767 if (addr_not_cache_congruent(paddr, vaddr))
768 __flush_dcache_page(paddr, vaddr);
769 }
Vineet Gupta95d69762013-01-18 15:12:19 +0530770}
771EXPORT_SYMBOL(flush_dcache_page);
772
Alexey Brodkinf2b0b252015-05-25 19:54:28 +0300773/*
774 * DMA ops for systems with L1 cache only
775 * Make memory coherent with L1 cache by flushing/invalidating L1 lines
776 */
Vineet Guptaf5db19e2016-03-16 15:04:39 +0530777static void __dma_cache_wback_inv_l1(phys_addr_t start, unsigned long sz)
Vineet Gupta95d69762013-01-18 15:12:19 +0530778{
Vineet Gupta6ec18a82013-05-09 15:10:18 +0530779 __dc_line_op_k(start, sz, OP_FLUSH_N_INV);
Alexey Brodkinf2b0b252015-05-25 19:54:28 +0300780}
Vineet Gupta795f4552015-04-03 12:37:07 +0300781
Vineet Guptaf5db19e2016-03-16 15:04:39 +0530782static void __dma_cache_inv_l1(phys_addr_t start, unsigned long sz)
Alexey Brodkinf2b0b252015-05-25 19:54:28 +0300783{
784 __dc_line_op_k(start, sz, OP_INV);
785}
786
Vineet Guptaf5db19e2016-03-16 15:04:39 +0530787static void __dma_cache_wback_l1(phys_addr_t start, unsigned long sz)
Alexey Brodkinf2b0b252015-05-25 19:54:28 +0300788{
789 __dc_line_op_k(start, sz, OP_FLUSH);
790}
791
792/*
793 * DMA ops for systems with both L1 and L2 caches, but without IOC
Adam Buchbinder7423cc02016-02-23 15:24:55 -0800794 * Both L1 and L2 lines need to be explicitly flushed/invalidated
Alexey Brodkinf2b0b252015-05-25 19:54:28 +0300795 */
Vineet Guptaf5db19e2016-03-16 15:04:39 +0530796static void __dma_cache_wback_inv_slc(phys_addr_t start, unsigned long sz)
Alexey Brodkinf2b0b252015-05-25 19:54:28 +0300797{
798 __dc_line_op_k(start, sz, OP_FLUSH_N_INV);
799 slc_op(start, sz, OP_FLUSH_N_INV);
800}
801
Vineet Guptaf5db19e2016-03-16 15:04:39 +0530802static void __dma_cache_inv_slc(phys_addr_t start, unsigned long sz)
Alexey Brodkinf2b0b252015-05-25 19:54:28 +0300803{
804 __dc_line_op_k(start, sz, OP_INV);
805 slc_op(start, sz, OP_INV);
806}
807
Vineet Guptaf5db19e2016-03-16 15:04:39 +0530808static void __dma_cache_wback_slc(phys_addr_t start, unsigned long sz)
Alexey Brodkinf2b0b252015-05-25 19:54:28 +0300809{
810 __dc_line_op_k(start, sz, OP_FLUSH);
811 slc_op(start, sz, OP_FLUSH);
812}
813
814/*
815 * DMA ops for systems with IOC
816 * IOC hardware snoops all DMA traffic keeping the caches consistent with
817 * memory - eliding need for any explicit cache maintenance of DMA buffers
818 */
Vineet Guptaf5db19e2016-03-16 15:04:39 +0530819static void __dma_cache_wback_inv_ioc(phys_addr_t start, unsigned long sz) {}
820static void __dma_cache_inv_ioc(phys_addr_t start, unsigned long sz) {}
821static void __dma_cache_wback_ioc(phys_addr_t start, unsigned long sz) {}
Alexey Brodkinf2b0b252015-05-25 19:54:28 +0300822
823/*
824 * Exported DMA API
825 */
Vineet Guptaf5db19e2016-03-16 15:04:39 +0530826void dma_cache_wback_inv(phys_addr_t start, unsigned long sz)
Alexey Brodkinf2b0b252015-05-25 19:54:28 +0300827{
828 __dma_cache_wback_inv(start, sz);
Vineet Gupta95d69762013-01-18 15:12:19 +0530829}
830EXPORT_SYMBOL(dma_cache_wback_inv);
831
Vineet Guptaf5db19e2016-03-16 15:04:39 +0530832void dma_cache_inv(phys_addr_t start, unsigned long sz)
Vineet Gupta95d69762013-01-18 15:12:19 +0530833{
Alexey Brodkinf2b0b252015-05-25 19:54:28 +0300834 __dma_cache_inv(start, sz);
Vineet Gupta95d69762013-01-18 15:12:19 +0530835}
836EXPORT_SYMBOL(dma_cache_inv);
837
Vineet Guptaf5db19e2016-03-16 15:04:39 +0530838void dma_cache_wback(phys_addr_t start, unsigned long sz)
Vineet Gupta95d69762013-01-18 15:12:19 +0530839{
Alexey Brodkinf2b0b252015-05-25 19:54:28 +0300840 __dma_cache_wback(start, sz);
Vineet Gupta95d69762013-01-18 15:12:19 +0530841}
842EXPORT_SYMBOL(dma_cache_wback);
843
844/*
Vineet Gupta7586bf722013-04-12 12:18:25 +0530845 * This is API for making I/D Caches consistent when modifying
846 * kernel code (loadable modules, kprobes, kgdb...)
Vineet Gupta95d69762013-01-18 15:12:19 +0530847 * This is called on insmod, with kernel virtual address for CODE of
848 * the module. ARC cache maintenance ops require PHY address thus we
849 * need to convert vmalloc addr to PHY addr
850 */
851void flush_icache_range(unsigned long kstart, unsigned long kend)
852{
Vineet Guptac59414c2014-09-24 11:36:20 +0530853 unsigned int tot_sz;
Vineet Gupta95d69762013-01-18 15:12:19 +0530854
Vineet Guptac59414c2014-09-24 11:36:20 +0530855 WARN(kstart < TASK_SIZE, "%s() can't handle user vaddr", __func__);
Vineet Gupta95d69762013-01-18 15:12:19 +0530856
857 /* Shortcut for bigger flush ranges.
858 * Here we don't care if this was kernel virtual or phy addr
859 */
860 tot_sz = kend - kstart;
861 if (tot_sz > PAGE_SIZE) {
862 flush_cache_all();
863 return;
864 }
865
866 /* Case: Kernel Phy addr (0x8000_0000 onwards) */
867 if (likely(kstart > PAGE_OFFSET)) {
Vineet Gupta7586bf722013-04-12 12:18:25 +0530868 /*
869 * The 2nd arg despite being paddr will be used to index icache
870 * This is OK since no alternate virtual mappings will exist
871 * given the callers for this case: kprobe/kgdb in built-in
872 * kernel code only.
873 */
Vineet Gupta94bad1a2013-04-12 12:20:23 +0530874 __sync_icache_dcache(kstart, kstart, kend - kstart);
Vineet Gupta95d69762013-01-18 15:12:19 +0530875 return;
876 }
877
878 /*
879 * Case: Kernel Vaddr (0x7000_0000 to 0x7fff_ffff)
880 * (1) ARC Cache Maintenance ops only take Phy addr, hence special
881 * handling of kernel vaddr.
882 *
883 * (2) Despite @tot_sz being < PAGE_SIZE (bigger cases handled already),
884 * it still needs to handle a 2 page scenario, where the range
885 * straddles across 2 virtual pages and hence need for loop
886 */
887 while (tot_sz > 0) {
Vineet Guptac59414c2014-09-24 11:36:20 +0530888 unsigned int off, sz;
889 unsigned long phy, pfn;
890
Vineet Gupta95d69762013-01-18 15:12:19 +0530891 off = kstart % PAGE_SIZE;
892 pfn = vmalloc_to_pfn((void *)kstart);
893 phy = (pfn << PAGE_SHIFT) + off;
894 sz = min_t(unsigned int, tot_sz, PAGE_SIZE - off);
Vineet Gupta94bad1a2013-04-12 12:20:23 +0530895 __sync_icache_dcache(phy, kstart, sz);
Vineet Gupta95d69762013-01-18 15:12:19 +0530896 kstart += sz;
897 tot_sz -= sz;
898 }
899}
Pranith Kumare3560302014-08-29 15:19:09 -0700900EXPORT_SYMBOL(flush_icache_range);
Vineet Gupta95d69762013-01-18 15:12:19 +0530901
902/*
Vineet Gupta94bad1a2013-04-12 12:20:23 +0530903 * General purpose helper to make I and D cache lines consistent.
904 * @paddr is phy addr of region
Vineet Gupta4b06ff32013-07-10 11:40:27 +0530905 * @vaddr is typically user vaddr (breakpoint) or kernel vaddr (vmalloc)
906 * However in one instance, when called by kprobe (for a breakpt in
Vineet Gupta94bad1a2013-04-12 12:20:23 +0530907 * builtin kernel code) @vaddr will be paddr only, meaning CDU operation will
908 * use a paddr to index the cache (despite VIPT). This is fine since since a
Vineet Gupta4b06ff32013-07-10 11:40:27 +0530909 * builtin kernel page will not have any virtual mappings.
910 * kprobe on loadable module will be kernel vaddr.
Vineet Gupta95d69762013-01-18 15:12:19 +0530911 */
Vineet Gupta28b4af72015-09-14 18:43:42 -0700912void __sync_icache_dcache(phys_addr_t paddr, unsigned long vaddr, int len)
Vineet Gupta95d69762013-01-18 15:12:19 +0530913{
Vineet Guptaf5388812013-05-16 12:19:29 +0530914 __dc_line_op(paddr, vaddr, len, OP_FLUSH_N_INV);
Vineet Gupta2328af02013-02-17 12:51:42 +0200915 __ic_line_inv_vaddr(paddr, vaddr, len);
Vineet Gupta95d69762013-01-18 15:12:19 +0530916}
917
Vineet Gupta24603fd2013-04-11 18:36:35 +0530918/* wrapper to compile time eliminate alignment checks in flush loop */
Vineet Gupta28b4af72015-09-14 18:43:42 -0700919void __inv_icache_page(phys_addr_t paddr, unsigned long vaddr)
Vineet Gupta95d69762013-01-18 15:12:19 +0530920{
Vineet Gupta24603fd2013-04-11 18:36:35 +0530921 __ic_line_inv_vaddr(paddr, vaddr, PAGE_SIZE);
Vineet Gupta95d69762013-01-18 15:12:19 +0530922}
923
Vineet Gupta6ec18a82013-05-09 15:10:18 +0530924/*
925 * wrapper to clearout kernel or userspace mappings of a page
926 * For kernel mappings @vaddr == @paddr
927 */
Vineet Gupta28b4af72015-09-14 18:43:42 -0700928void __flush_dcache_page(phys_addr_t paddr, unsigned long vaddr)
Vineet Guptaeacd0e92013-04-16 14:10:48 +0530929{
Vineet Gupta6ec18a82013-05-09 15:10:18 +0530930 __dc_line_op(paddr, vaddr & PAGE_MASK, PAGE_SIZE, OP_FLUSH_N_INV);
Vineet Guptaeacd0e92013-04-16 14:10:48 +0530931}
932
Vineet Gupta95d69762013-01-18 15:12:19 +0530933noinline void flush_cache_all(void)
934{
935 unsigned long flags;
936
937 local_irq_save(flags);
938
Vineet Gupta336e1992013-06-22 19:22:42 +0530939 __ic_entire_inv();
Vineet Gupta95d69762013-01-18 15:12:19 +0530940 __dc_entire_op(OP_FLUSH_N_INV);
941
942 local_irq_restore(flags);
943
944}
945
Vineet Gupta4102b532013-05-09 21:54:51 +0530946#ifdef CONFIG_ARC_CACHE_VIPT_ALIASING
947
948void flush_cache_mm(struct mm_struct *mm)
949{
950 flush_cache_all();
951}
952
953void flush_cache_page(struct vm_area_struct *vma, unsigned long u_vaddr,
954 unsigned long pfn)
955{
956 unsigned int paddr = pfn << PAGE_SHIFT;
957
Vineet Gupta5971bc72013-05-16 12:23:31 +0530958 u_vaddr &= PAGE_MASK;
959
Vineet Gupta45309492015-05-18 12:46:37 +0530960 __flush_dcache_page(paddr, u_vaddr);
Vineet Gupta5971bc72013-05-16 12:23:31 +0530961
962 if (vma->vm_flags & VM_EXEC)
963 __inv_icache_page(paddr, u_vaddr);
Vineet Gupta4102b532013-05-09 21:54:51 +0530964}
965
966void flush_cache_range(struct vm_area_struct *vma, unsigned long start,
967 unsigned long end)
968{
969 flush_cache_all();
970}
971
Vineet Gupta7bb66f62013-05-25 14:04:25 +0530972void flush_anon_page(struct vm_area_struct *vma, struct page *page,
973 unsigned long u_vaddr)
974{
975 /* TBD: do we really need to clear the kernel mapping */
976 __flush_dcache_page(page_address(page), u_vaddr);
977 __flush_dcache_page(page_address(page), page_address(page));
978
979}
980
981#endif
982
Vineet Gupta4102b532013-05-09 21:54:51 +0530983void copy_user_highpage(struct page *to, struct page *from,
984 unsigned long u_vaddr, struct vm_area_struct *vma)
985{
Vineet Gupta336e2132015-03-05 17:06:31 +0530986 void *kfrom = kmap_atomic(from);
987 void *kto = kmap_atomic(to);
Vineet Gupta4102b532013-05-09 21:54:51 +0530988 int clean_src_k_mappings = 0;
989
990 /*
991 * If SRC page was already mapped in userspace AND it's U-mapping is
992 * not congruent with K-mapping, sync former to physical page so that
993 * K-mapping in memcpy below, sees the right data
994 *
995 * Note that while @u_vaddr refers to DST page's userspace vaddr, it is
996 * equally valid for SRC page as well
Vineet Gupta336e2132015-03-05 17:06:31 +0530997 *
998 * For !VIPT cache, all of this gets compiled out as
999 * addr_not_cache_congruent() is 0
Vineet Gupta4102b532013-05-09 21:54:51 +05301000 */
Kirill A. Shutemove1534ae2016-01-15 16:53:46 -08001001 if (page_mapcount(from) && addr_not_cache_congruent(kfrom, u_vaddr)) {
Vineet Gupta336e2132015-03-05 17:06:31 +05301002 __flush_dcache_page((unsigned long)kfrom, u_vaddr);
Vineet Gupta4102b532013-05-09 21:54:51 +05301003 clean_src_k_mappings = 1;
1004 }
1005
Vineet Gupta336e2132015-03-05 17:06:31 +05301006 copy_page(kto, kfrom);
Vineet Gupta4102b532013-05-09 21:54:51 +05301007
1008 /*
1009 * Mark DST page K-mapping as dirty for a later finalization by
1010 * update_mmu_cache(). Although the finalization could have been done
1011 * here as well (given that both vaddr/paddr are available).
1012 * But update_mmu_cache() already has code to do that for other
1013 * non copied user pages (e.g. read faults which wire in pagecache page
1014 * directly).
1015 */
Vineet Gupta2ed21da2013-05-13 17:23:58 +05301016 clear_bit(PG_dc_clean, &to->flags);
Vineet Gupta4102b532013-05-09 21:54:51 +05301017
1018 /*
1019 * if SRC was already usermapped and non-congruent to kernel mapping
1020 * sync the kernel mapping back to physical page
1021 */
1022 if (clean_src_k_mappings) {
Vineet Gupta336e2132015-03-05 17:06:31 +05301023 __flush_dcache_page((unsigned long)kfrom, (unsigned long)kfrom);
Vineet Gupta2ed21da2013-05-13 17:23:58 +05301024 set_bit(PG_dc_clean, &from->flags);
Vineet Gupta4102b532013-05-09 21:54:51 +05301025 } else {
Vineet Gupta2ed21da2013-05-13 17:23:58 +05301026 clear_bit(PG_dc_clean, &from->flags);
Vineet Gupta4102b532013-05-09 21:54:51 +05301027 }
Vineet Gupta336e2132015-03-05 17:06:31 +05301028
1029 kunmap_atomic(kto);
1030 kunmap_atomic(kfrom);
Vineet Gupta4102b532013-05-09 21:54:51 +05301031}
1032
1033void clear_user_page(void *to, unsigned long u_vaddr, struct page *page)
1034{
1035 clear_page(to);
Vineet Gupta2ed21da2013-05-13 17:23:58 +05301036 clear_bit(PG_dc_clean, &page->flags);
Vineet Gupta4102b532013-05-09 21:54:51 +05301037}
1038
Vineet Gupta4102b532013-05-09 21:54:51 +05301039
Vineet Gupta95d69762013-01-18 15:12:19 +05301040/**********************************************************************
1041 * Explicit Cache flush request from user space via syscall
1042 * Needed for JITs which generate code on the fly
1043 */
1044SYSCALL_DEFINE3(cacheflush, uint32_t, start, uint32_t, sz, uint32_t, flags)
1045{
1046 /* TBD: optimize this */
1047 flush_cache_all();
1048 return 0;
1049}
Vineet Gupta8ea2ddf2015-06-04 15:35:53 +05301050
Vineet Gupta8c47f832016-06-22 16:01:19 +05301051/*
1052 * IO-Coherency (IOC) setup rules:
1053 *
1054 * 1. Needs to be at system level, so only once by Master core
1055 * Non-Masters need not be accessing caches at that time
1056 * - They are either HALT_ON_RESET and kick started much later or
1057 * - if run on reset, need to ensure that arc_platform_smp_wait_to_boot()
1058 * doesn't perturb caches or coherency unit
1059 *
1060 * 2. caches (L1 and SLC) need to be purged (flush+inv) before setting up IOC,
1061 * otherwise any straggler data might behave strangely post IOC enabling
1062 *
1063 * 3. All Caches need to be disabled when setting up IOC to elide any in-flight
1064 * Coherency transactions
1065 */
Vineet Gupta76894a72017-01-18 15:10:52 -08001066noinline void __init arc_ioc_setup(void)
Vineet Guptad4911cd2016-06-22 15:43:22 +05301067{
Vineet Guptae497c8e2017-01-18 12:59:21 -08001068 unsigned int ap_sz;
1069
Vineet Gupta8c47f832016-06-22 16:01:19 +05301070 /* Flush + invalidate + disable L1 dcache */
1071 __dc_disable();
1072
1073 /* Flush + invalidate SLC */
1074 if (read_aux_reg(ARC_REG_SLC_BCR))
1075 slc_entire_op(OP_FLUSH_N_INV);
1076
1077 /* IOC Aperture start: TDB: handle non default CONFIG_LINUX_LINK_BASE */
Vineet Guptad4911cd2016-06-22 15:43:22 +05301078 write_aux_reg(ARC_REG_IO_COH_AP0_BASE, 0x80000);
Vineet Gupta8c47f832016-06-22 16:01:19 +05301079
Vineet Guptae497c8e2017-01-18 12:59:21 -08001080 /*
1081 * IOC Aperture size:
1082 * decoded as 2 ^ (SIZE + 2) KB: so setting 0x11 implies 512M
1083 * TBD: fix for PGU + 1GB of low mem
1084 * TBD: fix for PAE
1085 */
1086 ap_sz = order_base_2(arc_get_mem_sz()/1024) - 2;
1087 write_aux_reg(ARC_REG_IO_COH_AP0_SIZE, ap_sz);
Vineet Gupta8c47f832016-06-22 16:01:19 +05301088
Vineet Guptad4911cd2016-06-22 15:43:22 +05301089 write_aux_reg(ARC_REG_IO_COH_PARTIAL, 1);
1090 write_aux_reg(ARC_REG_IO_COH_ENABLE, 1);
Vineet Gupta8c47f832016-06-22 16:01:19 +05301091
1092 /* Re-enable L1 dcache */
1093 __dc_enable();
Vineet Guptad4911cd2016-06-22 15:43:22 +05301094}
1095
Vineet Gupta76894a72017-01-18 15:10:52 -08001096void __init arc_cache_init_master(void)
Vineet Gupta8ea2ddf2015-06-04 15:35:53 +05301097{
1098 unsigned int __maybe_unused cpu = smp_processor_id();
Vineet Gupta45c3b082016-06-13 16:38:27 +02001099
Vineet Gupta8ea2ddf2015-06-04 15:35:53 +05301100 if (IS_ENABLED(CONFIG_ARC_HAS_ICACHE)) {
1101 struct cpuinfo_arc_cache *ic = &cpuinfo_arc700[cpu].icache;
1102
Vineet Guptaf64915b2016-12-19 11:24:08 -08001103 if (!ic->line_len)
Vineet Gupta8ea2ddf2015-06-04 15:35:53 +05301104 panic("cache support enabled but non-existent cache\n");
1105
1106 if (ic->line_len != L1_CACHE_BYTES)
1107 panic("ICache line [%d] != kernel Config [%d]",
1108 ic->line_len, L1_CACHE_BYTES);
1109
Vineet Guptabcc4d652015-06-04 14:39:15 +05301110 /*
Andrea Gelmini25474762016-05-21 13:45:35 +02001111 * In MMU v4 (HS38x) the aliasing icache config uses IVIL/PTAG
Vineet Guptabcc4d652015-06-04 14:39:15 +05301112 * pair to provide vaddr/paddr respectively, just as in MMU v3
1113 */
1114 if (is_isa_arcv2() && ic->alias)
1115 _cache_line_loop_ic_fn = __cache_line_loop_v3;
1116 else
1117 _cache_line_loop_ic_fn = __cache_line_loop;
Vineet Gupta8ea2ddf2015-06-04 15:35:53 +05301118 }
1119
1120 if (IS_ENABLED(CONFIG_ARC_HAS_DCACHE)) {
1121 struct cpuinfo_arc_cache *dc = &cpuinfo_arc700[cpu].dcache;
Vineet Gupta8ea2ddf2015-06-04 15:35:53 +05301122
Vineet Guptaf64915b2016-12-19 11:24:08 -08001123 if (!dc->line_len)
Vineet Gupta8ea2ddf2015-06-04 15:35:53 +05301124 panic("cache support enabled but non-existent cache\n");
1125
1126 if (dc->line_len != L1_CACHE_BYTES)
1127 panic("DCache line [%d] != kernel Config [%d]",
1128 dc->line_len, L1_CACHE_BYTES);
1129
Vineet Guptad1f317d2015-04-06 17:23:57 +05301130 /* check for D-Cache aliasing on ARCompact: ARCv2 has PIPT */
1131 if (is_isa_arcompact()) {
1132 int handled = IS_ENABLED(CONFIG_ARC_CACHE_VIPT_ALIASING);
Vineet Gupta08fe0072016-12-19 11:38:38 -08001133 int num_colors = dc->sz_k/dc->assoc/TO_KB(PAGE_SIZE);
Vineet Gupta8ea2ddf2015-06-04 15:35:53 +05301134
Vineet Gupta08fe0072016-12-19 11:38:38 -08001135 if (dc->alias) {
1136 if (!handled)
1137 panic("Enable CONFIG_ARC_CACHE_VIPT_ALIASING\n");
1138 if (CACHE_COLORS_NUM != num_colors)
1139 panic("CACHE_COLORS_NUM not optimized for config\n");
1140 } else if (!dc->alias && handled) {
Vineet Guptad1f317d2015-04-06 17:23:57 +05301141 panic("Disable CONFIG_ARC_CACHE_VIPT_ALIASING\n");
Vineet Gupta08fe0072016-12-19 11:38:38 -08001142 }
Vineet Guptad1f317d2015-04-06 17:23:57 +05301143 }
Vineet Gupta8ea2ddf2015-06-04 15:35:53 +05301144 }
Alexey Brodkinf2b0b252015-05-25 19:54:28 +03001145
Vineet Guptad4911cd2016-06-22 15:43:22 +05301146 /* Note that SLC disable not formally supported till HS 3.0 */
1147 if (is_isa_arcv2() && l2_line_sz && !slc_enable)
1148 arc_slc_disable();
Vineet Gupta79335a22015-06-04 18:30:23 +05301149
Vineet Guptad4911cd2016-06-22 15:43:22 +05301150 if (is_isa_arcv2() && ioc_enable)
1151 arc_ioc_setup();
Vineet Gupta79335a22015-06-04 18:30:23 +05301152
Vineet Guptacf986d42016-10-13 15:58:59 -07001153 if (is_isa_arcv2() && ioc_enable) {
Alexey Brodkinf2b0b252015-05-25 19:54:28 +03001154 __dma_cache_wback_inv = __dma_cache_wback_inv_ioc;
1155 __dma_cache_inv = __dma_cache_inv_ioc;
1156 __dma_cache_wback = __dma_cache_wback_ioc;
Vineet Gupta79335a22015-06-04 18:30:23 +05301157 } else if (is_isa_arcv2() && l2_line_sz && slc_enable) {
Alexey Brodkinf2b0b252015-05-25 19:54:28 +03001158 __dma_cache_wback_inv = __dma_cache_wback_inv_slc;
1159 __dma_cache_inv = __dma_cache_inv_slc;
1160 __dma_cache_wback = __dma_cache_wback_slc;
1161 } else {
1162 __dma_cache_wback_inv = __dma_cache_wback_inv_l1;
1163 __dma_cache_inv = __dma_cache_inv_l1;
1164 __dma_cache_wback = __dma_cache_wback_l1;
1165 }
Vineet Gupta8ea2ddf2015-06-04 15:35:53 +05301166}
Vineet Gupta76894a72017-01-18 15:10:52 -08001167
1168void __ref arc_cache_init(void)
1169{
1170 unsigned int __maybe_unused cpu = smp_processor_id();
1171 char str[256];
1172
1173 printk(arc_cache_mumbojumbo(0, str, sizeof(str)));
1174
1175 /*
1176 * Only master CPU needs to execute rest of function:
1177 * - Assume SMP so all cores will have same cache config so
1178 * any geomtry checks will be same for all
1179 * - IOC setup / dma callbacks only need to be setup once
1180 */
1181 if (!cpu)
1182 arc_cache_init_master();
1183}