blob: ead13ac325b0775f0126a8ce23502cdfb0e40cd3 [file] [log] [blame]
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001/*
2 * Copyright (C) 2012 Avionic Design GmbH
3 * Copyright (C) 2012 NVIDIA CORPORATION. All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 */
9
10#include <linux/clk.h>
Thierry Reding9eb9b222013-09-24 16:32:47 +020011#include <linux/debugfs.h>
Thierry Redingdf06b752014-06-26 21:41:53 +020012#include <linux/iommu.h>
Thierry Redingb9ff7ae2017-08-21 16:35:17 +020013#include <linux/of_device.h>
Thierry Reding33a8eb82015-08-03 13:20:49 +020014#include <linux/pm_runtime.h>
Stephen Warrenca480802013-11-06 16:20:54 -070015#include <linux/reset.h>
Thierry Redingd8f4a9e2012-11-15 21:28:22 +000016
Thierry Reding9c012702014-07-07 15:32:53 +020017#include <soc/tegra/pmc.h>
18
Arto Merilainende2ba662013-03-22 16:34:08 +020019#include "dc.h"
20#include "drm.h"
21#include "gem.h"
Thierry Reding47307952017-08-30 17:42:54 +020022#include "hub.h"
Thierry Reding5acd3512017-11-10 15:27:25 +010023#include "plane.h"
Thierry Redingd8f4a9e2012-11-15 21:28:22 +000024
Thierry Reding9d441892014-11-24 17:02:53 +010025#include <drm/drm_atomic.h>
Thierry Reding4aa3df72014-11-24 16:27:13 +010026#include <drm/drm_atomic_helper.h>
Daniel Vetter3cb9ae42014-10-29 10:03:57 +010027#include <drm/drm_plane_helper.h>
28
Thierry Reding791ddb12015-07-28 21:27:05 +020029static void tegra_dc_stats_reset(struct tegra_dc_stats *stats)
30{
31 stats->frames = 0;
32 stats->vblank = 0;
33 stats->underflow = 0;
34 stats->overflow = 0;
35}
36
Thierry Reding1087fac2017-12-14 13:37:53 +010037/* Reads the active copy of a register. */
Thierry Reding86df2562014-12-08 16:03:53 +010038static u32 tegra_dc_readl_active(struct tegra_dc *dc, unsigned long offset)
39{
Thierry Reding86df2562014-12-08 16:03:53 +010040 u32 value;
41
Thierry Reding86df2562014-12-08 16:03:53 +010042 tegra_dc_writel(dc, READ_MUX, DC_CMD_STATE_ACCESS);
43 value = tegra_dc_readl(dc, offset);
44 tegra_dc_writel(dc, 0, DC_CMD_STATE_ACCESS);
45
Thierry Reding86df2562014-12-08 16:03:53 +010046 return value;
47}
48
Thierry Reding1087fac2017-12-14 13:37:53 +010049static inline unsigned int tegra_plane_offset(struct tegra_plane *plane,
50 unsigned int offset)
51{
52 if (offset >= 0x500 && offset <= 0x638) {
53 offset = 0x000 + (offset - 0x500);
54 return plane->offset + offset;
55 }
56
57 if (offset >= 0x700 && offset <= 0x719) {
58 offset = 0x180 + (offset - 0x700);
59 return plane->offset + offset;
60 }
61
62 if (offset >= 0x800 && offset <= 0x839) {
63 offset = 0x1c0 + (offset - 0x800);
64 return plane->offset + offset;
65 }
66
67 dev_WARN(plane->dc->dev, "invalid offset: %x\n", offset);
68
69 return plane->offset + offset;
70}
71
72static inline u32 tegra_plane_readl(struct tegra_plane *plane,
73 unsigned int offset)
74{
75 return tegra_dc_readl(plane->dc, tegra_plane_offset(plane, offset));
76}
77
78static inline void tegra_plane_writel(struct tegra_plane *plane, u32 value,
79 unsigned int offset)
80{
81 tegra_dc_writel(plane->dc, value, tegra_plane_offset(plane, offset));
82}
83
Thierry Redingc57997b2017-10-12 19:12:57 +020084bool tegra_dc_has_output(struct tegra_dc *dc, struct device *dev)
85{
86 struct device_node *np = dc->dev->of_node;
87 struct of_phandle_iterator it;
88 int err;
89
90 of_for_each_phandle(&it, err, np, "nvidia,outputs", NULL, 0)
91 if (it.node == dev->of_node)
92 return true;
93
94 return false;
95}
96
Thierry Reding86df2562014-12-08 16:03:53 +010097/*
Thierry Redingd700ba72014-12-08 15:50:04 +010098 * Double-buffered registers have two copies: ASSEMBLY and ACTIVE. When the
99 * *_ACT_REQ bits are set the ASSEMBLY copy is latched into the ACTIVE copy.
100 * Latching happens mmediately if the display controller is in STOP mode or
101 * on the next frame boundary otherwise.
102 *
103 * Triple-buffered registers have three copies: ASSEMBLY, ARM and ACTIVE. The
104 * ASSEMBLY copy is latched into the ARM copy immediately after *_UPDATE bits
105 * are written. When the *_ACT_REQ bits are written, the ARM copy is latched
106 * into the ACTIVE copy, either immediately if the display controller is in
107 * STOP mode, or at the next frame boundary otherwise.
108 */
Thierry Reding62b9e062014-11-21 17:33:33 +0100109void tegra_dc_commit(struct tegra_dc *dc)
Thierry Reding205d48e2014-10-21 13:41:46 +0200110{
111 tegra_dc_writel(dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
112 tegra_dc_writel(dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL);
113}
114
Thierry Reding10288ee2014-03-14 09:54:58 +0100115static inline u32 compute_dda_inc(unsigned int in, unsigned int out, bool v,
116 unsigned int bpp)
117{
118 fixed20_12 outf = dfixed_init(out);
119 fixed20_12 inf = dfixed_init(in);
120 u32 dda_inc;
121 int max;
122
123 if (v)
124 max = 15;
125 else {
126 switch (bpp) {
127 case 2:
128 max = 8;
129 break;
130
131 default:
132 WARN_ON_ONCE(1);
133 /* fallthrough */
134 case 4:
135 max = 4;
136 break;
137 }
138 }
139
140 outf.full = max_t(u32, outf.full - dfixed_const(1), dfixed_const(1));
141 inf.full -= dfixed_const(1);
142
143 dda_inc = dfixed_div(inf, outf);
144 dda_inc = min_t(u32, dda_inc, dfixed_const(max));
145
146 return dda_inc;
147}
148
149static inline u32 compute_initial_dda(unsigned int in)
150{
151 fixed20_12 inf = dfixed_init(in);
152 return dfixed_frac(inf);
153}
154
Thierry Redingab7d3f52017-12-14 13:46:20 +0100155static void tegra_plane_setup_blending_legacy(struct tegra_plane *plane)
156{
Thierry Redingebae8d02017-12-20 09:39:14 +0100157 u32 background[3] = {
158 BLEND_WEIGHT1(0) | BLEND_WEIGHT0(0) | BLEND_COLOR_KEY_NONE,
159 BLEND_WEIGHT1(0) | BLEND_WEIGHT0(0) | BLEND_COLOR_KEY_NONE,
160 BLEND_WEIGHT1(0) | BLEND_WEIGHT0(0) | BLEND_COLOR_KEY_NONE,
161 };
162 u32 foreground = BLEND_WEIGHT1(255) | BLEND_WEIGHT0(255) |
163 BLEND_COLOR_KEY_NONE;
164 u32 blendnokey = BLEND_WEIGHT1(255) | BLEND_WEIGHT0(255);
165 struct tegra_plane_state *state;
166 unsigned int i;
167
168 state = to_tegra_plane_state(plane->base.state);
169
170 /* alpha contribution is 1 minus sum of overlapping windows */
171 for (i = 0; i < 3; i++) {
172 if (state->dependent[i])
173 background[i] |= BLEND_CONTROL_DEPENDENT;
174 }
175
176 /* enable alpha blending if pixel format has an alpha component */
177 if (!state->opaque)
178 foreground |= BLEND_CONTROL_ALPHA;
179
Thierry Redingab7d3f52017-12-14 13:46:20 +0100180 /*
181 * Disable blending and assume Window A is the bottom-most window,
182 * Window C is the top-most window and Window B is in the middle.
183 */
Thierry Redingebae8d02017-12-20 09:39:14 +0100184 tegra_plane_writel(plane, blendnokey, DC_WIN_BLEND_NOKEY);
185 tegra_plane_writel(plane, foreground, DC_WIN_BLEND_1WIN);
Thierry Redingab7d3f52017-12-14 13:46:20 +0100186
187 switch (plane->index) {
188 case 0:
Thierry Redingebae8d02017-12-20 09:39:14 +0100189 tegra_plane_writel(plane, background[0], DC_WIN_BLEND_2WIN_X);
190 tegra_plane_writel(plane, background[1], DC_WIN_BLEND_2WIN_Y);
191 tegra_plane_writel(plane, background[2], DC_WIN_BLEND_3WIN_XY);
Thierry Redingab7d3f52017-12-14 13:46:20 +0100192 break;
193
194 case 1:
Thierry Redingebae8d02017-12-20 09:39:14 +0100195 tegra_plane_writel(plane, foreground, DC_WIN_BLEND_2WIN_X);
196 tegra_plane_writel(plane, background[1], DC_WIN_BLEND_2WIN_Y);
197 tegra_plane_writel(plane, background[2], DC_WIN_BLEND_3WIN_XY);
Thierry Redingab7d3f52017-12-14 13:46:20 +0100198 break;
199
200 case 2:
Thierry Redingebae8d02017-12-20 09:39:14 +0100201 tegra_plane_writel(plane, foreground, DC_WIN_BLEND_2WIN_X);
202 tegra_plane_writel(plane, foreground, DC_WIN_BLEND_2WIN_Y);
203 tegra_plane_writel(plane, foreground, DC_WIN_BLEND_3WIN_XY);
Thierry Redingab7d3f52017-12-14 13:46:20 +0100204 break;
205 }
206}
207
208static void tegra_plane_setup_blending(struct tegra_plane *plane,
209 const struct tegra_dc_window *window)
210{
211 u32 value;
212
213 value = BLEND_FACTOR_DST_ALPHA_ZERO | BLEND_FACTOR_SRC_ALPHA_K2 |
214 BLEND_FACTOR_DST_COLOR_NEG_K1_TIMES_SRC |
215 BLEND_FACTOR_SRC_COLOR_K1_TIMES_SRC;
216 tegra_plane_writel(plane, value, DC_WIN_BLEND_MATCH_SELECT);
217
218 value = BLEND_FACTOR_DST_ALPHA_ZERO | BLEND_FACTOR_SRC_ALPHA_K2 |
219 BLEND_FACTOR_DST_COLOR_NEG_K1_TIMES_SRC |
220 BLEND_FACTOR_SRC_COLOR_K1_TIMES_SRC;
221 tegra_plane_writel(plane, value, DC_WIN_BLEND_NOMATCH_SELECT);
222
223 value = K2(255) | K1(255) | WINDOW_LAYER_DEPTH(255 - window->zpos);
224 tegra_plane_writel(plane, value, DC_WIN_BLEND_LAYER_CONTROL);
225}
226
Thierry Reding1087fac2017-12-14 13:37:53 +0100227static void tegra_dc_setup_window(struct tegra_plane *plane,
Thierry Reding4aa3df72014-11-24 16:27:13 +0100228 const struct tegra_dc_window *window)
Thierry Reding10288ee2014-03-14 09:54:58 +0100229{
230 unsigned h_offset, v_offset, h_size, v_size, h_dda, v_dda, bpp;
Thierry Reding1087fac2017-12-14 13:37:53 +0100231 struct tegra_dc *dc = plane->dc;
Thierry Reding10288ee2014-03-14 09:54:58 +0100232 bool yuv, planar;
Thierry Reding1087fac2017-12-14 13:37:53 +0100233 u32 value;
Thierry Reding10288ee2014-03-14 09:54:58 +0100234
235 /*
236 * For YUV planar modes, the number of bytes per pixel takes into
237 * account only the luma component and therefore is 1.
238 */
Thierry Reding5acd3512017-11-10 15:27:25 +0100239 yuv = tegra_plane_format_is_yuv(window->format, &planar);
Thierry Reding10288ee2014-03-14 09:54:58 +0100240 if (!yuv)
241 bpp = window->bits_per_pixel / 8;
242 else
243 bpp = planar ? 1 : 2;
244
Thierry Reding1087fac2017-12-14 13:37:53 +0100245 tegra_plane_writel(plane, window->format, DC_WIN_COLOR_DEPTH);
246 tegra_plane_writel(plane, window->swap, DC_WIN_BYTE_SWAP);
Thierry Reding10288ee2014-03-14 09:54:58 +0100247
248 value = V_POSITION(window->dst.y) | H_POSITION(window->dst.x);
Thierry Reding1087fac2017-12-14 13:37:53 +0100249 tegra_plane_writel(plane, value, DC_WIN_POSITION);
Thierry Reding10288ee2014-03-14 09:54:58 +0100250
251 value = V_SIZE(window->dst.h) | H_SIZE(window->dst.w);
Thierry Reding1087fac2017-12-14 13:37:53 +0100252 tegra_plane_writel(plane, value, DC_WIN_SIZE);
Thierry Reding10288ee2014-03-14 09:54:58 +0100253
254 h_offset = window->src.x * bpp;
255 v_offset = window->src.y;
256 h_size = window->src.w * bpp;
257 v_size = window->src.h;
258
259 value = V_PRESCALED_SIZE(v_size) | H_PRESCALED_SIZE(h_size);
Thierry Reding1087fac2017-12-14 13:37:53 +0100260 tegra_plane_writel(plane, value, DC_WIN_PRESCALED_SIZE);
Thierry Reding10288ee2014-03-14 09:54:58 +0100261
262 /*
263 * For DDA computations the number of bytes per pixel for YUV planar
264 * modes needs to take into account all Y, U and V components.
265 */
266 if (yuv && planar)
267 bpp = 2;
268
269 h_dda = compute_dda_inc(window->src.w, window->dst.w, false, bpp);
270 v_dda = compute_dda_inc(window->src.h, window->dst.h, true, bpp);
271
272 value = V_DDA_INC(v_dda) | H_DDA_INC(h_dda);
Thierry Reding1087fac2017-12-14 13:37:53 +0100273 tegra_plane_writel(plane, value, DC_WIN_DDA_INC);
Thierry Reding10288ee2014-03-14 09:54:58 +0100274
275 h_dda = compute_initial_dda(window->src.x);
276 v_dda = compute_initial_dda(window->src.y);
277
Thierry Reding1087fac2017-12-14 13:37:53 +0100278 tegra_plane_writel(plane, h_dda, DC_WIN_H_INITIAL_DDA);
279 tegra_plane_writel(plane, v_dda, DC_WIN_V_INITIAL_DDA);
Thierry Reding10288ee2014-03-14 09:54:58 +0100280
Thierry Reding1087fac2017-12-14 13:37:53 +0100281 tegra_plane_writel(plane, 0, DC_WIN_UV_BUF_STRIDE);
282 tegra_plane_writel(plane, 0, DC_WIN_BUF_STRIDE);
Thierry Reding10288ee2014-03-14 09:54:58 +0100283
Thierry Reding1087fac2017-12-14 13:37:53 +0100284 tegra_plane_writel(plane, window->base[0], DC_WINBUF_START_ADDR);
Thierry Reding10288ee2014-03-14 09:54:58 +0100285
286 if (yuv && planar) {
Thierry Reding1087fac2017-12-14 13:37:53 +0100287 tegra_plane_writel(plane, window->base[1], DC_WINBUF_START_ADDR_U);
288 tegra_plane_writel(plane, window->base[2], DC_WINBUF_START_ADDR_V);
Thierry Reding10288ee2014-03-14 09:54:58 +0100289 value = window->stride[1] << 16 | window->stride[0];
Thierry Reding1087fac2017-12-14 13:37:53 +0100290 tegra_plane_writel(plane, value, DC_WIN_LINE_STRIDE);
Thierry Reding10288ee2014-03-14 09:54:58 +0100291 } else {
Thierry Reding1087fac2017-12-14 13:37:53 +0100292 tegra_plane_writel(plane, window->stride[0], DC_WIN_LINE_STRIDE);
Thierry Reding10288ee2014-03-14 09:54:58 +0100293 }
294
295 if (window->bottom_up)
296 v_offset += window->src.h - 1;
297
Thierry Reding1087fac2017-12-14 13:37:53 +0100298 tegra_plane_writel(plane, h_offset, DC_WINBUF_ADDR_H_OFFSET);
299 tegra_plane_writel(plane, v_offset, DC_WINBUF_ADDR_V_OFFSET);
Thierry Reding10288ee2014-03-14 09:54:58 +0100300
Thierry Redingc134f012014-06-03 14:48:12 +0200301 if (dc->soc->supports_block_linear) {
302 unsigned long height = window->tiling.value;
Thierry Reding10288ee2014-03-14 09:54:58 +0100303
Thierry Redingc134f012014-06-03 14:48:12 +0200304 switch (window->tiling.mode) {
305 case TEGRA_BO_TILING_MODE_PITCH:
306 value = DC_WINBUF_SURFACE_KIND_PITCH;
307 break;
308
309 case TEGRA_BO_TILING_MODE_TILED:
310 value = DC_WINBUF_SURFACE_KIND_TILED;
311 break;
312
313 case TEGRA_BO_TILING_MODE_BLOCK:
314 value = DC_WINBUF_SURFACE_KIND_BLOCK_HEIGHT(height) |
315 DC_WINBUF_SURFACE_KIND_BLOCK;
316 break;
317 }
318
Thierry Reding1087fac2017-12-14 13:37:53 +0100319 tegra_plane_writel(plane, value, DC_WINBUF_SURFACE_KIND);
Thierry Redingc134f012014-06-03 14:48:12 +0200320 } else {
321 switch (window->tiling.mode) {
322 case TEGRA_BO_TILING_MODE_PITCH:
323 value = DC_WIN_BUFFER_ADDR_MODE_LINEAR_UV |
324 DC_WIN_BUFFER_ADDR_MODE_LINEAR;
325 break;
326
327 case TEGRA_BO_TILING_MODE_TILED:
328 value = DC_WIN_BUFFER_ADDR_MODE_TILE_UV |
329 DC_WIN_BUFFER_ADDR_MODE_TILE;
330 break;
331
332 case TEGRA_BO_TILING_MODE_BLOCK:
Thierry Reding4aa3df72014-11-24 16:27:13 +0100333 /*
334 * No need to handle this here because ->atomic_check
335 * will already have filtered it out.
336 */
337 break;
Thierry Redingc134f012014-06-03 14:48:12 +0200338 }
339
Thierry Reding1087fac2017-12-14 13:37:53 +0100340 tegra_plane_writel(plane, value, DC_WIN_BUFFER_ADDR_MODE);
Thierry Redingc134f012014-06-03 14:48:12 +0200341 }
Thierry Reding10288ee2014-03-14 09:54:58 +0100342
343 value = WIN_ENABLE;
344
345 if (yuv) {
346 /* setup default colorspace conversion coefficients */
Thierry Reding1087fac2017-12-14 13:37:53 +0100347 tegra_plane_writel(plane, 0x00f0, DC_WIN_CSC_YOF);
348 tegra_plane_writel(plane, 0x012a, DC_WIN_CSC_KYRGB);
349 tegra_plane_writel(plane, 0x0000, DC_WIN_CSC_KUR);
350 tegra_plane_writel(plane, 0x0198, DC_WIN_CSC_KVR);
351 tegra_plane_writel(plane, 0x039b, DC_WIN_CSC_KUG);
352 tegra_plane_writel(plane, 0x032f, DC_WIN_CSC_KVG);
353 tegra_plane_writel(plane, 0x0204, DC_WIN_CSC_KUB);
354 tegra_plane_writel(plane, 0x0000, DC_WIN_CSC_KVB);
Thierry Reding10288ee2014-03-14 09:54:58 +0100355
356 value |= CSC_ENABLE;
357 } else if (window->bits_per_pixel < 24) {
358 value |= COLOR_EXPAND;
359 }
360
361 if (window->bottom_up)
362 value |= V_DIRECTION;
363
Thierry Reding1087fac2017-12-14 13:37:53 +0100364 tegra_plane_writel(plane, value, DC_WIN_WIN_OPTIONS);
Thierry Reding10288ee2014-03-14 09:54:58 +0100365
Thierry Redingab7d3f52017-12-14 13:46:20 +0100366 if (dc->soc->supports_blending)
367 tegra_plane_setup_blending(plane, window);
368 else
369 tegra_plane_setup_blending_legacy(plane);
Thierry Redingc7679302014-10-21 13:51:53 +0200370}
371
Thierry Reding511c7022017-11-14 16:07:40 +0100372static const u32 tegra20_primary_formats[] = {
373 DRM_FORMAT_ARGB4444,
374 DRM_FORMAT_ARGB1555,
Thierry Redingc7679302014-10-21 13:51:53 +0200375 DRM_FORMAT_RGB565,
Thierry Reding511c7022017-11-14 16:07:40 +0100376 DRM_FORMAT_RGBA5551,
377 DRM_FORMAT_ABGR8888,
378 DRM_FORMAT_ARGB8888,
Thierry Redingebae8d02017-12-20 09:39:14 +0100379 /* non-native formats */
380 DRM_FORMAT_XRGB1555,
381 DRM_FORMAT_RGBX5551,
382 DRM_FORMAT_XBGR8888,
383 DRM_FORMAT_XRGB8888,
Thierry Reding511c7022017-11-14 16:07:40 +0100384};
385
386static const u32 tegra114_primary_formats[] = {
387 DRM_FORMAT_ARGB4444,
388 DRM_FORMAT_ARGB1555,
389 DRM_FORMAT_RGB565,
390 DRM_FORMAT_RGBA5551,
391 DRM_FORMAT_ABGR8888,
392 DRM_FORMAT_ARGB8888,
393 /* new on Tegra114 */
394 DRM_FORMAT_ABGR4444,
395 DRM_FORMAT_ABGR1555,
396 DRM_FORMAT_BGRA5551,
397 DRM_FORMAT_XRGB1555,
398 DRM_FORMAT_RGBX5551,
399 DRM_FORMAT_XBGR1555,
400 DRM_FORMAT_BGRX5551,
401 DRM_FORMAT_BGR565,
402 DRM_FORMAT_BGRA8888,
403 DRM_FORMAT_RGBA8888,
404 DRM_FORMAT_XRGB8888,
405 DRM_FORMAT_XBGR8888,
406};
407
408static const u32 tegra124_primary_formats[] = {
409 DRM_FORMAT_ARGB4444,
410 DRM_FORMAT_ARGB1555,
411 DRM_FORMAT_RGB565,
412 DRM_FORMAT_RGBA5551,
413 DRM_FORMAT_ABGR8888,
414 DRM_FORMAT_ARGB8888,
415 /* new on Tegra114 */
416 DRM_FORMAT_ABGR4444,
417 DRM_FORMAT_ABGR1555,
418 DRM_FORMAT_BGRA5551,
419 DRM_FORMAT_XRGB1555,
420 DRM_FORMAT_RGBX5551,
421 DRM_FORMAT_XBGR1555,
422 DRM_FORMAT_BGRX5551,
423 DRM_FORMAT_BGR565,
424 DRM_FORMAT_BGRA8888,
425 DRM_FORMAT_RGBA8888,
426 DRM_FORMAT_XRGB8888,
427 DRM_FORMAT_XBGR8888,
428 /* new on Tegra124 */
429 DRM_FORMAT_RGBX8888,
430 DRM_FORMAT_BGRX8888,
Thierry Redingc7679302014-10-21 13:51:53 +0200431};
432
Thierry Reding4aa3df72014-11-24 16:27:13 +0100433static int tegra_plane_atomic_check(struct drm_plane *plane,
434 struct drm_plane_state *state)
435{
Thierry Reding8f604f82014-11-28 13:14:55 +0100436 struct tegra_plane_state *plane_state = to_tegra_plane_state(state);
437 struct tegra_bo_tiling *tiling = &plane_state->tiling;
Thierry Reding47802b02014-11-26 12:28:39 +0100438 struct tegra_plane *tegra = to_tegra_plane(plane);
Thierry Reding4aa3df72014-11-24 16:27:13 +0100439 struct tegra_dc *dc = to_tegra_dc(state->crtc);
Thierry Redingebae8d02017-12-20 09:39:14 +0100440 unsigned int format;
Thierry Redingc7679302014-10-21 13:51:53 +0200441 int err;
442
Thierry Reding4aa3df72014-11-24 16:27:13 +0100443 /* no need for further checks if the plane is being disabled */
444 if (!state->crtc)
445 return 0;
446
Thierry Redingebae8d02017-12-20 09:39:14 +0100447 err = tegra_plane_format(state->fb->format->format, &format,
Thierry Reding5acd3512017-11-10 15:27:25 +0100448 &plane_state->swap);
Thierry Reding4aa3df72014-11-24 16:27:13 +0100449 if (err < 0)
450 return err;
451
Thierry Redingebae8d02017-12-20 09:39:14 +0100452 /*
453 * Tegra20 and Tegra30 are special cases here because they support
454 * only variants of specific formats with an alpha component, but not
455 * the corresponding opaque formats. However, the opaque formats can
456 * be emulated by disabling alpha blending for the plane.
457 */
458 if (!dc->soc->supports_blending) {
459 if (!tegra_plane_format_has_alpha(format)) {
460 err = tegra_plane_format_get_alpha(format, &format);
461 if (err < 0)
462 return err;
463
464 plane_state->opaque = true;
465 } else {
466 plane_state->opaque = false;
467 }
468
469 tegra_plane_check_dependent(tegra, plane_state);
470 }
471
472 plane_state->format = format;
473
Thierry Reding8f604f82014-11-28 13:14:55 +0100474 err = tegra_fb_get_tiling(state->fb, tiling);
475 if (err < 0)
476 return err;
477
478 if (tiling->mode == TEGRA_BO_TILING_MODE_BLOCK &&
Thierry Reding4aa3df72014-11-24 16:27:13 +0100479 !dc->soc->supports_block_linear) {
480 DRM_ERROR("hardware doesn't support block linear mode\n");
481 return -EINVAL;
482 }
483
484 /*
485 * Tegra doesn't support different strides for U and V planes so we
486 * error out if the user tries to display a framebuffer with such a
487 * configuration.
488 */
Ville Syrjäläbcb0b462016-12-14 23:30:22 +0200489 if (state->fb->format->num_planes > 2) {
Thierry Reding4aa3df72014-11-24 16:27:13 +0100490 if (state->fb->pitches[2] != state->fb->pitches[1]) {
491 DRM_ERROR("unsupported UV-plane configuration\n");
492 return -EINVAL;
493 }
494 }
495
Thierry Reding47802b02014-11-26 12:28:39 +0100496 err = tegra_plane_state_add(tegra, state);
497 if (err < 0)
498 return err;
499
Thierry Reding4aa3df72014-11-24 16:27:13 +0100500 return 0;
501}
502
Thierry Redinga4bfa092017-08-30 17:34:10 +0200503static void tegra_plane_atomic_disable(struct drm_plane *plane,
504 struct drm_plane_state *old_state)
Dmitry Osipenko80d3eef2017-06-15 02:18:31 +0300505{
Thierry Redinga4bfa092017-08-30 17:34:10 +0200506 struct tegra_plane *p = to_tegra_plane(plane);
Dmitry Osipenko80d3eef2017-06-15 02:18:31 +0300507 u32 value;
508
Thierry Redinga4bfa092017-08-30 17:34:10 +0200509 /* rien ne va plus */
510 if (!old_state || !old_state->crtc)
511 return;
512
Thierry Reding1087fac2017-12-14 13:37:53 +0100513 value = tegra_plane_readl(p, DC_WIN_WIN_OPTIONS);
Dmitry Osipenko80d3eef2017-06-15 02:18:31 +0300514 value &= ~WIN_ENABLE;
Thierry Reding1087fac2017-12-14 13:37:53 +0100515 tegra_plane_writel(p, value, DC_WIN_WIN_OPTIONS);
Dmitry Osipenko80d3eef2017-06-15 02:18:31 +0300516}
517
Thierry Reding4aa3df72014-11-24 16:27:13 +0100518static void tegra_plane_atomic_update(struct drm_plane *plane,
519 struct drm_plane_state *old_state)
520{
Thierry Reding8f604f82014-11-28 13:14:55 +0100521 struct tegra_plane_state *state = to_tegra_plane_state(plane->state);
Thierry Reding4aa3df72014-11-24 16:27:13 +0100522 struct drm_framebuffer *fb = plane->state->fb;
523 struct tegra_plane *p = to_tegra_plane(plane);
524 struct tegra_dc_window window;
525 unsigned int i;
Thierry Reding4aa3df72014-11-24 16:27:13 +0100526
527 /* rien ne va plus */
528 if (!plane->state->crtc || !plane->state->fb)
529 return;
530
Dmitry Osipenko80d3eef2017-06-15 02:18:31 +0300531 if (!plane->state->visible)
Thierry Redinga4bfa092017-08-30 17:34:10 +0200532 return tegra_plane_atomic_disable(plane, old_state);
Dmitry Osipenko80d3eef2017-06-15 02:18:31 +0300533
Thierry Redingc7679302014-10-21 13:51:53 +0200534 memset(&window, 0, sizeof(window));
Dmitry Osipenko7d205852017-06-15 02:18:30 +0300535 window.src.x = plane->state->src.x1 >> 16;
536 window.src.y = plane->state->src.y1 >> 16;
537 window.src.w = drm_rect_width(&plane->state->src) >> 16;
538 window.src.h = drm_rect_height(&plane->state->src) >> 16;
539 window.dst.x = plane->state->dst.x1;
540 window.dst.y = plane->state->dst.y1;
541 window.dst.w = drm_rect_width(&plane->state->dst);
542 window.dst.h = drm_rect_height(&plane->state->dst);
Ville Syrjälä272725c2016-12-14 23:32:20 +0200543 window.bits_per_pixel = fb->format->cpp[0] * 8;
Thierry Redingc7679302014-10-21 13:51:53 +0200544 window.bottom_up = tegra_fb_is_bottom_up(fb);
545
Thierry Reding8f604f82014-11-28 13:14:55 +0100546 /* copy from state */
Thierry Redingab7d3f52017-12-14 13:46:20 +0100547 window.zpos = plane->state->normalized_zpos;
Thierry Reding8f604f82014-11-28 13:14:55 +0100548 window.tiling = state->tiling;
549 window.format = state->format;
550 window.swap = state->swap;
Thierry Redingc7679302014-10-21 13:51:53 +0200551
Ville Syrjäläbcb0b462016-12-14 23:30:22 +0200552 for (i = 0; i < fb->format->num_planes; i++) {
Thierry Reding4aa3df72014-11-24 16:27:13 +0100553 struct tegra_bo *bo = tegra_fb_get_plane(fb, i);
Thierry Redingc7679302014-10-21 13:51:53 +0200554
Thierry Reding4aa3df72014-11-24 16:27:13 +0100555 window.base[i] = bo->paddr + fb->offsets[i];
Dmitry Osipenko08ee0172016-08-21 11:57:58 +0300556
557 /*
558 * Tegra uses a shared stride for UV planes. Framebuffers are
559 * already checked for this in the tegra_plane_atomic_check()
560 * function, so it's safe to ignore the V-plane pitch here.
561 */
562 if (i < 2)
563 window.stride[i] = fb->pitches[i];
Thierry Reding4aa3df72014-11-24 16:27:13 +0100564 }
Thierry Redingc7679302014-10-21 13:51:53 +0200565
Thierry Reding1087fac2017-12-14 13:37:53 +0100566 tegra_dc_setup_window(p, &window);
Thierry Redingc7679302014-10-21 13:51:53 +0200567}
568
Thierry Redinga4bfa092017-08-30 17:34:10 +0200569static const struct drm_plane_helper_funcs tegra_plane_helper_funcs = {
Thierry Reding4aa3df72014-11-24 16:27:13 +0100570 .atomic_check = tegra_plane_atomic_check,
Thierry Reding4aa3df72014-11-24 16:27:13 +0100571 .atomic_disable = tegra_plane_atomic_disable,
Thierry Redinga4bfa092017-08-30 17:34:10 +0200572 .atomic_update = tegra_plane_atomic_update,
Thierry Redingc7679302014-10-21 13:51:53 +0200573};
574
Thierry Reding89f65012018-01-08 16:11:00 +0100575static unsigned long tegra_plane_get_possible_crtcs(struct drm_device *drm)
Thierry Redingc7679302014-10-21 13:51:53 +0200576{
Thierry Reding518e6222014-12-16 18:04:08 +0100577 /*
578 * Ideally this would use drm_crtc_mask(), but that would require the
579 * CRTC to already be in the mode_config's list of CRTCs. However, it
580 * will only be added to that list in the drm_crtc_init_with_planes()
581 * (in tegra_dc_init()), which in turn requires registration of these
582 * planes. So we have ourselves a nice little chicken and egg problem
583 * here.
584 *
585 * We work around this by manually creating the mask from the number
586 * of CRTCs that have been registered, and should therefore always be
587 * the same as drm_crtc_index() after registration.
588 */
Thierry Reding89f65012018-01-08 16:11:00 +0100589 return 1 << drm->mode_config.num_crtc;
590}
591
592static struct drm_plane *tegra_primary_plane_create(struct drm_device *drm,
593 struct tegra_dc *dc)
594{
595 unsigned long possible_crtcs = tegra_plane_get_possible_crtcs(drm);
Thierry Reding47307952017-08-30 17:42:54 +0200596 enum drm_plane_type type = DRM_PLANE_TYPE_PRIMARY;
Thierry Redingc7679302014-10-21 13:51:53 +0200597 struct tegra_plane *plane;
598 unsigned int num_formats;
599 const u32 *formats;
600 int err;
601
602 plane = kzalloc(sizeof(*plane), GFP_KERNEL);
603 if (!plane)
604 return ERR_PTR(-ENOMEM);
605
Thierry Reding1087fac2017-12-14 13:37:53 +0100606 /* Always use window A as primary window */
607 plane->offset = 0xa00;
Thierry Redingc4755fb2017-11-13 11:08:13 +0100608 plane->index = 0;
Thierry Reding1087fac2017-12-14 13:37:53 +0100609 plane->dc = dc;
610
611 num_formats = dc->soc->num_primary_formats;
612 formats = dc->soc->primary_formats;
Thierry Redingc4755fb2017-11-13 11:08:13 +0100613
Thierry Reding518e6222014-12-16 18:04:08 +0100614 err = drm_universal_plane_init(drm, &plane->base, possible_crtcs,
Thierry Redingc1cb4b62017-08-30 18:04:12 +0200615 &tegra_plane_funcs, formats,
Thierry Reding47307952017-08-30 17:42:54 +0200616 num_formats, NULL, type, NULL);
Thierry Redingc7679302014-10-21 13:51:53 +0200617 if (err < 0) {
618 kfree(plane);
619 return ERR_PTR(err);
620 }
621
Thierry Redinga4bfa092017-08-30 17:34:10 +0200622 drm_plane_helper_add(&plane->base, &tegra_plane_helper_funcs);
Thierry Reding4aa3df72014-11-24 16:27:13 +0100623
Thierry Redingab7d3f52017-12-14 13:46:20 +0100624 if (dc->soc->supports_blending)
625 drm_plane_create_zpos_property(&plane->base, 0, 0, 255);
626
Thierry Redingc7679302014-10-21 13:51:53 +0200627 return &plane->base;
628}
629
630static const u32 tegra_cursor_plane_formats[] = {
631 DRM_FORMAT_RGBA8888,
632};
633
Thierry Reding4aa3df72014-11-24 16:27:13 +0100634static int tegra_cursor_atomic_check(struct drm_plane *plane,
635 struct drm_plane_state *state)
Thierry Redingc7679302014-10-21 13:51:53 +0200636{
Thierry Reding47802b02014-11-26 12:28:39 +0100637 struct tegra_plane *tegra = to_tegra_plane(plane);
638 int err;
639
Thierry Reding4aa3df72014-11-24 16:27:13 +0100640 /* no need for further checks if the plane is being disabled */
641 if (!state->crtc)
642 return 0;
Thierry Redingc7679302014-10-21 13:51:53 +0200643
644 /* scaling not supported for cursor */
Thierry Reding4aa3df72014-11-24 16:27:13 +0100645 if ((state->src_w >> 16 != state->crtc_w) ||
646 (state->src_h >> 16 != state->crtc_h))
Thierry Redingc7679302014-10-21 13:51:53 +0200647 return -EINVAL;
648
649 /* only square cursors supported */
Thierry Reding4aa3df72014-11-24 16:27:13 +0100650 if (state->src_w != state->src_h)
Thierry Redingc7679302014-10-21 13:51:53 +0200651 return -EINVAL;
652
Thierry Reding4aa3df72014-11-24 16:27:13 +0100653 if (state->crtc_w != 32 && state->crtc_w != 64 &&
654 state->crtc_w != 128 && state->crtc_w != 256)
655 return -EINVAL;
656
Thierry Reding47802b02014-11-26 12:28:39 +0100657 err = tegra_plane_state_add(tegra, state);
658 if (err < 0)
659 return err;
660
Thierry Reding4aa3df72014-11-24 16:27:13 +0100661 return 0;
662}
663
664static void tegra_cursor_atomic_update(struct drm_plane *plane,
665 struct drm_plane_state *old_state)
666{
667 struct tegra_bo *bo = tegra_fb_get_plane(plane->state->fb, 0);
668 struct tegra_dc *dc = to_tegra_dc(plane->state->crtc);
669 struct drm_plane_state *state = plane->state;
670 u32 value = CURSOR_CLIP_DISPLAY;
671
672 /* rien ne va plus */
673 if (!plane->state->crtc || !plane->state->fb)
674 return;
675
676 switch (state->crtc_w) {
Thierry Redingc7679302014-10-21 13:51:53 +0200677 case 32:
678 value |= CURSOR_SIZE_32x32;
679 break;
680
681 case 64:
682 value |= CURSOR_SIZE_64x64;
683 break;
684
685 case 128:
686 value |= CURSOR_SIZE_128x128;
687 break;
688
689 case 256:
690 value |= CURSOR_SIZE_256x256;
691 break;
692
693 default:
Thierry Reding4aa3df72014-11-24 16:27:13 +0100694 WARN(1, "cursor size %ux%u not supported\n", state->crtc_w,
695 state->crtc_h);
696 return;
Thierry Redingc7679302014-10-21 13:51:53 +0200697 }
698
699 value |= (bo->paddr >> 10) & 0x3fffff;
700 tegra_dc_writel(dc, value, DC_DISP_CURSOR_START_ADDR);
701
702#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
703 value = (bo->paddr >> 32) & 0x3;
704 tegra_dc_writel(dc, value, DC_DISP_CURSOR_START_ADDR_HI);
705#endif
706
707 /* enable cursor and set blend mode */
708 value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
709 value |= CURSOR_ENABLE;
710 tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
711
712 value = tegra_dc_readl(dc, DC_DISP_BLEND_CURSOR_CONTROL);
713 value &= ~CURSOR_DST_BLEND_MASK;
714 value &= ~CURSOR_SRC_BLEND_MASK;
715 value |= CURSOR_MODE_NORMAL;
716 value |= CURSOR_DST_BLEND_NEG_K1_TIMES_SRC;
717 value |= CURSOR_SRC_BLEND_K1_TIMES_SRC;
718 value |= CURSOR_ALPHA;
719 tegra_dc_writel(dc, value, DC_DISP_BLEND_CURSOR_CONTROL);
720
721 /* position the cursor */
Thierry Reding4aa3df72014-11-24 16:27:13 +0100722 value = (state->crtc_y & 0x3fff) << 16 | (state->crtc_x & 0x3fff);
Thierry Redingc7679302014-10-21 13:51:53 +0200723 tegra_dc_writel(dc, value, DC_DISP_CURSOR_POSITION);
Thierry Redingc7679302014-10-21 13:51:53 +0200724}
725
Thierry Reding4aa3df72014-11-24 16:27:13 +0100726static void tegra_cursor_atomic_disable(struct drm_plane *plane,
727 struct drm_plane_state *old_state)
Thierry Redingc7679302014-10-21 13:51:53 +0200728{
Thierry Reding4aa3df72014-11-24 16:27:13 +0100729 struct tegra_dc *dc;
Thierry Redingc7679302014-10-21 13:51:53 +0200730 u32 value;
731
Thierry Reding4aa3df72014-11-24 16:27:13 +0100732 /* rien ne va plus */
733 if (!old_state || !old_state->crtc)
734 return;
735
736 dc = to_tegra_dc(old_state->crtc);
Thierry Redingc7679302014-10-21 13:51:53 +0200737
738 value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
739 value &= ~CURSOR_ENABLE;
740 tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
Thierry Redingc7679302014-10-21 13:51:53 +0200741}
742
Thierry Reding4aa3df72014-11-24 16:27:13 +0100743static const struct drm_plane_helper_funcs tegra_cursor_plane_helper_funcs = {
Thierry Reding4aa3df72014-11-24 16:27:13 +0100744 .atomic_check = tegra_cursor_atomic_check,
745 .atomic_update = tegra_cursor_atomic_update,
746 .atomic_disable = tegra_cursor_atomic_disable,
Thierry Redingc7679302014-10-21 13:51:53 +0200747};
748
749static struct drm_plane *tegra_dc_cursor_plane_create(struct drm_device *drm,
750 struct tegra_dc *dc)
751{
Thierry Reding89f65012018-01-08 16:11:00 +0100752 unsigned long possible_crtcs = tegra_plane_get_possible_crtcs(drm);
Thierry Redingc7679302014-10-21 13:51:53 +0200753 struct tegra_plane *plane;
754 unsigned int num_formats;
755 const u32 *formats;
756 int err;
757
758 plane = kzalloc(sizeof(*plane), GFP_KERNEL);
759 if (!plane)
760 return ERR_PTR(-ENOMEM);
761
Thierry Reding47802b02014-11-26 12:28:39 +0100762 /*
Thierry Redinga1df3b22015-07-21 16:42:30 +0200763 * This index is kind of fake. The cursor isn't a regular plane, but
764 * its update and activation request bits in DC_CMD_STATE_CONTROL do
765 * use the same programming. Setting this fake index here allows the
766 * code in tegra_add_plane_state() to do the right thing without the
767 * need to special-casing the cursor plane.
Thierry Reding47802b02014-11-26 12:28:39 +0100768 */
769 plane->index = 6;
Thierry Reding1087fac2017-12-14 13:37:53 +0100770 plane->dc = dc;
Thierry Reding47802b02014-11-26 12:28:39 +0100771
Thierry Redingc7679302014-10-21 13:51:53 +0200772 num_formats = ARRAY_SIZE(tegra_cursor_plane_formats);
773 formats = tegra_cursor_plane_formats;
774
Thierry Reding89f65012018-01-08 16:11:00 +0100775 err = drm_universal_plane_init(drm, &plane->base, possible_crtcs,
Thierry Redingc1cb4b62017-08-30 18:04:12 +0200776 &tegra_plane_funcs, formats,
Ben Widawskye6fc3b62017-07-23 20:46:38 -0700777 num_formats, NULL,
778 DRM_PLANE_TYPE_CURSOR, NULL);
Thierry Redingc7679302014-10-21 13:51:53 +0200779 if (err < 0) {
780 kfree(plane);
781 return ERR_PTR(err);
782 }
783
Thierry Reding4aa3df72014-11-24 16:27:13 +0100784 drm_plane_helper_add(&plane->base, &tegra_cursor_plane_helper_funcs);
785
Thierry Redingc7679302014-10-21 13:51:53 +0200786 return &plane->base;
787}
788
Thierry Reding511c7022017-11-14 16:07:40 +0100789static const u32 tegra20_overlay_formats[] = {
790 DRM_FORMAT_ARGB4444,
791 DRM_FORMAT_ARGB1555,
Thierry Redingdbe4d9a2013-03-22 15:37:30 +0100792 DRM_FORMAT_RGB565,
Thierry Reding511c7022017-11-14 16:07:40 +0100793 DRM_FORMAT_RGBA5551,
794 DRM_FORMAT_ABGR8888,
795 DRM_FORMAT_ARGB8888,
Thierry Redingebae8d02017-12-20 09:39:14 +0100796 /* non-native formats */
797 DRM_FORMAT_XRGB1555,
798 DRM_FORMAT_RGBX5551,
799 DRM_FORMAT_XBGR8888,
800 DRM_FORMAT_XRGB8888,
Thierry Reding511c7022017-11-14 16:07:40 +0100801 /* planar formats */
802 DRM_FORMAT_UYVY,
803 DRM_FORMAT_YUYV,
804 DRM_FORMAT_YUV420,
805 DRM_FORMAT_YUV422,
806};
807
808static const u32 tegra114_overlay_formats[] = {
809 DRM_FORMAT_ARGB4444,
810 DRM_FORMAT_ARGB1555,
811 DRM_FORMAT_RGB565,
812 DRM_FORMAT_RGBA5551,
813 DRM_FORMAT_ABGR8888,
814 DRM_FORMAT_ARGB8888,
815 /* new on Tegra114 */
816 DRM_FORMAT_ABGR4444,
817 DRM_FORMAT_ABGR1555,
818 DRM_FORMAT_BGRA5551,
819 DRM_FORMAT_XRGB1555,
820 DRM_FORMAT_RGBX5551,
821 DRM_FORMAT_XBGR1555,
822 DRM_FORMAT_BGRX5551,
823 DRM_FORMAT_BGR565,
824 DRM_FORMAT_BGRA8888,
825 DRM_FORMAT_RGBA8888,
826 DRM_FORMAT_XRGB8888,
827 DRM_FORMAT_XBGR8888,
828 /* planar formats */
829 DRM_FORMAT_UYVY,
830 DRM_FORMAT_YUYV,
831 DRM_FORMAT_YUV420,
832 DRM_FORMAT_YUV422,
833};
834
835static const u32 tegra124_overlay_formats[] = {
836 DRM_FORMAT_ARGB4444,
837 DRM_FORMAT_ARGB1555,
838 DRM_FORMAT_RGB565,
839 DRM_FORMAT_RGBA5551,
840 DRM_FORMAT_ABGR8888,
841 DRM_FORMAT_ARGB8888,
842 /* new on Tegra114 */
843 DRM_FORMAT_ABGR4444,
844 DRM_FORMAT_ABGR1555,
845 DRM_FORMAT_BGRA5551,
846 DRM_FORMAT_XRGB1555,
847 DRM_FORMAT_RGBX5551,
848 DRM_FORMAT_XBGR1555,
849 DRM_FORMAT_BGRX5551,
850 DRM_FORMAT_BGR565,
851 DRM_FORMAT_BGRA8888,
852 DRM_FORMAT_RGBA8888,
853 DRM_FORMAT_XRGB8888,
854 DRM_FORMAT_XBGR8888,
855 /* new on Tegra124 */
856 DRM_FORMAT_RGBX8888,
857 DRM_FORMAT_BGRX8888,
858 /* planar formats */
Thierry Redingf34bc782012-11-04 21:47:13 +0100859 DRM_FORMAT_UYVY,
Thierry Redingf9253902014-01-29 20:31:17 +0100860 DRM_FORMAT_YUYV,
Thierry Redingf34bc782012-11-04 21:47:13 +0100861 DRM_FORMAT_YUV420,
862 DRM_FORMAT_YUV422,
863};
864
Thierry Redingc7679302014-10-21 13:51:53 +0200865static struct drm_plane *tegra_dc_overlay_plane_create(struct drm_device *drm,
866 struct tegra_dc *dc,
Dmitry Osipenko9f446d82018-03-15 04:00:25 +0300867 unsigned int index,
868 bool cursor)
Thierry Redingc7679302014-10-21 13:51:53 +0200869{
Thierry Reding89f65012018-01-08 16:11:00 +0100870 unsigned long possible_crtcs = tegra_plane_get_possible_crtcs(drm);
Thierry Redingc7679302014-10-21 13:51:53 +0200871 struct tegra_plane *plane;
872 unsigned int num_formats;
Dmitry Osipenko9f446d82018-03-15 04:00:25 +0300873 enum drm_plane_type type;
Thierry Redingc7679302014-10-21 13:51:53 +0200874 const u32 *formats;
875 int err;
876
877 plane = kzalloc(sizeof(*plane), GFP_KERNEL);
878 if (!plane)
879 return ERR_PTR(-ENOMEM);
880
Thierry Reding1087fac2017-12-14 13:37:53 +0100881 plane->offset = 0xa00 + 0x200 * index;
Thierry Redingc7679302014-10-21 13:51:53 +0200882 plane->index = index;
Thierry Reding1087fac2017-12-14 13:37:53 +0100883 plane->dc = dc;
Thierry Redingc7679302014-10-21 13:51:53 +0200884
Thierry Reding511c7022017-11-14 16:07:40 +0100885 num_formats = dc->soc->num_overlay_formats;
886 formats = dc->soc->overlay_formats;
Thierry Redingc7679302014-10-21 13:51:53 +0200887
Dmitry Osipenko9f446d82018-03-15 04:00:25 +0300888 if (!cursor)
889 type = DRM_PLANE_TYPE_OVERLAY;
890 else
891 type = DRM_PLANE_TYPE_CURSOR;
892
Thierry Reding89f65012018-01-08 16:11:00 +0100893 err = drm_universal_plane_init(drm, &plane->base, possible_crtcs,
Thierry Reding301e0dd2017-08-30 18:04:12 +0200894 &tegra_plane_funcs, formats,
Dmitry Osipenko9f446d82018-03-15 04:00:25 +0300895 num_formats, NULL, type, NULL);
Thierry Redingc7679302014-10-21 13:51:53 +0200896 if (err < 0) {
897 kfree(plane);
898 return ERR_PTR(err);
899 }
900
Thierry Redinga4bfa092017-08-30 17:34:10 +0200901 drm_plane_helper_add(&plane->base, &tegra_plane_helper_funcs);
Thierry Reding4aa3df72014-11-24 16:27:13 +0100902
Thierry Redingab7d3f52017-12-14 13:46:20 +0100903 if (dc->soc->supports_blending)
904 drm_plane_create_zpos_property(&plane->base, 0, 0, 255);
905
Thierry Redingc7679302014-10-21 13:51:53 +0200906 return &plane->base;
907}
908
Thierry Reding47307952017-08-30 17:42:54 +0200909static struct drm_plane *tegra_dc_add_shared_planes(struct drm_device *drm,
910 struct tegra_dc *dc)
Thierry Redingf34bc782012-11-04 21:47:13 +0100911{
Thierry Reding47307952017-08-30 17:42:54 +0200912 struct drm_plane *plane, *primary = NULL;
913 unsigned int i, j;
914
915 for (i = 0; i < dc->soc->num_wgrps; i++) {
916 const struct tegra_windowgroup_soc *wgrp = &dc->soc->wgrps[i];
917
918 if (wgrp->dc == dc->pipe) {
919 for (j = 0; j < wgrp->num_windows; j++) {
920 unsigned int index = wgrp->windows[j];
921
922 plane = tegra_shared_plane_create(drm, dc,
923 wgrp->index,
924 index);
925 if (IS_ERR(plane))
926 return plane;
927
928 /*
929 * Choose the first shared plane owned by this
930 * head as the primary plane.
931 */
932 if (!primary) {
933 plane->type = DRM_PLANE_TYPE_PRIMARY;
934 primary = plane;
935 }
936 }
937 }
938 }
939
940 return primary;
941}
942
943static struct drm_plane *tegra_dc_add_planes(struct drm_device *drm,
944 struct tegra_dc *dc)
945{
Thierry Reding8f621422018-01-08 16:16:06 +0100946 struct drm_plane *planes[2], *primary;
Dmitry Osipenko9f446d82018-03-15 04:00:25 +0300947 unsigned int planes_num;
Thierry Redingf34bc782012-11-04 21:47:13 +0100948 unsigned int i;
Thierry Reding8f621422018-01-08 16:16:06 +0100949 int err;
Thierry Redingf34bc782012-11-04 21:47:13 +0100950
Thierry Reding47307952017-08-30 17:42:54 +0200951 primary = tegra_primary_plane_create(drm, dc);
952 if (IS_ERR(primary))
953 return primary;
954
Dmitry Osipenko9f446d82018-03-15 04:00:25 +0300955 if (dc->soc->supports_cursor)
956 planes_num = 2;
957 else
958 planes_num = 1;
959
960 for (i = 0; i < planes_num; i++) {
961 planes[i] = tegra_dc_overlay_plane_create(drm, dc, 1 + i,
962 false);
Thierry Reding8f621422018-01-08 16:16:06 +0100963 if (IS_ERR(planes[i])) {
964 err = PTR_ERR(planes[i]);
965
966 while (i--)
967 tegra_plane_funcs.destroy(planes[i]);
968
969 tegra_plane_funcs.destroy(primary);
970 return ERR_PTR(err);
Thierry Reding47307952017-08-30 17:42:54 +0200971 }
Thierry Redingf34bc782012-11-04 21:47:13 +0100972 }
973
Thierry Reding47307952017-08-30 17:42:54 +0200974 return primary;
Thierry Redingf34bc782012-11-04 21:47:13 +0100975}
976
Thierry Redingf002abc2013-10-14 14:06:02 +0200977static void tegra_dc_destroy(struct drm_crtc *crtc)
978{
979 drm_crtc_cleanup(crtc);
Thierry Redingf002abc2013-10-14 14:06:02 +0200980}
981
Thierry Redingca915b12014-12-08 16:14:45 +0100982static void tegra_crtc_reset(struct drm_crtc *crtc)
983{
984 struct tegra_dc_state *state;
985
Thierry Reding3b59b7ac2015-01-28 15:01:22 +0100986 if (crtc->state)
Daniel Vetterec2dc6a2016-05-09 16:34:09 +0200987 __drm_atomic_helper_crtc_destroy_state(crtc->state);
Thierry Reding3b59b7ac2015-01-28 15:01:22 +0100988
Thierry Redingca915b12014-12-08 16:14:45 +0100989 kfree(crtc->state);
990 crtc->state = NULL;
991
992 state = kzalloc(sizeof(*state), GFP_KERNEL);
Thierry Reding332bbe72015-01-28 15:03:31 +0100993 if (state) {
Thierry Redingca915b12014-12-08 16:14:45 +0100994 crtc->state = &state->base;
Thierry Reding332bbe72015-01-28 15:03:31 +0100995 crtc->state->crtc = crtc;
996 }
Thierry Reding31930d42015-07-02 17:04:06 +0200997
998 drm_crtc_vblank_reset(crtc);
Thierry Redingca915b12014-12-08 16:14:45 +0100999}
1000
1001static struct drm_crtc_state *
1002tegra_crtc_atomic_duplicate_state(struct drm_crtc *crtc)
1003{
1004 struct tegra_dc_state *state = to_dc_state(crtc->state);
1005 struct tegra_dc_state *copy;
1006
Thierry Reding3b59b7ac2015-01-28 15:01:22 +01001007 copy = kmalloc(sizeof(*copy), GFP_KERNEL);
Thierry Redingca915b12014-12-08 16:14:45 +01001008 if (!copy)
1009 return NULL;
1010
Thierry Reding3b59b7ac2015-01-28 15:01:22 +01001011 __drm_atomic_helper_crtc_duplicate_state(crtc, &copy->base);
1012 copy->clk = state->clk;
1013 copy->pclk = state->pclk;
1014 copy->div = state->div;
1015 copy->planes = state->planes;
Thierry Redingca915b12014-12-08 16:14:45 +01001016
1017 return &copy->base;
1018}
1019
1020static void tegra_crtc_atomic_destroy_state(struct drm_crtc *crtc,
1021 struct drm_crtc_state *state)
1022{
Daniel Vetterec2dc6a2016-05-09 16:34:09 +02001023 __drm_atomic_helper_crtc_destroy_state(state);
Thierry Redingca915b12014-12-08 16:14:45 +01001024 kfree(state);
1025}
1026
Thierry Redingb95800e2017-11-08 13:40:54 +01001027#define DEBUGFS_REG32(_name) { .name = #_name, .offset = _name }
1028
1029static const struct debugfs_reg32 tegra_dc_regs[] = {
1030 DEBUGFS_REG32(DC_CMD_GENERAL_INCR_SYNCPT),
1031 DEBUGFS_REG32(DC_CMD_GENERAL_INCR_SYNCPT_CNTRL),
1032 DEBUGFS_REG32(DC_CMD_GENERAL_INCR_SYNCPT_ERROR),
1033 DEBUGFS_REG32(DC_CMD_WIN_A_INCR_SYNCPT),
1034 DEBUGFS_REG32(DC_CMD_WIN_A_INCR_SYNCPT_CNTRL),
1035 DEBUGFS_REG32(DC_CMD_WIN_A_INCR_SYNCPT_ERROR),
1036 DEBUGFS_REG32(DC_CMD_WIN_B_INCR_SYNCPT),
1037 DEBUGFS_REG32(DC_CMD_WIN_B_INCR_SYNCPT_CNTRL),
1038 DEBUGFS_REG32(DC_CMD_WIN_B_INCR_SYNCPT_ERROR),
1039 DEBUGFS_REG32(DC_CMD_WIN_C_INCR_SYNCPT),
1040 DEBUGFS_REG32(DC_CMD_WIN_C_INCR_SYNCPT_CNTRL),
1041 DEBUGFS_REG32(DC_CMD_WIN_C_INCR_SYNCPT_ERROR),
1042 DEBUGFS_REG32(DC_CMD_CONT_SYNCPT_VSYNC),
1043 DEBUGFS_REG32(DC_CMD_DISPLAY_COMMAND_OPTION0),
1044 DEBUGFS_REG32(DC_CMD_DISPLAY_COMMAND),
1045 DEBUGFS_REG32(DC_CMD_SIGNAL_RAISE),
1046 DEBUGFS_REG32(DC_CMD_DISPLAY_POWER_CONTROL),
1047 DEBUGFS_REG32(DC_CMD_INT_STATUS),
1048 DEBUGFS_REG32(DC_CMD_INT_MASK),
1049 DEBUGFS_REG32(DC_CMD_INT_ENABLE),
1050 DEBUGFS_REG32(DC_CMD_INT_TYPE),
1051 DEBUGFS_REG32(DC_CMD_INT_POLARITY),
1052 DEBUGFS_REG32(DC_CMD_SIGNAL_RAISE1),
1053 DEBUGFS_REG32(DC_CMD_SIGNAL_RAISE2),
1054 DEBUGFS_REG32(DC_CMD_SIGNAL_RAISE3),
1055 DEBUGFS_REG32(DC_CMD_STATE_ACCESS),
1056 DEBUGFS_REG32(DC_CMD_STATE_CONTROL),
1057 DEBUGFS_REG32(DC_CMD_DISPLAY_WINDOW_HEADER),
1058 DEBUGFS_REG32(DC_CMD_REG_ACT_CONTROL),
1059 DEBUGFS_REG32(DC_COM_CRC_CONTROL),
1060 DEBUGFS_REG32(DC_COM_CRC_CHECKSUM),
1061 DEBUGFS_REG32(DC_COM_PIN_OUTPUT_ENABLE(0)),
1062 DEBUGFS_REG32(DC_COM_PIN_OUTPUT_ENABLE(1)),
1063 DEBUGFS_REG32(DC_COM_PIN_OUTPUT_ENABLE(2)),
1064 DEBUGFS_REG32(DC_COM_PIN_OUTPUT_ENABLE(3)),
1065 DEBUGFS_REG32(DC_COM_PIN_OUTPUT_POLARITY(0)),
1066 DEBUGFS_REG32(DC_COM_PIN_OUTPUT_POLARITY(1)),
1067 DEBUGFS_REG32(DC_COM_PIN_OUTPUT_POLARITY(2)),
1068 DEBUGFS_REG32(DC_COM_PIN_OUTPUT_POLARITY(3)),
1069 DEBUGFS_REG32(DC_COM_PIN_OUTPUT_DATA(0)),
1070 DEBUGFS_REG32(DC_COM_PIN_OUTPUT_DATA(1)),
1071 DEBUGFS_REG32(DC_COM_PIN_OUTPUT_DATA(2)),
1072 DEBUGFS_REG32(DC_COM_PIN_OUTPUT_DATA(3)),
1073 DEBUGFS_REG32(DC_COM_PIN_INPUT_ENABLE(0)),
1074 DEBUGFS_REG32(DC_COM_PIN_INPUT_ENABLE(1)),
1075 DEBUGFS_REG32(DC_COM_PIN_INPUT_ENABLE(2)),
1076 DEBUGFS_REG32(DC_COM_PIN_INPUT_ENABLE(3)),
1077 DEBUGFS_REG32(DC_COM_PIN_INPUT_DATA(0)),
1078 DEBUGFS_REG32(DC_COM_PIN_INPUT_DATA(1)),
1079 DEBUGFS_REG32(DC_COM_PIN_OUTPUT_SELECT(0)),
1080 DEBUGFS_REG32(DC_COM_PIN_OUTPUT_SELECT(1)),
1081 DEBUGFS_REG32(DC_COM_PIN_OUTPUT_SELECT(2)),
1082 DEBUGFS_REG32(DC_COM_PIN_OUTPUT_SELECT(3)),
1083 DEBUGFS_REG32(DC_COM_PIN_OUTPUT_SELECT(4)),
1084 DEBUGFS_REG32(DC_COM_PIN_OUTPUT_SELECT(5)),
1085 DEBUGFS_REG32(DC_COM_PIN_OUTPUT_SELECT(6)),
1086 DEBUGFS_REG32(DC_COM_PIN_MISC_CONTROL),
1087 DEBUGFS_REG32(DC_COM_PIN_PM0_CONTROL),
1088 DEBUGFS_REG32(DC_COM_PIN_PM0_DUTY_CYCLE),
1089 DEBUGFS_REG32(DC_COM_PIN_PM1_CONTROL),
1090 DEBUGFS_REG32(DC_COM_PIN_PM1_DUTY_CYCLE),
1091 DEBUGFS_REG32(DC_COM_SPI_CONTROL),
1092 DEBUGFS_REG32(DC_COM_SPI_START_BYTE),
1093 DEBUGFS_REG32(DC_COM_HSPI_WRITE_DATA_AB),
1094 DEBUGFS_REG32(DC_COM_HSPI_WRITE_DATA_CD),
1095 DEBUGFS_REG32(DC_COM_HSPI_CS_DC),
1096 DEBUGFS_REG32(DC_COM_SCRATCH_REGISTER_A),
1097 DEBUGFS_REG32(DC_COM_SCRATCH_REGISTER_B),
1098 DEBUGFS_REG32(DC_COM_GPIO_CTRL),
1099 DEBUGFS_REG32(DC_COM_GPIO_DEBOUNCE_COUNTER),
1100 DEBUGFS_REG32(DC_COM_CRC_CHECKSUM_LATCHED),
1101 DEBUGFS_REG32(DC_DISP_DISP_SIGNAL_OPTIONS0),
1102 DEBUGFS_REG32(DC_DISP_DISP_SIGNAL_OPTIONS1),
1103 DEBUGFS_REG32(DC_DISP_DISP_WIN_OPTIONS),
1104 DEBUGFS_REG32(DC_DISP_DISP_MEM_HIGH_PRIORITY),
1105 DEBUGFS_REG32(DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER),
1106 DEBUGFS_REG32(DC_DISP_DISP_TIMING_OPTIONS),
1107 DEBUGFS_REG32(DC_DISP_REF_TO_SYNC),
1108 DEBUGFS_REG32(DC_DISP_SYNC_WIDTH),
1109 DEBUGFS_REG32(DC_DISP_BACK_PORCH),
1110 DEBUGFS_REG32(DC_DISP_ACTIVE),
1111 DEBUGFS_REG32(DC_DISP_FRONT_PORCH),
1112 DEBUGFS_REG32(DC_DISP_H_PULSE0_CONTROL),
1113 DEBUGFS_REG32(DC_DISP_H_PULSE0_POSITION_A),
1114 DEBUGFS_REG32(DC_DISP_H_PULSE0_POSITION_B),
1115 DEBUGFS_REG32(DC_DISP_H_PULSE0_POSITION_C),
1116 DEBUGFS_REG32(DC_DISP_H_PULSE0_POSITION_D),
1117 DEBUGFS_REG32(DC_DISP_H_PULSE1_CONTROL),
1118 DEBUGFS_REG32(DC_DISP_H_PULSE1_POSITION_A),
1119 DEBUGFS_REG32(DC_DISP_H_PULSE1_POSITION_B),
1120 DEBUGFS_REG32(DC_DISP_H_PULSE1_POSITION_C),
1121 DEBUGFS_REG32(DC_DISP_H_PULSE1_POSITION_D),
1122 DEBUGFS_REG32(DC_DISP_H_PULSE2_CONTROL),
1123 DEBUGFS_REG32(DC_DISP_H_PULSE2_POSITION_A),
1124 DEBUGFS_REG32(DC_DISP_H_PULSE2_POSITION_B),
1125 DEBUGFS_REG32(DC_DISP_H_PULSE2_POSITION_C),
1126 DEBUGFS_REG32(DC_DISP_H_PULSE2_POSITION_D),
1127 DEBUGFS_REG32(DC_DISP_V_PULSE0_CONTROL),
1128 DEBUGFS_REG32(DC_DISP_V_PULSE0_POSITION_A),
1129 DEBUGFS_REG32(DC_DISP_V_PULSE0_POSITION_B),
1130 DEBUGFS_REG32(DC_DISP_V_PULSE0_POSITION_C),
1131 DEBUGFS_REG32(DC_DISP_V_PULSE1_CONTROL),
1132 DEBUGFS_REG32(DC_DISP_V_PULSE1_POSITION_A),
1133 DEBUGFS_REG32(DC_DISP_V_PULSE1_POSITION_B),
1134 DEBUGFS_REG32(DC_DISP_V_PULSE1_POSITION_C),
1135 DEBUGFS_REG32(DC_DISP_V_PULSE2_CONTROL),
1136 DEBUGFS_REG32(DC_DISP_V_PULSE2_POSITION_A),
1137 DEBUGFS_REG32(DC_DISP_V_PULSE3_CONTROL),
1138 DEBUGFS_REG32(DC_DISP_V_PULSE3_POSITION_A),
1139 DEBUGFS_REG32(DC_DISP_M0_CONTROL),
1140 DEBUGFS_REG32(DC_DISP_M1_CONTROL),
1141 DEBUGFS_REG32(DC_DISP_DI_CONTROL),
1142 DEBUGFS_REG32(DC_DISP_PP_CONTROL),
1143 DEBUGFS_REG32(DC_DISP_PP_SELECT_A),
1144 DEBUGFS_REG32(DC_DISP_PP_SELECT_B),
1145 DEBUGFS_REG32(DC_DISP_PP_SELECT_C),
1146 DEBUGFS_REG32(DC_DISP_PP_SELECT_D),
1147 DEBUGFS_REG32(DC_DISP_DISP_CLOCK_CONTROL),
1148 DEBUGFS_REG32(DC_DISP_DISP_INTERFACE_CONTROL),
1149 DEBUGFS_REG32(DC_DISP_DISP_COLOR_CONTROL),
1150 DEBUGFS_REG32(DC_DISP_SHIFT_CLOCK_OPTIONS),
1151 DEBUGFS_REG32(DC_DISP_DATA_ENABLE_OPTIONS),
1152 DEBUGFS_REG32(DC_DISP_SERIAL_INTERFACE_OPTIONS),
1153 DEBUGFS_REG32(DC_DISP_LCD_SPI_OPTIONS),
1154 DEBUGFS_REG32(DC_DISP_BORDER_COLOR),
1155 DEBUGFS_REG32(DC_DISP_COLOR_KEY0_LOWER),
1156 DEBUGFS_REG32(DC_DISP_COLOR_KEY0_UPPER),
1157 DEBUGFS_REG32(DC_DISP_COLOR_KEY1_LOWER),
1158 DEBUGFS_REG32(DC_DISP_COLOR_KEY1_UPPER),
1159 DEBUGFS_REG32(DC_DISP_CURSOR_FOREGROUND),
1160 DEBUGFS_REG32(DC_DISP_CURSOR_BACKGROUND),
1161 DEBUGFS_REG32(DC_DISP_CURSOR_START_ADDR),
1162 DEBUGFS_REG32(DC_DISP_CURSOR_START_ADDR_NS),
1163 DEBUGFS_REG32(DC_DISP_CURSOR_POSITION),
1164 DEBUGFS_REG32(DC_DISP_CURSOR_POSITION_NS),
1165 DEBUGFS_REG32(DC_DISP_INIT_SEQ_CONTROL),
1166 DEBUGFS_REG32(DC_DISP_SPI_INIT_SEQ_DATA_A),
1167 DEBUGFS_REG32(DC_DISP_SPI_INIT_SEQ_DATA_B),
1168 DEBUGFS_REG32(DC_DISP_SPI_INIT_SEQ_DATA_C),
1169 DEBUGFS_REG32(DC_DISP_SPI_INIT_SEQ_DATA_D),
1170 DEBUGFS_REG32(DC_DISP_DC_MCCIF_FIFOCTRL),
1171 DEBUGFS_REG32(DC_DISP_MCCIF_DISPLAY0A_HYST),
1172 DEBUGFS_REG32(DC_DISP_MCCIF_DISPLAY0B_HYST),
1173 DEBUGFS_REG32(DC_DISP_MCCIF_DISPLAY1A_HYST),
1174 DEBUGFS_REG32(DC_DISP_MCCIF_DISPLAY1B_HYST),
1175 DEBUGFS_REG32(DC_DISP_DAC_CRT_CTRL),
1176 DEBUGFS_REG32(DC_DISP_DISP_MISC_CONTROL),
1177 DEBUGFS_REG32(DC_DISP_SD_CONTROL),
1178 DEBUGFS_REG32(DC_DISP_SD_CSC_COEFF),
1179 DEBUGFS_REG32(DC_DISP_SD_LUT(0)),
1180 DEBUGFS_REG32(DC_DISP_SD_LUT(1)),
1181 DEBUGFS_REG32(DC_DISP_SD_LUT(2)),
1182 DEBUGFS_REG32(DC_DISP_SD_LUT(3)),
1183 DEBUGFS_REG32(DC_DISP_SD_LUT(4)),
1184 DEBUGFS_REG32(DC_DISP_SD_LUT(5)),
1185 DEBUGFS_REG32(DC_DISP_SD_LUT(6)),
1186 DEBUGFS_REG32(DC_DISP_SD_LUT(7)),
1187 DEBUGFS_REG32(DC_DISP_SD_LUT(8)),
1188 DEBUGFS_REG32(DC_DISP_SD_FLICKER_CONTROL),
1189 DEBUGFS_REG32(DC_DISP_DC_PIXEL_COUNT),
1190 DEBUGFS_REG32(DC_DISP_SD_HISTOGRAM(0)),
1191 DEBUGFS_REG32(DC_DISP_SD_HISTOGRAM(1)),
1192 DEBUGFS_REG32(DC_DISP_SD_HISTOGRAM(2)),
1193 DEBUGFS_REG32(DC_DISP_SD_HISTOGRAM(3)),
1194 DEBUGFS_REG32(DC_DISP_SD_HISTOGRAM(4)),
1195 DEBUGFS_REG32(DC_DISP_SD_HISTOGRAM(5)),
1196 DEBUGFS_REG32(DC_DISP_SD_HISTOGRAM(6)),
1197 DEBUGFS_REG32(DC_DISP_SD_HISTOGRAM(7)),
1198 DEBUGFS_REG32(DC_DISP_SD_BL_TF(0)),
1199 DEBUGFS_REG32(DC_DISP_SD_BL_TF(1)),
1200 DEBUGFS_REG32(DC_DISP_SD_BL_TF(2)),
1201 DEBUGFS_REG32(DC_DISP_SD_BL_TF(3)),
1202 DEBUGFS_REG32(DC_DISP_SD_BL_CONTROL),
1203 DEBUGFS_REG32(DC_DISP_SD_HW_K_VALUES),
1204 DEBUGFS_REG32(DC_DISP_SD_MAN_K_VALUES),
1205 DEBUGFS_REG32(DC_DISP_CURSOR_START_ADDR_HI),
1206 DEBUGFS_REG32(DC_DISP_BLEND_CURSOR_CONTROL),
1207 DEBUGFS_REG32(DC_WIN_WIN_OPTIONS),
1208 DEBUGFS_REG32(DC_WIN_BYTE_SWAP),
1209 DEBUGFS_REG32(DC_WIN_BUFFER_CONTROL),
1210 DEBUGFS_REG32(DC_WIN_COLOR_DEPTH),
1211 DEBUGFS_REG32(DC_WIN_POSITION),
1212 DEBUGFS_REG32(DC_WIN_SIZE),
1213 DEBUGFS_REG32(DC_WIN_PRESCALED_SIZE),
1214 DEBUGFS_REG32(DC_WIN_H_INITIAL_DDA),
1215 DEBUGFS_REG32(DC_WIN_V_INITIAL_DDA),
1216 DEBUGFS_REG32(DC_WIN_DDA_INC),
1217 DEBUGFS_REG32(DC_WIN_LINE_STRIDE),
1218 DEBUGFS_REG32(DC_WIN_BUF_STRIDE),
1219 DEBUGFS_REG32(DC_WIN_UV_BUF_STRIDE),
1220 DEBUGFS_REG32(DC_WIN_BUFFER_ADDR_MODE),
1221 DEBUGFS_REG32(DC_WIN_DV_CONTROL),
1222 DEBUGFS_REG32(DC_WIN_BLEND_NOKEY),
1223 DEBUGFS_REG32(DC_WIN_BLEND_1WIN),
1224 DEBUGFS_REG32(DC_WIN_BLEND_2WIN_X),
1225 DEBUGFS_REG32(DC_WIN_BLEND_2WIN_Y),
1226 DEBUGFS_REG32(DC_WIN_BLEND_3WIN_XY),
1227 DEBUGFS_REG32(DC_WIN_HP_FETCH_CONTROL),
1228 DEBUGFS_REG32(DC_WINBUF_START_ADDR),
1229 DEBUGFS_REG32(DC_WINBUF_START_ADDR_NS),
1230 DEBUGFS_REG32(DC_WINBUF_START_ADDR_U),
1231 DEBUGFS_REG32(DC_WINBUF_START_ADDR_U_NS),
1232 DEBUGFS_REG32(DC_WINBUF_START_ADDR_V),
1233 DEBUGFS_REG32(DC_WINBUF_START_ADDR_V_NS),
1234 DEBUGFS_REG32(DC_WINBUF_ADDR_H_OFFSET),
1235 DEBUGFS_REG32(DC_WINBUF_ADDR_H_OFFSET_NS),
1236 DEBUGFS_REG32(DC_WINBUF_ADDR_V_OFFSET),
1237 DEBUGFS_REG32(DC_WINBUF_ADDR_V_OFFSET_NS),
1238 DEBUGFS_REG32(DC_WINBUF_UFLOW_STATUS),
1239 DEBUGFS_REG32(DC_WINBUF_AD_UFLOW_STATUS),
1240 DEBUGFS_REG32(DC_WINBUF_BD_UFLOW_STATUS),
1241 DEBUGFS_REG32(DC_WINBUF_CD_UFLOW_STATUS),
1242};
1243
1244static int tegra_dc_show_regs(struct seq_file *s, void *data)
1245{
1246 struct drm_info_node *node = s->private;
1247 struct tegra_dc *dc = node->info_ent->data;
1248 unsigned int i;
1249 int err = 0;
1250
1251 drm_modeset_lock(&dc->base.mutex, NULL);
1252
1253 if (!dc->base.state->active) {
1254 err = -EBUSY;
1255 goto unlock;
1256 }
1257
1258 for (i = 0; i < ARRAY_SIZE(tegra_dc_regs); i++) {
1259 unsigned int offset = tegra_dc_regs[i].offset;
1260
1261 seq_printf(s, "%-40s %#05x %08x\n", tegra_dc_regs[i].name,
1262 offset, tegra_dc_readl(dc, offset));
1263 }
1264
1265unlock:
1266 drm_modeset_unlock(&dc->base.mutex);
1267 return err;
1268}
1269
1270static int tegra_dc_show_crc(struct seq_file *s, void *data)
1271{
1272 struct drm_info_node *node = s->private;
1273 struct tegra_dc *dc = node->info_ent->data;
1274 int err = 0;
1275 u32 value;
1276
1277 drm_modeset_lock(&dc->base.mutex, NULL);
1278
1279 if (!dc->base.state->active) {
1280 err = -EBUSY;
1281 goto unlock;
1282 }
1283
1284 value = DC_COM_CRC_CONTROL_ACTIVE_DATA | DC_COM_CRC_CONTROL_ENABLE;
1285 tegra_dc_writel(dc, value, DC_COM_CRC_CONTROL);
1286 tegra_dc_commit(dc);
1287
1288 drm_crtc_wait_one_vblank(&dc->base);
1289 drm_crtc_wait_one_vblank(&dc->base);
1290
1291 value = tegra_dc_readl(dc, DC_COM_CRC_CHECKSUM);
1292 seq_printf(s, "%08x\n", value);
1293
1294 tegra_dc_writel(dc, 0, DC_COM_CRC_CONTROL);
1295
1296unlock:
1297 drm_modeset_unlock(&dc->base.mutex);
1298 return err;
1299}
1300
1301static int tegra_dc_show_stats(struct seq_file *s, void *data)
1302{
1303 struct drm_info_node *node = s->private;
1304 struct tegra_dc *dc = node->info_ent->data;
1305
1306 seq_printf(s, "frames: %lu\n", dc->stats.frames);
1307 seq_printf(s, "vblank: %lu\n", dc->stats.vblank);
1308 seq_printf(s, "underflow: %lu\n", dc->stats.underflow);
1309 seq_printf(s, "overflow: %lu\n", dc->stats.overflow);
1310
1311 return 0;
1312}
1313
1314static struct drm_info_list debugfs_files[] = {
1315 { "regs", tegra_dc_show_regs, 0, NULL },
1316 { "crc", tegra_dc_show_crc, 0, NULL },
1317 { "stats", tegra_dc_show_stats, 0, NULL },
1318};
1319
1320static int tegra_dc_late_register(struct drm_crtc *crtc)
1321{
1322 unsigned int i, count = ARRAY_SIZE(debugfs_files);
1323 struct drm_minor *minor = crtc->dev->primary;
Arnd Bergmann39f55c62017-12-18 14:44:46 +01001324 struct dentry *root;
Thierry Redingb95800e2017-11-08 13:40:54 +01001325 struct tegra_dc *dc = to_tegra_dc(crtc);
1326 int err;
1327
Arnd Bergmann39f55c62017-12-18 14:44:46 +01001328#ifdef CONFIG_DEBUG_FS
1329 root = crtc->debugfs_entry;
1330#else
1331 root = NULL;
1332#endif
1333
Thierry Redingb95800e2017-11-08 13:40:54 +01001334 dc->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
1335 GFP_KERNEL);
1336 if (!dc->debugfs_files)
1337 return -ENOMEM;
1338
1339 for (i = 0; i < count; i++)
1340 dc->debugfs_files[i].data = dc;
1341
1342 err = drm_debugfs_create_files(dc->debugfs_files, count, root, minor);
1343 if (err < 0)
1344 goto free;
1345
1346 return 0;
1347
1348free:
1349 kfree(dc->debugfs_files);
1350 dc->debugfs_files = NULL;
1351
1352 return err;
1353}
1354
1355static void tegra_dc_early_unregister(struct drm_crtc *crtc)
1356{
1357 unsigned int count = ARRAY_SIZE(debugfs_files);
1358 struct drm_minor *minor = crtc->dev->primary;
1359 struct tegra_dc *dc = to_tegra_dc(crtc);
1360
1361 drm_debugfs_remove_files(dc->debugfs_files, count, minor);
1362 kfree(dc->debugfs_files);
1363 dc->debugfs_files = NULL;
1364}
1365
Thierry Redingc49c81e2017-11-08 13:32:05 +01001366static u32 tegra_dc_get_vblank_counter(struct drm_crtc *crtc)
1367{
1368 struct tegra_dc *dc = to_tegra_dc(crtc);
1369
Thierry Reding47307952017-08-30 17:42:54 +02001370 /* XXX vblank syncpoints don't work with nvdisplay yet */
1371 if (dc->syncpt && !dc->soc->has_nvdisplay)
Thierry Redingc49c81e2017-11-08 13:32:05 +01001372 return host1x_syncpt_read(dc->syncpt);
1373
1374 /* fallback to software emulated VBLANK counter */
1375 return drm_crtc_vblank_count(&dc->base);
1376}
1377
1378static int tegra_dc_enable_vblank(struct drm_crtc *crtc)
1379{
1380 struct tegra_dc *dc = to_tegra_dc(crtc);
Thierry Reding363541e2017-12-14 13:50:19 +01001381 u32 value;
Thierry Redingc49c81e2017-11-08 13:32:05 +01001382
1383 value = tegra_dc_readl(dc, DC_CMD_INT_MASK);
1384 value |= VBLANK_INT;
1385 tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
1386
Thierry Redingc49c81e2017-11-08 13:32:05 +01001387 return 0;
1388}
1389
1390static void tegra_dc_disable_vblank(struct drm_crtc *crtc)
1391{
1392 struct tegra_dc *dc = to_tegra_dc(crtc);
Thierry Reding363541e2017-12-14 13:50:19 +01001393 u32 value;
Thierry Redingc49c81e2017-11-08 13:32:05 +01001394
1395 value = tegra_dc_readl(dc, DC_CMD_INT_MASK);
1396 value &= ~VBLANK_INT;
1397 tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
Thierry Redingc49c81e2017-11-08 13:32:05 +01001398}
1399
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001400static const struct drm_crtc_funcs tegra_crtc_funcs = {
Thierry Reding1503ca42014-11-24 17:41:23 +01001401 .page_flip = drm_atomic_helper_page_flip,
Thierry Reding74f48792014-11-24 17:08:20 +01001402 .set_config = drm_atomic_helper_set_config,
Thierry Redingf002abc2013-10-14 14:06:02 +02001403 .destroy = tegra_dc_destroy,
Thierry Redingca915b12014-12-08 16:14:45 +01001404 .reset = tegra_crtc_reset,
1405 .atomic_duplicate_state = tegra_crtc_atomic_duplicate_state,
1406 .atomic_destroy_state = tegra_crtc_atomic_destroy_state,
Thierry Redingb95800e2017-11-08 13:40:54 +01001407 .late_register = tegra_dc_late_register,
1408 .early_unregister = tegra_dc_early_unregister,
Shawn Guo10437d92017-02-07 17:16:32 +08001409 .get_vblank_counter = tegra_dc_get_vblank_counter,
1410 .enable_vblank = tegra_dc_enable_vblank,
1411 .disable_vblank = tegra_dc_disable_vblank,
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001412};
1413
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001414static int tegra_dc_set_timings(struct tegra_dc *dc,
1415 struct drm_display_mode *mode)
1416{
Thierry Reding0444c0f2014-04-16 09:22:38 +02001417 unsigned int h_ref_to_sync = 1;
1418 unsigned int v_ref_to_sync = 1;
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001419 unsigned long value;
1420
Thierry Reding47307952017-08-30 17:42:54 +02001421 if (!dc->soc->has_nvdisplay) {
1422 tegra_dc_writel(dc, 0x0, DC_DISP_DISP_TIMING_OPTIONS);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001423
Thierry Reding47307952017-08-30 17:42:54 +02001424 value = (v_ref_to_sync << 16) | h_ref_to_sync;
1425 tegra_dc_writel(dc, value, DC_DISP_REF_TO_SYNC);
1426 }
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001427
1428 value = ((mode->vsync_end - mode->vsync_start) << 16) |
1429 ((mode->hsync_end - mode->hsync_start) << 0);
1430 tegra_dc_writel(dc, value, DC_DISP_SYNC_WIDTH);
1431
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001432 value = ((mode->vtotal - mode->vsync_end) << 16) |
1433 ((mode->htotal - mode->hsync_end) << 0);
Lucas Stach40495082012-12-19 21:38:52 +00001434 tegra_dc_writel(dc, value, DC_DISP_BACK_PORCH);
1435
1436 value = ((mode->vsync_start - mode->vdisplay) << 16) |
1437 ((mode->hsync_start - mode->hdisplay) << 0);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001438 tegra_dc_writel(dc, value, DC_DISP_FRONT_PORCH);
1439
1440 value = (mode->vdisplay << 16) | mode->hdisplay;
1441 tegra_dc_writel(dc, value, DC_DISP_ACTIVE);
1442
1443 return 0;
1444}
1445
Thierry Reding9d910b62015-01-28 15:25:54 +01001446/**
1447 * tegra_dc_state_setup_clock - check clock settings and store them in atomic
1448 * state
1449 * @dc: display controller
1450 * @crtc_state: CRTC atomic state
1451 * @clk: parent clock for display controller
1452 * @pclk: pixel clock
1453 * @div: shift clock divider
1454 *
1455 * Returns:
1456 * 0 on success or a negative error-code on failure.
1457 */
Thierry Redingca915b12014-12-08 16:14:45 +01001458int tegra_dc_state_setup_clock(struct tegra_dc *dc,
1459 struct drm_crtc_state *crtc_state,
1460 struct clk *clk, unsigned long pclk,
1461 unsigned int div)
1462{
1463 struct tegra_dc_state *state = to_dc_state(crtc_state);
1464
Thierry Redingd2982742015-01-22 08:48:25 +01001465 if (!clk_has_parent(dc->clk, clk))
1466 return -EINVAL;
1467
Thierry Redingca915b12014-12-08 16:14:45 +01001468 state->clk = clk;
1469 state->pclk = pclk;
1470 state->div = div;
1471
1472 return 0;
1473}
1474
Thierry Reding76d59ed2014-12-19 15:09:16 +01001475static void tegra_dc_commit_state(struct tegra_dc *dc,
1476 struct tegra_dc_state *state)
1477{
1478 u32 value;
1479 int err;
1480
1481 err = clk_set_parent(dc->clk, state->clk);
1482 if (err < 0)
1483 dev_err(dc->dev, "failed to set parent clock: %d\n", err);
1484
1485 /*
1486 * Outputs may not want to change the parent clock rate. This is only
1487 * relevant to Tegra20 where only a single display PLL is available.
1488 * Since that PLL would typically be used for HDMI, an internal LVDS
1489 * panel would need to be driven by some other clock such as PLL_P
1490 * which is shared with other peripherals. Changing the clock rate
1491 * should therefore be avoided.
1492 */
1493 if (state->pclk > 0) {
1494 err = clk_set_rate(state->clk, state->pclk);
1495 if (err < 0)
1496 dev_err(dc->dev,
1497 "failed to set clock rate to %lu Hz\n",
1498 state->pclk);
1499 }
1500
1501 DRM_DEBUG_KMS("rate: %lu, div: %u\n", clk_get_rate(dc->clk),
1502 state->div);
1503 DRM_DEBUG_KMS("pclk: %lu\n", state->pclk);
1504
Thierry Reding47307952017-08-30 17:42:54 +02001505 if (!dc->soc->has_nvdisplay) {
1506 value = SHIFT_CLK_DIVIDER(state->div) | PIXEL_CLK_DIVIDER_PCD1;
1507 tegra_dc_writel(dc, value, DC_DISP_DISP_CLOCK_CONTROL);
1508 }
Thierry Reding39e08af2017-08-30 17:38:39 +02001509
1510 err = clk_set_rate(dc->clk, state->pclk);
1511 if (err < 0)
1512 dev_err(dc->dev, "failed to set clock %pC to %lu Hz: %d\n",
1513 dc->clk, state->pclk, err);
Thierry Reding76d59ed2014-12-19 15:09:16 +01001514}
1515
Thierry Reding003fc842015-08-03 13:16:26 +02001516static void tegra_dc_stop(struct tegra_dc *dc)
1517{
1518 u32 value;
1519
1520 /* stop the display controller */
1521 value = tegra_dc_readl(dc, DC_CMD_DISPLAY_COMMAND);
1522 value &= ~DISP_CTRL_MODE_MASK;
1523 tegra_dc_writel(dc, value, DC_CMD_DISPLAY_COMMAND);
1524
1525 tegra_dc_commit(dc);
1526}
1527
1528static bool tegra_dc_idle(struct tegra_dc *dc)
1529{
1530 u32 value;
1531
1532 value = tegra_dc_readl_active(dc, DC_CMD_DISPLAY_COMMAND);
1533
1534 return (value & DISP_CTRL_MODE_MASK) == 0;
1535}
1536
1537static int tegra_dc_wait_idle(struct tegra_dc *dc, unsigned long timeout)
1538{
1539 timeout = jiffies + msecs_to_jiffies(timeout);
1540
1541 while (time_before(jiffies, timeout)) {
1542 if (tegra_dc_idle(dc))
1543 return 0;
1544
1545 usleep_range(1000, 2000);
1546 }
1547
1548 dev_dbg(dc->dev, "timeout waiting for DC to become idle\n");
1549 return -ETIMEDOUT;
1550}
1551
Laurent Pinchart64581712017-06-30 12:36:45 +03001552static void tegra_crtc_atomic_disable(struct drm_crtc *crtc,
1553 struct drm_crtc_state *old_state)
Thierry Reding003fc842015-08-03 13:16:26 +02001554{
1555 struct tegra_dc *dc = to_tegra_dc(crtc);
1556 u32 value;
1557
1558 if (!tegra_dc_idle(dc)) {
1559 tegra_dc_stop(dc);
1560
1561 /*
1562 * Ignore the return value, there isn't anything useful to do
1563 * in case this fails.
1564 */
1565 tegra_dc_wait_idle(dc, 100);
1566 }
1567
1568 /*
1569 * This should really be part of the RGB encoder driver, but clearing
1570 * these bits has the side-effect of stopping the display controller.
1571 * When that happens no VBLANK interrupts will be raised. At the same
1572 * time the encoder is disabled before the display controller, so the
1573 * above code is always going to timeout waiting for the controller
1574 * to go idle.
1575 *
1576 * Given the close coupling between the RGB encoder and the display
1577 * controller doing it here is still kind of okay. None of the other
1578 * encoder drivers require these bits to be cleared.
1579 *
1580 * XXX: Perhaps given that the display controller is switched off at
1581 * this point anyway maybe clearing these bits isn't even useful for
1582 * the RGB encoder?
1583 */
1584 if (dc->rgb) {
1585 value = tegra_dc_readl(dc, DC_CMD_DISPLAY_POWER_CONTROL);
1586 value &= ~(PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE |
1587 PW4_ENABLE | PM0_ENABLE | PM1_ENABLE);
1588 tegra_dc_writel(dc, value, DC_CMD_DISPLAY_POWER_CONTROL);
1589 }
1590
1591 tegra_dc_stats_reset(&dc->stats);
1592 drm_crtc_vblank_off(crtc);
Thierry Reding33a8eb82015-08-03 13:20:49 +02001593
Thierry Reding9d99ab62017-10-12 17:40:46 +02001594 spin_lock_irq(&crtc->dev->event_lock);
1595
1596 if (crtc->state->event) {
1597 drm_crtc_send_vblank_event(crtc, crtc->state->event);
1598 crtc->state->event = NULL;
1599 }
1600
1601 spin_unlock_irq(&crtc->dev->event_lock);
1602
Thierry Reding33a8eb82015-08-03 13:20:49 +02001603 pm_runtime_put_sync(dc->dev);
Thierry Reding003fc842015-08-03 13:16:26 +02001604}
1605
Laurent Pinchart0b20a0f2017-06-30 12:36:44 +03001606static void tegra_crtc_atomic_enable(struct drm_crtc *crtc,
1607 struct drm_crtc_state *old_state)
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001608{
Thierry Reding4aa3df72014-11-24 16:27:13 +01001609 struct drm_display_mode *mode = &crtc->state->adjusted_mode;
Thierry Reding76d59ed2014-12-19 15:09:16 +01001610 struct tegra_dc_state *state = to_dc_state(crtc->state);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001611 struct tegra_dc *dc = to_tegra_dc(crtc);
Thierry Redingdbb3f2f2014-03-26 12:32:14 +01001612 u32 value;
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001613
Thierry Reding33a8eb82015-08-03 13:20:49 +02001614 pm_runtime_get_sync(dc->dev);
1615
1616 /* initialize display controller */
1617 if (dc->syncpt) {
Thierry Reding47307952017-08-30 17:42:54 +02001618 u32 syncpt = host1x_syncpt_id(dc->syncpt), enable;
1619
1620 if (dc->soc->has_nvdisplay)
1621 enable = 1 << 31;
1622 else
1623 enable = 1 << 8;
Thierry Reding33a8eb82015-08-03 13:20:49 +02001624
1625 value = SYNCPT_CNTRL_NO_STALL;
1626 tegra_dc_writel(dc, value, DC_CMD_GENERAL_INCR_SYNCPT_CNTRL);
1627
Thierry Reding47307952017-08-30 17:42:54 +02001628 value = enable | syncpt;
Thierry Reding33a8eb82015-08-03 13:20:49 +02001629 tegra_dc_writel(dc, value, DC_CMD_CONT_SYNCPT_VSYNC);
1630 }
1631
Thierry Reding47307952017-08-30 17:42:54 +02001632 if (dc->soc->has_nvdisplay) {
1633 value = DSC_TO_UF_INT | DSC_BBUF_UF_INT | DSC_RBUF_UF_INT |
1634 DSC_OBUF_UF_INT;
1635 tegra_dc_writel(dc, value, DC_CMD_INT_TYPE);
Thierry Reding33a8eb82015-08-03 13:20:49 +02001636
Thierry Reding47307952017-08-30 17:42:54 +02001637 value = DSC_TO_UF_INT | DSC_BBUF_UF_INT | DSC_RBUF_UF_INT |
1638 DSC_OBUF_UF_INT | SD3_BUCKET_WALK_DONE_INT |
1639 HEAD_UF_INT | MSF_INT | REG_TMOUT_INT |
1640 REGION_CRC_INT | V_PULSE2_INT | V_PULSE3_INT |
1641 VBLANK_INT | FRAME_END_INT;
1642 tegra_dc_writel(dc, value, DC_CMD_INT_POLARITY);
Thierry Reding33a8eb82015-08-03 13:20:49 +02001643
Thierry Reding47307952017-08-30 17:42:54 +02001644 value = SD3_BUCKET_WALK_DONE_INT | HEAD_UF_INT | VBLANK_INT |
1645 FRAME_END_INT;
1646 tegra_dc_writel(dc, value, DC_CMD_INT_ENABLE);
Thierry Reding33a8eb82015-08-03 13:20:49 +02001647
Thierry Reding47307952017-08-30 17:42:54 +02001648 value = HEAD_UF_INT | REG_TMOUT_INT | FRAME_END_INT;
1649 tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
Thierry Reding33a8eb82015-08-03 13:20:49 +02001650
Thierry Reding47307952017-08-30 17:42:54 +02001651 tegra_dc_writel(dc, READ_MUX, DC_CMD_STATE_ACCESS);
1652 } else {
1653 value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT |
1654 WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT;
1655 tegra_dc_writel(dc, value, DC_CMD_INT_TYPE);
Thierry Reding33a8eb82015-08-03 13:20:49 +02001656
Thierry Reding47307952017-08-30 17:42:54 +02001657 value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT |
1658 WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT;
1659 tegra_dc_writel(dc, value, DC_CMD_INT_POLARITY);
1660
1661 /* initialize timer */
1662 value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(0x20) |
1663 WINDOW_B_THRESHOLD(0x20) | WINDOW_C_THRESHOLD(0x20);
1664 tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY);
1665
1666 value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(1) |
1667 WINDOW_B_THRESHOLD(1) | WINDOW_C_THRESHOLD(1);
1668 tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER);
1669
1670 value = VBLANK_INT | WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT |
1671 WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT;
1672 tegra_dc_writel(dc, value, DC_CMD_INT_ENABLE);
1673
1674 value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT |
1675 WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT;
1676 tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
1677 }
Thierry Reding33a8eb82015-08-03 13:20:49 +02001678
Thierry Reding7116e9a2017-11-13 11:20:48 +01001679 if (dc->soc->supports_background_color)
1680 tegra_dc_writel(dc, 0, DC_DISP_BLEND_BACKGROUND_COLOR);
1681 else
Thierry Reding33a8eb82015-08-03 13:20:49 +02001682 tegra_dc_writel(dc, 0, DC_DISP_BORDER_COLOR);
1683
1684 /* apply PLL and pixel clock changes */
Thierry Reding76d59ed2014-12-19 15:09:16 +01001685 tegra_dc_commit_state(dc, state);
1686
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001687 /* program display mode */
1688 tegra_dc_set_timings(dc, mode);
1689
Thierry Reding8620fc62013-12-12 11:03:59 +01001690 /* interlacing isn't supported yet, so disable it */
1691 if (dc->soc->supports_interlacing) {
1692 value = tegra_dc_readl(dc, DC_DISP_INTERLACE_CONTROL);
1693 value &= ~INTERLACE_ENABLE;
1694 tegra_dc_writel(dc, value, DC_DISP_INTERLACE_CONTROL);
1695 }
Thierry Reding666cb872014-12-08 16:32:47 +01001696
1697 value = tegra_dc_readl(dc, DC_CMD_DISPLAY_COMMAND);
1698 value &= ~DISP_CTRL_MODE_MASK;
1699 value |= DISP_CTRL_MODE_C_DISPLAY;
1700 tegra_dc_writel(dc, value, DC_CMD_DISPLAY_COMMAND);
1701
Thierry Reding47307952017-08-30 17:42:54 +02001702 if (!dc->soc->has_nvdisplay) {
1703 value = tegra_dc_readl(dc, DC_CMD_DISPLAY_POWER_CONTROL);
1704 value |= PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE |
1705 PW4_ENABLE | PM0_ENABLE | PM1_ENABLE;
1706 tegra_dc_writel(dc, value, DC_CMD_DISPLAY_POWER_CONTROL);
1707 }
1708
1709 /* enable underflow reporting and display red for missing pixels */
1710 if (dc->soc->has_nvdisplay) {
1711 value = UNDERFLOW_MODE_RED | UNDERFLOW_REPORT_ENABLE;
1712 tegra_dc_writel(dc, value, DC_COM_RG_UNDERFLOW);
1713 }
Thierry Reding666cb872014-12-08 16:32:47 +01001714
1715 tegra_dc_commit(dc);
Thierry Reding23fb4742012-11-28 11:38:24 +01001716
Thierry Reding8ff64c12014-10-08 14:48:51 +02001717 drm_crtc_vblank_on(crtc);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001718}
1719
Thierry Reding4aa3df72014-11-24 16:27:13 +01001720static int tegra_crtc_atomic_check(struct drm_crtc *crtc,
1721 struct drm_crtc_state *state)
1722{
Thierry Redingc4755fb2017-11-13 11:08:13 +01001723 struct tegra_atomic_state *s = to_tegra_atomic_state(state->state);
1724 struct tegra_dc_state *tegra = to_dc_state(state);
1725
1726 /*
1727 * The display hub display clock needs to be fed by the display clock
1728 * with the highest frequency to ensure proper functioning of all the
1729 * displays.
1730 *
1731 * Note that this isn't used before Tegra186, but it doesn't hurt and
1732 * conditionalizing it would make the code less clean.
1733 */
1734 if (state->active) {
1735 if (!s->clk_disp || tegra->pclk > s->rate) {
1736 s->dc = to_tegra_dc(crtc);
1737 s->clk_disp = s->dc->clk;
1738 s->rate = tegra->pclk;
1739 }
1740 }
1741
Thierry Reding4aa3df72014-11-24 16:27:13 +01001742 return 0;
1743}
1744
Maarten Lankhorst613d2b22015-07-21 13:28:58 +02001745static void tegra_crtc_atomic_begin(struct drm_crtc *crtc,
1746 struct drm_crtc_state *old_crtc_state)
Thierry Reding4aa3df72014-11-24 16:27:13 +01001747{
Thierry Reding9d99ab62017-10-12 17:40:46 +02001748 unsigned long flags;
Thierry Reding1503ca42014-11-24 17:41:23 +01001749
1750 if (crtc->state->event) {
Thierry Reding9d99ab62017-10-12 17:40:46 +02001751 spin_lock_irqsave(&crtc->dev->event_lock, flags);
Thierry Reding1503ca42014-11-24 17:41:23 +01001752
Thierry Reding9d99ab62017-10-12 17:40:46 +02001753 if (drm_crtc_vblank_get(crtc) != 0)
1754 drm_crtc_send_vblank_event(crtc, crtc->state->event);
1755 else
1756 drm_crtc_arm_vblank_event(crtc, crtc->state->event);
Thierry Reding1503ca42014-11-24 17:41:23 +01001757
Thierry Reding9d99ab62017-10-12 17:40:46 +02001758 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
1759
Thierry Reding1503ca42014-11-24 17:41:23 +01001760 crtc->state->event = NULL;
1761 }
Thierry Reding4aa3df72014-11-24 16:27:13 +01001762}
1763
Maarten Lankhorst613d2b22015-07-21 13:28:58 +02001764static void tegra_crtc_atomic_flush(struct drm_crtc *crtc,
1765 struct drm_crtc_state *old_crtc_state)
Thierry Reding4aa3df72014-11-24 16:27:13 +01001766{
Thierry Reding47802b02014-11-26 12:28:39 +01001767 struct tegra_dc_state *state = to_dc_state(crtc->state);
1768 struct tegra_dc *dc = to_tegra_dc(crtc);
Thierry Reding47307952017-08-30 17:42:54 +02001769 u32 value;
Thierry Reding47802b02014-11-26 12:28:39 +01001770
Thierry Reding47307952017-08-30 17:42:54 +02001771 value = state->planes << 8 | GENERAL_UPDATE;
1772 tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
1773 value = tegra_dc_readl(dc, DC_CMD_STATE_CONTROL);
1774
1775 value = state->planes | GENERAL_ACT_REQ;
1776 tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
1777 value = tegra_dc_readl(dc, DC_CMD_STATE_CONTROL);
Thierry Reding4aa3df72014-11-24 16:27:13 +01001778}
1779
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001780static const struct drm_crtc_helper_funcs tegra_crtc_helper_funcs = {
Thierry Reding4aa3df72014-11-24 16:27:13 +01001781 .atomic_check = tegra_crtc_atomic_check,
1782 .atomic_begin = tegra_crtc_atomic_begin,
1783 .atomic_flush = tegra_crtc_atomic_flush,
Laurent Pinchart0b20a0f2017-06-30 12:36:44 +03001784 .atomic_enable = tegra_crtc_atomic_enable,
Laurent Pinchart64581712017-06-30 12:36:45 +03001785 .atomic_disable = tegra_crtc_atomic_disable,
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001786};
1787
Thierry Reding6e5ff992012-11-28 11:45:47 +01001788static irqreturn_t tegra_dc_irq(int irq, void *data)
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001789{
1790 struct tegra_dc *dc = data;
1791 unsigned long status;
1792
1793 status = tegra_dc_readl(dc, DC_CMD_INT_STATUS);
1794 tegra_dc_writel(dc, status, DC_CMD_INT_STATUS);
1795
1796 if (status & FRAME_END_INT) {
1797 /*
1798 dev_dbg(dc->dev, "%s(): frame end\n", __func__);
1799 */
Thierry Reding791ddb12015-07-28 21:27:05 +02001800 dc->stats.frames++;
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001801 }
1802
1803 if (status & VBLANK_INT) {
1804 /*
1805 dev_dbg(dc->dev, "%s(): vertical blank\n", __func__);
1806 */
Thierry Redinged7dae52014-12-16 16:03:13 +01001807 drm_crtc_handle_vblank(&dc->base);
Thierry Reding791ddb12015-07-28 21:27:05 +02001808 dc->stats.vblank++;
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001809 }
1810
1811 if (status & (WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT)) {
1812 /*
1813 dev_dbg(dc->dev, "%s(): underflow\n", __func__);
1814 */
Thierry Reding791ddb12015-07-28 21:27:05 +02001815 dc->stats.underflow++;
1816 }
1817
1818 if (status & (WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT)) {
1819 /*
1820 dev_dbg(dc->dev, "%s(): overflow\n", __func__);
1821 */
1822 dc->stats.overflow++;
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001823 }
1824
Thierry Reding47307952017-08-30 17:42:54 +02001825 if (status & HEAD_UF_INT) {
1826 dev_dbg_ratelimited(dc->dev, "%s(): head underflow\n", __func__);
1827 dc->stats.underflow++;
1828 }
1829
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001830 return IRQ_HANDLED;
1831}
1832
Thierry Reding53fa7f72013-09-24 15:35:40 +02001833static int tegra_dc_init(struct host1x_client *client)
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001834{
Thierry Reding9910f5c2014-05-22 09:57:15 +02001835 struct drm_device *drm = dev_get_drvdata(client->parent);
Thierry Redingbc8828b2017-10-12 17:43:33 +02001836 struct iommu_group *group = iommu_group_get(client->dev);
Thierry Reding2bcdcbf2015-08-24 14:47:10 +02001837 unsigned long flags = HOST1X_SYNCPT_CLIENT_MANAGED;
Thierry Reding776dc382013-10-14 14:43:22 +02001838 struct tegra_dc *dc = host1x_client_to_dc(client);
Thierry Redingd1f3e1e2014-07-11 08:29:14 +02001839 struct tegra_drm *tegra = drm->dev_private;
Thierry Redingc7679302014-10-21 13:51:53 +02001840 struct drm_plane *primary = NULL;
1841 struct drm_plane *cursor = NULL;
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001842 int err;
1843
Thierry Reding617dd7c2017-08-30 12:48:31 +02001844 dc->syncpt = host1x_syncpt_request(client, flags);
Thierry Reding2bcdcbf2015-08-24 14:47:10 +02001845 if (!dc->syncpt)
1846 dev_warn(dc->dev, "failed to allocate syncpoint\n");
1847
Thierry Redingbc8828b2017-10-12 17:43:33 +02001848 if (group && tegra->domain) {
1849 if (group != tegra->group) {
1850 err = iommu_attach_group(tegra->domain, group);
1851 if (err < 0) {
1852 dev_err(dc->dev,
1853 "failed to attach to domain: %d\n",
1854 err);
1855 return err;
1856 }
1857
1858 tegra->group = group;
Thierry Redingdf06b752014-06-26 21:41:53 +02001859 }
1860
1861 dc->domain = tegra->domain;
1862 }
1863
Thierry Reding47307952017-08-30 17:42:54 +02001864 if (dc->soc->wgrps)
1865 primary = tegra_dc_add_shared_planes(drm, dc);
1866 else
1867 primary = tegra_dc_add_planes(drm, dc);
1868
Thierry Redingc7679302014-10-21 13:51:53 +02001869 if (IS_ERR(primary)) {
1870 err = PTR_ERR(primary);
1871 goto cleanup;
1872 }
1873
1874 if (dc->soc->supports_cursor) {
1875 cursor = tegra_dc_cursor_plane_create(drm, dc);
1876 if (IS_ERR(cursor)) {
1877 err = PTR_ERR(cursor);
1878 goto cleanup;
1879 }
Dmitry Osipenko9f446d82018-03-15 04:00:25 +03001880 } else {
1881 /* dedicate one overlay to mouse cursor */
1882 cursor = tegra_dc_overlay_plane_create(drm, dc, 2, true);
1883 if (IS_ERR(cursor)) {
1884 err = PTR_ERR(cursor);
1885 goto cleanup;
1886 }
Thierry Redingc7679302014-10-21 13:51:53 +02001887 }
1888
1889 err = drm_crtc_init_with_planes(drm, &dc->base, primary, cursor,
Ville Syrjäläf9882872015-12-09 16:19:31 +02001890 &tegra_crtc_funcs, NULL);
Thierry Redingc7679302014-10-21 13:51:53 +02001891 if (err < 0)
1892 goto cleanup;
1893
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001894 drm_crtc_helper_add(&dc->base, &tegra_crtc_helper_funcs);
1895
Thierry Redingd1f3e1e2014-07-11 08:29:14 +02001896 /*
1897 * Keep track of the minimum pitch alignment across all display
1898 * controllers.
1899 */
1900 if (dc->soc->pitch_align > tegra->pitch_align)
1901 tegra->pitch_align = dc->soc->pitch_align;
1902
Thierry Reding9910f5c2014-05-22 09:57:15 +02001903 err = tegra_dc_rgb_init(drm, dc);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001904 if (err < 0 && err != -ENODEV) {
1905 dev_err(dc->dev, "failed to initialize RGB output: %d\n", err);
Thierry Redingc7679302014-10-21 13:51:53 +02001906 goto cleanup;
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001907 }
1908
Thierry Reding6e5ff992012-11-28 11:45:47 +01001909 err = devm_request_irq(dc->dev, dc->irq, tegra_dc_irq, 0,
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001910 dev_name(dc->dev), dc);
1911 if (err < 0) {
1912 dev_err(dc->dev, "failed to request IRQ#%u: %d\n", dc->irq,
1913 err);
Thierry Redingc7679302014-10-21 13:51:53 +02001914 goto cleanup;
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001915 }
1916
1917 return 0;
Thierry Redingc7679302014-10-21 13:51:53 +02001918
1919cleanup:
Thierry Reding47307952017-08-30 17:42:54 +02001920 if (!IS_ERR_OR_NULL(cursor))
Thierry Redingc7679302014-10-21 13:51:53 +02001921 drm_plane_cleanup(cursor);
1922
Thierry Reding47307952017-08-30 17:42:54 +02001923 if (!IS_ERR(primary))
Thierry Redingc7679302014-10-21 13:51:53 +02001924 drm_plane_cleanup(primary);
1925
Thierry Redingbc8828b2017-10-12 17:43:33 +02001926 if (group && tegra->domain) {
1927 iommu_detach_group(tegra->domain, group);
Thierry Redingc7679302014-10-21 13:51:53 +02001928 dc->domain = NULL;
1929 }
1930
1931 return err;
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001932}
1933
Thierry Reding53fa7f72013-09-24 15:35:40 +02001934static int tegra_dc_exit(struct host1x_client *client)
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001935{
Thierry Redingbc8828b2017-10-12 17:43:33 +02001936 struct iommu_group *group = iommu_group_get(client->dev);
Thierry Reding776dc382013-10-14 14:43:22 +02001937 struct tegra_dc *dc = host1x_client_to_dc(client);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001938 int err;
1939
1940 devm_free_irq(dc->dev, dc->irq, dc);
1941
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001942 err = tegra_dc_rgb_exit(dc);
1943 if (err) {
1944 dev_err(dc->dev, "failed to shutdown RGB output: %d\n", err);
1945 return err;
1946 }
1947
Thierry Redingbc8828b2017-10-12 17:43:33 +02001948 if (group && dc->domain) {
1949 iommu_detach_group(dc->domain, group);
Thierry Redingdf06b752014-06-26 21:41:53 +02001950 dc->domain = NULL;
1951 }
1952
Thierry Reding2bcdcbf2015-08-24 14:47:10 +02001953 host1x_syncpt_free(dc->syncpt);
1954
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001955 return 0;
1956}
1957
1958static const struct host1x_client_ops dc_client_ops = {
Thierry Reding53fa7f72013-09-24 15:35:40 +02001959 .init = tegra_dc_init,
1960 .exit = tegra_dc_exit,
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001961};
1962
Thierry Reding8620fc62013-12-12 11:03:59 +01001963static const struct tegra_dc_soc_info tegra20_dc_soc_info = {
Thierry Reding7116e9a2017-11-13 11:20:48 +01001964 .supports_background_color = false,
Thierry Reding8620fc62013-12-12 11:03:59 +01001965 .supports_interlacing = false,
Thierry Redinge6876512013-12-20 13:58:33 +01001966 .supports_cursor = false,
Thierry Redingc134f012014-06-03 14:48:12 +02001967 .supports_block_linear = false,
Thierry Redingab7d3f52017-12-14 13:46:20 +01001968 .supports_blending = false,
Thierry Redingd1f3e1e2014-07-11 08:29:14 +02001969 .pitch_align = 8,
Thierry Reding9c012702014-07-07 15:32:53 +02001970 .has_powergate = false,
Dmitry Osipenkof68ba692017-12-20 18:46:10 +03001971 .coupled_pm = true,
Thierry Reding47307952017-08-30 17:42:54 +02001972 .has_nvdisplay = false,
Thierry Reding511c7022017-11-14 16:07:40 +01001973 .num_primary_formats = ARRAY_SIZE(tegra20_primary_formats),
1974 .primary_formats = tegra20_primary_formats,
1975 .num_overlay_formats = ARRAY_SIZE(tegra20_overlay_formats),
1976 .overlay_formats = tegra20_overlay_formats,
Thierry Reding8620fc62013-12-12 11:03:59 +01001977};
1978
1979static const struct tegra_dc_soc_info tegra30_dc_soc_info = {
Thierry Reding7116e9a2017-11-13 11:20:48 +01001980 .supports_background_color = false,
Thierry Reding8620fc62013-12-12 11:03:59 +01001981 .supports_interlacing = false,
Thierry Redinge6876512013-12-20 13:58:33 +01001982 .supports_cursor = false,
Thierry Redingc134f012014-06-03 14:48:12 +02001983 .supports_block_linear = false,
Thierry Redingab7d3f52017-12-14 13:46:20 +01001984 .supports_blending = false,
Thierry Redingd1f3e1e2014-07-11 08:29:14 +02001985 .pitch_align = 8,
Thierry Reding9c012702014-07-07 15:32:53 +02001986 .has_powergate = false,
Dmitry Osipenkof68ba692017-12-20 18:46:10 +03001987 .coupled_pm = false,
Thierry Reding47307952017-08-30 17:42:54 +02001988 .has_nvdisplay = false,
Thierry Reding511c7022017-11-14 16:07:40 +01001989 .num_primary_formats = ARRAY_SIZE(tegra20_primary_formats),
1990 .primary_formats = tegra20_primary_formats,
1991 .num_overlay_formats = ARRAY_SIZE(tegra20_overlay_formats),
1992 .overlay_formats = tegra20_overlay_formats,
Thierry Redingd1f3e1e2014-07-11 08:29:14 +02001993};
1994
1995static const struct tegra_dc_soc_info tegra114_dc_soc_info = {
Thierry Reding7116e9a2017-11-13 11:20:48 +01001996 .supports_background_color = false,
Thierry Redingd1f3e1e2014-07-11 08:29:14 +02001997 .supports_interlacing = false,
1998 .supports_cursor = false,
1999 .supports_block_linear = false,
Thierry Redingab7d3f52017-12-14 13:46:20 +01002000 .supports_blending = false,
Thierry Redingd1f3e1e2014-07-11 08:29:14 +02002001 .pitch_align = 64,
Thierry Reding9c012702014-07-07 15:32:53 +02002002 .has_powergate = true,
Dmitry Osipenkof68ba692017-12-20 18:46:10 +03002003 .coupled_pm = false,
Thierry Reding47307952017-08-30 17:42:54 +02002004 .has_nvdisplay = false,
Thierry Reding511c7022017-11-14 16:07:40 +01002005 .num_primary_formats = ARRAY_SIZE(tegra114_primary_formats),
2006 .primary_formats = tegra114_primary_formats,
2007 .num_overlay_formats = ARRAY_SIZE(tegra114_overlay_formats),
2008 .overlay_formats = tegra114_overlay_formats,
Thierry Reding8620fc62013-12-12 11:03:59 +01002009};
2010
2011static const struct tegra_dc_soc_info tegra124_dc_soc_info = {
Thierry Reding7116e9a2017-11-13 11:20:48 +01002012 .supports_background_color = true,
Thierry Reding8620fc62013-12-12 11:03:59 +01002013 .supports_interlacing = true,
Thierry Redinge6876512013-12-20 13:58:33 +01002014 .supports_cursor = true,
Thierry Redingc134f012014-06-03 14:48:12 +02002015 .supports_block_linear = true,
Thierry Redingab7d3f52017-12-14 13:46:20 +01002016 .supports_blending = true,
Thierry Redingd1f3e1e2014-07-11 08:29:14 +02002017 .pitch_align = 64,
Thierry Reding9c012702014-07-07 15:32:53 +02002018 .has_powergate = true,
Dmitry Osipenkof68ba692017-12-20 18:46:10 +03002019 .coupled_pm = false,
Thierry Reding47307952017-08-30 17:42:54 +02002020 .has_nvdisplay = false,
Thierry Reding511c7022017-11-14 16:07:40 +01002021 .num_primary_formats = ARRAY_SIZE(tegra124_primary_formats),
2022 .primary_formats = tegra114_primary_formats,
2023 .num_overlay_formats = ARRAY_SIZE(tegra124_overlay_formats),
2024 .overlay_formats = tegra114_overlay_formats,
Thierry Reding8620fc62013-12-12 11:03:59 +01002025};
2026
Thierry Reding5b4f5162015-03-27 10:31:58 +01002027static const struct tegra_dc_soc_info tegra210_dc_soc_info = {
Thierry Reding7116e9a2017-11-13 11:20:48 +01002028 .supports_background_color = true,
Thierry Reding5b4f5162015-03-27 10:31:58 +01002029 .supports_interlacing = true,
2030 .supports_cursor = true,
2031 .supports_block_linear = true,
Thierry Redingab7d3f52017-12-14 13:46:20 +01002032 .supports_blending = true,
Thierry Reding5b4f5162015-03-27 10:31:58 +01002033 .pitch_align = 64,
2034 .has_powergate = true,
Dmitry Osipenkof68ba692017-12-20 18:46:10 +03002035 .coupled_pm = false,
Thierry Reding47307952017-08-30 17:42:54 +02002036 .has_nvdisplay = false,
Thierry Reding511c7022017-11-14 16:07:40 +01002037 .num_primary_formats = ARRAY_SIZE(tegra114_primary_formats),
2038 .primary_formats = tegra114_primary_formats,
2039 .num_overlay_formats = ARRAY_SIZE(tegra114_overlay_formats),
2040 .overlay_formats = tegra114_overlay_formats,
Thierry Reding47307952017-08-30 17:42:54 +02002041};
2042
2043static const struct tegra_windowgroup_soc tegra186_dc_wgrps[] = {
2044 {
2045 .index = 0,
2046 .dc = 0,
2047 .windows = (const unsigned int[]) { 0 },
2048 .num_windows = 1,
2049 }, {
2050 .index = 1,
2051 .dc = 1,
2052 .windows = (const unsigned int[]) { 1 },
2053 .num_windows = 1,
2054 }, {
2055 .index = 2,
2056 .dc = 1,
2057 .windows = (const unsigned int[]) { 2 },
2058 .num_windows = 1,
2059 }, {
2060 .index = 3,
2061 .dc = 2,
2062 .windows = (const unsigned int[]) { 3 },
2063 .num_windows = 1,
2064 }, {
2065 .index = 4,
2066 .dc = 2,
2067 .windows = (const unsigned int[]) { 4 },
2068 .num_windows = 1,
2069 }, {
2070 .index = 5,
2071 .dc = 2,
2072 .windows = (const unsigned int[]) { 5 },
2073 .num_windows = 1,
2074 },
2075};
2076
2077static const struct tegra_dc_soc_info tegra186_dc_soc_info = {
2078 .supports_background_color = true,
2079 .supports_interlacing = true,
2080 .supports_cursor = true,
2081 .supports_block_linear = true,
Thierry Redingab7d3f52017-12-14 13:46:20 +01002082 .supports_blending = true,
Thierry Reding47307952017-08-30 17:42:54 +02002083 .pitch_align = 64,
2084 .has_powergate = false,
Dmitry Osipenkof68ba692017-12-20 18:46:10 +03002085 .coupled_pm = false,
Thierry Reding47307952017-08-30 17:42:54 +02002086 .has_nvdisplay = true,
2087 .wgrps = tegra186_dc_wgrps,
2088 .num_wgrps = ARRAY_SIZE(tegra186_dc_wgrps),
Thierry Reding5b4f5162015-03-27 10:31:58 +01002089};
2090
Thierry Reding8620fc62013-12-12 11:03:59 +01002091static const struct of_device_id tegra_dc_of_match[] = {
2092 {
Thierry Reding47307952017-08-30 17:42:54 +02002093 .compatible = "nvidia,tegra186-dc",
2094 .data = &tegra186_dc_soc_info,
2095 }, {
Thierry Reding5b4f5162015-03-27 10:31:58 +01002096 .compatible = "nvidia,tegra210-dc",
2097 .data = &tegra210_dc_soc_info,
2098 }, {
Thierry Reding8620fc62013-12-12 11:03:59 +01002099 .compatible = "nvidia,tegra124-dc",
2100 .data = &tegra124_dc_soc_info,
2101 }, {
Thierry Reding9c012702014-07-07 15:32:53 +02002102 .compatible = "nvidia,tegra114-dc",
2103 .data = &tegra114_dc_soc_info,
2104 }, {
Thierry Reding8620fc62013-12-12 11:03:59 +01002105 .compatible = "nvidia,tegra30-dc",
2106 .data = &tegra30_dc_soc_info,
2107 }, {
2108 .compatible = "nvidia,tegra20-dc",
2109 .data = &tegra20_dc_soc_info,
2110 }, {
2111 /* sentinel */
2112 }
2113};
Stephen Warrenef707282014-06-18 16:21:55 -06002114MODULE_DEVICE_TABLE(of, tegra_dc_of_match);
Thierry Reding8620fc62013-12-12 11:03:59 +01002115
Thierry Reding13411dd2014-01-09 17:08:36 +01002116static int tegra_dc_parse_dt(struct tegra_dc *dc)
2117{
2118 struct device_node *np;
2119 u32 value = 0;
2120 int err;
2121
2122 err = of_property_read_u32(dc->dev->of_node, "nvidia,head", &value);
2123 if (err < 0) {
2124 dev_err(dc->dev, "missing \"nvidia,head\" property\n");
2125
2126 /*
2127 * If the nvidia,head property isn't present, try to find the
2128 * correct head number by looking up the position of this
2129 * display controller's node within the device tree. Assuming
2130 * that the nodes are ordered properly in the DTS file and
2131 * that the translation into a flattened device tree blob
2132 * preserves that ordering this will actually yield the right
2133 * head number.
2134 *
2135 * If those assumptions don't hold, this will still work for
2136 * cases where only a single display controller is used.
2137 */
2138 for_each_matching_node(np, tegra_dc_of_match) {
Julia Lawallcf6b1742015-10-24 16:42:31 +02002139 if (np == dc->dev->of_node) {
2140 of_node_put(np);
Thierry Reding13411dd2014-01-09 17:08:36 +01002141 break;
Julia Lawallcf6b1742015-10-24 16:42:31 +02002142 }
Thierry Reding13411dd2014-01-09 17:08:36 +01002143
2144 value++;
2145 }
2146 }
2147
2148 dc->pipe = value;
2149
2150 return 0;
2151}
2152
Dmitry Osipenkof68ba692017-12-20 18:46:10 +03002153static int tegra_dc_match_by_pipe(struct device *dev, void *data)
2154{
2155 struct tegra_dc *dc = dev_get_drvdata(dev);
2156 unsigned int pipe = (unsigned long)data;
2157
2158 return dc->pipe == pipe;
2159}
2160
2161static int tegra_dc_couple(struct tegra_dc *dc)
2162{
2163 /*
2164 * On Tegra20, DC1 requires DC0 to be taken out of reset in order to
2165 * be enabled, otherwise CPU hangs on writing to CMD_DISPLAY_COMMAND /
2166 * POWER_CONTROL registers during CRTC enabling.
2167 */
2168 if (dc->soc->coupled_pm && dc->pipe == 1) {
2169 u32 flags = DL_FLAG_PM_RUNTIME | DL_FLAG_AUTOREMOVE;
2170 struct device_link *link;
2171 struct device *partner;
2172
2173 partner = driver_find_device(dc->dev->driver, NULL, 0,
2174 tegra_dc_match_by_pipe);
2175 if (!partner)
2176 return -EPROBE_DEFER;
2177
2178 link = device_link_add(dc->dev, partner, flags);
2179 if (!link) {
2180 dev_err(dc->dev, "failed to link controllers\n");
2181 return -EINVAL;
2182 }
2183
2184 dev_dbg(dc->dev, "coupled to %s\n", dev_name(partner));
2185 }
2186
2187 return 0;
2188}
2189
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00002190static int tegra_dc_probe(struct platform_device *pdev)
2191{
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00002192 struct resource *regs;
2193 struct tegra_dc *dc;
2194 int err;
2195
2196 dc = devm_kzalloc(&pdev->dev, sizeof(*dc), GFP_KERNEL);
2197 if (!dc)
2198 return -ENOMEM;
2199
Thierry Redingb9ff7ae2017-08-21 16:35:17 +02002200 dc->soc = of_device_get_match_data(&pdev->dev);
Thierry Reding8620fc62013-12-12 11:03:59 +01002201
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00002202 INIT_LIST_HEAD(&dc->list);
2203 dc->dev = &pdev->dev;
2204
Thierry Reding13411dd2014-01-09 17:08:36 +01002205 err = tegra_dc_parse_dt(dc);
2206 if (err < 0)
2207 return err;
2208
Dmitry Osipenkof68ba692017-12-20 18:46:10 +03002209 err = tegra_dc_couple(dc);
2210 if (err < 0)
2211 return err;
2212
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00002213 dc->clk = devm_clk_get(&pdev->dev, NULL);
2214 if (IS_ERR(dc->clk)) {
2215 dev_err(&pdev->dev, "failed to get clock\n");
2216 return PTR_ERR(dc->clk);
2217 }
2218
Stephen Warrenca480802013-11-06 16:20:54 -07002219 dc->rst = devm_reset_control_get(&pdev->dev, "dc");
2220 if (IS_ERR(dc->rst)) {
2221 dev_err(&pdev->dev, "failed to get reset\n");
2222 return PTR_ERR(dc->rst);
2223 }
2224
Thierry Redinga2f2f742017-08-30 17:41:00 +02002225 /* assert reset and disable clock */
Dmitry Osipenkof68ba692017-12-20 18:46:10 +03002226 err = clk_prepare_enable(dc->clk);
2227 if (err < 0)
2228 return err;
Thierry Redinga2f2f742017-08-30 17:41:00 +02002229
Dmitry Osipenkof68ba692017-12-20 18:46:10 +03002230 usleep_range(2000, 4000);
Thierry Redinga2f2f742017-08-30 17:41:00 +02002231
Dmitry Osipenkof68ba692017-12-20 18:46:10 +03002232 err = reset_control_assert(dc->rst);
2233 if (err < 0)
2234 return err;
Thierry Redinga2f2f742017-08-30 17:41:00 +02002235
Dmitry Osipenkof68ba692017-12-20 18:46:10 +03002236 usleep_range(2000, 4000);
Thierry Redinga2f2f742017-08-30 17:41:00 +02002237
Dmitry Osipenkof68ba692017-12-20 18:46:10 +03002238 clk_disable_unprepare(dc->clk);
Thierry Reding33a8eb82015-08-03 13:20:49 +02002239
Thierry Reding9c012702014-07-07 15:32:53 +02002240 if (dc->soc->has_powergate) {
2241 if (dc->pipe == 0)
2242 dc->powergate = TEGRA_POWERGATE_DIS;
2243 else
2244 dc->powergate = TEGRA_POWERGATE_DISB;
2245
Thierry Reding33a8eb82015-08-03 13:20:49 +02002246 tegra_powergate_power_off(dc->powergate);
Thierry Reding9c012702014-07-07 15:32:53 +02002247 }
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00002248
2249 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Redingd4ed6022013-01-21 11:09:02 +01002250 dc->regs = devm_ioremap_resource(&pdev->dev, regs);
2251 if (IS_ERR(dc->regs))
2252 return PTR_ERR(dc->regs);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00002253
2254 dc->irq = platform_get_irq(pdev, 0);
2255 if (dc->irq < 0) {
2256 dev_err(&pdev->dev, "failed to get IRQ\n");
2257 return -ENXIO;
2258 }
2259
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00002260 err = tegra_dc_rgb_probe(dc);
2261 if (err < 0 && err != -ENODEV) {
2262 dev_err(&pdev->dev, "failed to probe RGB output: %d\n", err);
2263 return err;
2264 }
2265
Thierry Reding33a8eb82015-08-03 13:20:49 +02002266 platform_set_drvdata(pdev, dc);
2267 pm_runtime_enable(&pdev->dev);
2268
2269 INIT_LIST_HEAD(&dc->client.list);
2270 dc->client.ops = &dc_client_ops;
2271 dc->client.dev = &pdev->dev;
2272
Thierry Reding776dc382013-10-14 14:43:22 +02002273 err = host1x_client_register(&dc->client);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00002274 if (err < 0) {
2275 dev_err(&pdev->dev, "failed to register host1x client: %d\n",
2276 err);
2277 return err;
2278 }
2279
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00002280 return 0;
2281}
2282
2283static int tegra_dc_remove(struct platform_device *pdev)
2284{
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00002285 struct tegra_dc *dc = platform_get_drvdata(pdev);
2286 int err;
2287
Thierry Reding776dc382013-10-14 14:43:22 +02002288 err = host1x_client_unregister(&dc->client);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00002289 if (err < 0) {
2290 dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
2291 err);
2292 return err;
2293 }
2294
Thierry Reding59d29c02013-10-14 14:26:42 +02002295 err = tegra_dc_rgb_remove(dc);
2296 if (err < 0) {
2297 dev_err(&pdev->dev, "failed to remove RGB output: %d\n", err);
2298 return err;
2299 }
2300
Thierry Reding33a8eb82015-08-03 13:20:49 +02002301 pm_runtime_disable(&pdev->dev);
2302
2303 return 0;
2304}
2305
2306#ifdef CONFIG_PM
2307static int tegra_dc_suspend(struct device *dev)
2308{
2309 struct tegra_dc *dc = dev_get_drvdata(dev);
2310 int err;
2311
Dmitry Osipenkof68ba692017-12-20 18:46:10 +03002312 err = reset_control_assert(dc->rst);
2313 if (err < 0) {
2314 dev_err(dev, "failed to assert reset: %d\n", err);
2315 return err;
Thierry Reding33a8eb82015-08-03 13:20:49 +02002316 }
Thierry Reding9c012702014-07-07 15:32:53 +02002317
2318 if (dc->soc->has_powergate)
2319 tegra_powergate_power_off(dc->powergate);
2320
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00002321 clk_disable_unprepare(dc->clk);
2322
2323 return 0;
2324}
2325
Thierry Reding33a8eb82015-08-03 13:20:49 +02002326static int tegra_dc_resume(struct device *dev)
2327{
2328 struct tegra_dc *dc = dev_get_drvdata(dev);
2329 int err;
2330
2331 if (dc->soc->has_powergate) {
2332 err = tegra_powergate_sequence_power_up(dc->powergate, dc->clk,
2333 dc->rst);
2334 if (err < 0) {
2335 dev_err(dev, "failed to power partition: %d\n", err);
2336 return err;
2337 }
2338 } else {
2339 err = clk_prepare_enable(dc->clk);
2340 if (err < 0) {
2341 dev_err(dev, "failed to enable clock: %d\n", err);
2342 return err;
2343 }
2344
Dmitry Osipenkof68ba692017-12-20 18:46:10 +03002345 err = reset_control_deassert(dc->rst);
2346 if (err < 0) {
2347 dev_err(dev, "failed to deassert reset: %d\n", err);
2348 return err;
Thierry Reding33a8eb82015-08-03 13:20:49 +02002349 }
2350 }
2351
2352 return 0;
2353}
2354#endif
2355
2356static const struct dev_pm_ops tegra_dc_pm_ops = {
2357 SET_RUNTIME_PM_OPS(tegra_dc_suspend, tegra_dc_resume, NULL)
2358};
2359
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00002360struct platform_driver tegra_dc_driver = {
2361 .driver = {
2362 .name = "tegra-dc",
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00002363 .of_match_table = tegra_dc_of_match,
Thierry Reding33a8eb82015-08-03 13:20:49 +02002364 .pm = &tegra_dc_pm_ops,
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00002365 },
2366 .probe = tegra_dc_probe,
2367 .remove = tegra_dc_remove,
2368};