blob: 63b92193675458747467cb329d41e8edd69d1c45 [file] [log] [blame]
Russell Kingf8f98a92005-06-08 15:28:24 +01001/*
2 * linux/arch/arm/lib/copypage-xscale.S
3 *
4 * Copyright (C) 1995-2005 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This handles the mini data cache, as found on SA11x0 and XScale
11 * processors. When we copy a user page page, we map it in such a way
12 * that accesses to this page will not touch the main data cache, but
13 * will be cached in the mini data cache. This prevents us thrashing
14 * the main data cache on page faults.
15 */
16#include <linux/init.h>
17#include <linux/mm.h>
Russell King063b0a42008-10-31 15:08:35 +000018#include <linux/highmem.h>
Russell Kingf8f98a92005-06-08 15:28:24 +010019
Russell Kingf8f98a92005-06-08 15:28:24 +010020#include <asm/pgtable.h>
21#include <asm/tlbflush.h>
Richard Purdie1c9d3df2006-12-30 16:08:50 +010022#include <asm/cacheflush.h>
Russell Kingf8f98a92005-06-08 15:28:24 +010023
Russell King1b2e2b72006-08-21 17:06:38 +010024#include "mm.h"
25
Russell Kingf8f98a92005-06-08 15:28:24 +010026#define minicache_pgprot __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | \
Russell Kingbb30f362008-09-06 20:04:59 +010027 L_PTE_MT_MINICACHE)
Russell Kingf8f98a92005-06-08 15:28:24 +010028
Thomas Gleixnerbd31b852009-07-03 08:44:46 -050029static DEFINE_RAW_SPINLOCK(minicache_lock);
Russell Kingf8f98a92005-06-08 15:28:24 +010030
31/*
Russell King063b0a42008-10-31 15:08:35 +000032 * XScale mini-dcache optimised copy_user_highpage
Russell Kingf8f98a92005-06-08 15:28:24 +010033 *
34 * We flush the destination cache lines just before we write the data into the
35 * corresponding address. Since the Dcache is read-allocate, this removes the
36 * Dcache aliasing issue. The writes will be forwarded to the write buffer,
37 * and merged as appropriate.
38 */
Nicolas Pitreb99afae2018-11-07 17:49:00 +010039static void mc_copy_user_page(void *from, void *to)
Russell Kingf8f98a92005-06-08 15:28:24 +010040{
Nicolas Pitreb99afae2018-11-07 17:49:00 +010041 int tmp;
42
Russell Kingf8f98a92005-06-08 15:28:24 +010043 /*
44 * Strangely enough, best performance is achieved
45 * when prefetching destination as well. (NP)
46 */
Nicolas Pitreb99afae2018-11-07 17:49:00 +010047 asm volatile ("\
48 pld [%0, #0] \n\
49 pld [%0, #32] \n\
50 pld [%1, #0] \n\
51 pld [%1, #32] \n\
521: pld [%0, #64] \n\
53 pld [%0, #96] \n\
54 pld [%1, #64] \n\
55 pld [%1, #96] \n\
Nicolas Pitrebc2eca92018-11-09 04:26:39 +0100562: ldrd r2, r3, [%0], #8 \n\
57 ldrd r4, r5, [%0], #8 \n\
Nicolas Pitreb99afae2018-11-07 17:49:00 +010058 mov ip, %1 \n\
Nicolas Pitrebc2eca92018-11-09 04:26:39 +010059 strd r2, r3, [%1], #8 \n\
60 ldrd r2, r3, [%0], #8 \n\
61 strd r4, r5, [%1], #8 \n\
62 ldrd r4, r5, [%0], #8 \n\
63 strd r2, r3, [%1], #8 \n\
64 strd r4, r5, [%1], #8 \n\
Russell Kingf8f98a92005-06-08 15:28:24 +010065 mcr p15, 0, ip, c7, c10, 1 @ clean D line\n\
Nicolas Pitrebc2eca92018-11-09 04:26:39 +010066 ldrd r2, r3, [%0], #8 \n\
Russell Kingf8f98a92005-06-08 15:28:24 +010067 mcr p15, 0, ip, c7, c6, 1 @ invalidate D line\n\
Nicolas Pitrebc2eca92018-11-09 04:26:39 +010068 ldrd r4, r5, [%0], #8 \n\
Nicolas Pitreb99afae2018-11-07 17:49:00 +010069 mov ip, %1 \n\
Nicolas Pitrebc2eca92018-11-09 04:26:39 +010070 strd r2, r3, [%1], #8 \n\
71 ldrd r2, r3, [%0], #8 \n\
72 strd r4, r5, [%1], #8 \n\
73 ldrd r4, r5, [%0], #8 \n\
74 strd r2, r3, [%1], #8 \n\
75 strd r4, r5, [%1], #8 \n\
Russell Kingf8f98a92005-06-08 15:28:24 +010076 mcr p15, 0, ip, c7, c10, 1 @ clean D line\n\
Nicolas Pitreb99afae2018-11-07 17:49:00 +010077 subs %2, %2, #1 \n\
Russell Kingf8f98a92005-06-08 15:28:24 +010078 mcr p15, 0, ip, c7, c6, 1 @ invalidate D line\n\
79 bgt 1b \n\
Nicolas Pitreb99afae2018-11-07 17:49:00 +010080 beq 2b "
81 : "+&r" (from), "+&r" (to), "=&r" (tmp)
82 : "2" (PAGE_SIZE / 64 - 1)
83 : "r2", "r3", "r4", "r5", "ip");
Russell Kingf8f98a92005-06-08 15:28:24 +010084}
85
Russell King063b0a42008-10-31 15:08:35 +000086void xscale_mc_copy_user_highpage(struct page *to, struct page *from,
Russell Kingf00a75c2009-10-05 15:17:45 +010087 unsigned long vaddr, struct vm_area_struct *vma)
Russell Kingf8f98a92005-06-08 15:28:24 +010088{
Cong Wang5472e862011-11-25 23:14:15 +080089 void *kto = kmap_atomic(to);
Richard Purdie1c9d3df2006-12-30 16:08:50 +010090
Catalin Marinasc0177802010-09-13 15:57:36 +010091 if (!test_and_set_bit(PG_dcache_clean, &from->flags))
Huang Yingcb9f7532018-04-05 16:24:39 -070092 __flush_dcache_page(page_mapping_file(from), from);
Richard Purdie1c9d3df2006-12-30 16:08:50 +010093
Thomas Gleixnerbd31b852009-07-03 08:44:46 -050094 raw_spin_lock(&minicache_lock);
Russell Kingf8f98a92005-06-08 15:28:24 +010095
Russell King67ece142011-07-02 15:20:44 +010096 set_top_pte(COPYPAGE_MINICACHE, mk_pte(from, minicache_pgprot));
Russell Kingf8f98a92005-06-08 15:28:24 +010097
98 mc_copy_user_page((void *)COPYPAGE_MINICACHE, kto);
99
Thomas Gleixnerbd31b852009-07-03 08:44:46 -0500100 raw_spin_unlock(&minicache_lock);
Russell King063b0a42008-10-31 15:08:35 +0000101
Cong Wang5472e862011-11-25 23:14:15 +0800102 kunmap_atomic(kto);
Russell Kingf8f98a92005-06-08 15:28:24 +0100103}
104
105/*
106 * XScale optimised clear_user_page
107 */
Russell King303c6442008-10-31 16:32:19 +0000108void
109xscale_mc_clear_user_highpage(struct page *page, unsigned long vaddr)
Russell Kingf8f98a92005-06-08 15:28:24 +0100110{
Cong Wang5472e862011-11-25 23:14:15 +0800111 void *ptr, *kaddr = kmap_atomic(page);
Russell Kingf8f98a92005-06-08 15:28:24 +0100112 asm volatile(
Nicolas Pitre43ae2862008-11-04 02:42:27 -0500113 "mov r1, %2 \n\
Russell Kingf8f98a92005-06-08 15:28:24 +0100114 mov r2, #0 \n\
115 mov r3, #0 \n\
Russell King303c6442008-10-31 16:32:19 +00001161: mov ip, %0 \n\
Nicolas Pitrebc2eca92018-11-09 04:26:39 +0100117 strd r2, r3, [%0], #8 \n\
118 strd r2, r3, [%0], #8 \n\
119 strd r2, r3, [%0], #8 \n\
120 strd r2, r3, [%0], #8 \n\
Russell Kingf8f98a92005-06-08 15:28:24 +0100121 mcr p15, 0, ip, c7, c10, 1 @ clean D line\n\
122 subs r1, r1, #1 \n\
123 mcr p15, 0, ip, c7, c6, 1 @ invalidate D line\n\
Russell King303c6442008-10-31 16:32:19 +0000124 bne 1b"
Nicolas Pitre43ae2862008-11-04 02:42:27 -0500125 : "=r" (ptr)
126 : "0" (kaddr), "I" (PAGE_SIZE / 32)
Russell King303c6442008-10-31 16:32:19 +0000127 : "r1", "r2", "r3", "ip");
Cong Wang5472e862011-11-25 23:14:15 +0800128 kunmap_atomic(kaddr);
Russell Kingf8f98a92005-06-08 15:28:24 +0100129}
130
131struct cpu_user_fns xscale_mc_user_fns __initdata = {
Russell King303c6442008-10-31 16:32:19 +0000132 .cpu_clear_user_highpage = xscale_mc_clear_user_highpage,
Russell King063b0a42008-10-31 15:08:35 +0000133 .cpu_copy_user_highpage = xscale_mc_copy_user_highpage,
Russell Kingf8f98a92005-06-08 15:28:24 +0100134};