blob: b045dc072c401ee9509a14fb180567a4069fca02 [file] [log] [blame]
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001/*
2 * Driver for (BCM4706)? GBit MAC core on BCMA bus.
3 *
4 * Copyright (C) 2012 Rafał Miłecki <zajec5@gmail.com>
5 *
6 * Licensed under the GNU/GPL. See COPYING for details.
7 */
8
9#include "bgmac.h"
10
11#include <linux/kernel.h>
12#include <linux/module.h>
13#include <linux/delay.h>
14#include <linux/etherdevice.h>
15#include <linux/mii.h>
Rafał Miłecki11e5e762013-03-07 01:53:28 +000016#include <linux/phy.h>
Rafał Miłeckic25b23b2015-03-20 23:14:31 +010017#include <linux/phy_fixed.h>
Rafał Miłeckidd4544f2013-01-08 20:06:23 +000018#include <linux/interrupt.h>
19#include <linux/dma-mapping.h>
Rafał Miłecki138173d2014-12-01 07:58:18 +010020#include <linux/bcm47xx_nvram.h>
Rafał Miłeckidd4544f2013-01-08 20:06:23 +000021
22static const struct bcma_device_id bgmac_bcma_tbl[] = {
23 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_4706_MAC_GBIT, BCMA_ANY_REV, BCMA_ANY_CLASS),
24 BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_MAC_GBIT, BCMA_ANY_REV, BCMA_ANY_CLASS),
Joe Perchesf7219b52015-02-10 12:55:03 -080025 {},
Rafał Miłeckidd4544f2013-01-08 20:06:23 +000026};
27MODULE_DEVICE_TABLE(bcma, bgmac_bcma_tbl);
28
Rafał Miłecki387b75f2016-02-02 07:47:14 +010029static inline bool bgmac_is_bcm4707_family(struct bgmac *bgmac)
30{
31 switch (bgmac->core->bus->chipinfo.id) {
32 case BCMA_CHIP_ID_BCM4707:
Rafał Miłecki9e4e6202016-02-22 22:51:13 +010033 case BCMA_CHIP_ID_BCM47094:
Rafał Miłecki387b75f2016-02-02 07:47:14 +010034 case BCMA_CHIP_ID_BCM53018:
35 return true;
36 default:
37 return false;
38 }
39}
40
Rafał Miłeckidd4544f2013-01-08 20:06:23 +000041static bool bgmac_wait_value(struct bcma_device *core, u16 reg, u32 mask,
42 u32 value, int timeout)
43{
44 u32 val;
45 int i;
46
47 for (i = 0; i < timeout / 10; i++) {
48 val = bcma_read32(core, reg);
49 if ((val & mask) == value)
50 return true;
51 udelay(10);
52 }
53 pr_err("Timeout waiting for reg 0x%X\n", reg);
54 return false;
55}
56
57/**************************************************
58 * DMA
59 **************************************************/
60
61static void bgmac_dma_tx_reset(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
62{
63 u32 val;
64 int i;
65
66 if (!ring->mmio_base)
67 return;
68
69 /* Suspend DMA TX ring first.
70 * bgmac_wait_value doesn't support waiting for any of few values, so
71 * implement whole loop here.
72 */
73 bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL,
74 BGMAC_DMA_TX_SUSPEND);
75 for (i = 0; i < 10000 / 10; i++) {
76 val = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
77 val &= BGMAC_DMA_TX_STAT;
78 if (val == BGMAC_DMA_TX_STAT_DISABLED ||
79 val == BGMAC_DMA_TX_STAT_IDLEWAIT ||
80 val == BGMAC_DMA_TX_STAT_STOPPED) {
81 i = 0;
82 break;
83 }
84 udelay(10);
85 }
86 if (i)
87 bgmac_err(bgmac, "Timeout suspending DMA TX ring 0x%X (BGMAC_DMA_TX_STAT: 0x%08X)\n",
88 ring->mmio_base, val);
89
90 /* Remove SUSPEND bit */
91 bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL, 0);
92 if (!bgmac_wait_value(bgmac->core,
93 ring->mmio_base + BGMAC_DMA_TX_STATUS,
94 BGMAC_DMA_TX_STAT, BGMAC_DMA_TX_STAT_DISABLED,
95 10000)) {
96 bgmac_warn(bgmac, "DMA TX ring 0x%X wasn't disabled on time, waiting additional 300us\n",
97 ring->mmio_base);
98 udelay(300);
99 val = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
100 if ((val & BGMAC_DMA_TX_STAT) != BGMAC_DMA_TX_STAT_DISABLED)
101 bgmac_err(bgmac, "Reset of DMA TX ring 0x%X failed\n",
102 ring->mmio_base);
103 }
104}
105
106static void bgmac_dma_tx_enable(struct bgmac *bgmac,
107 struct bgmac_dma_ring *ring)
108{
109 u32 ctl;
110
111 ctl = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL);
Hauke Mehrtens56ceecd2014-01-05 01:10:44 +0100112 if (bgmac->core->id.rev >= 4) {
113 ctl &= ~BGMAC_DMA_TX_BL_MASK;
114 ctl |= BGMAC_DMA_TX_BL_128 << BGMAC_DMA_TX_BL_SHIFT;
115
116 ctl &= ~BGMAC_DMA_TX_MR_MASK;
117 ctl |= BGMAC_DMA_TX_MR_2 << BGMAC_DMA_TX_MR_SHIFT;
118
119 ctl &= ~BGMAC_DMA_TX_PC_MASK;
120 ctl |= BGMAC_DMA_TX_PC_16 << BGMAC_DMA_TX_PC_SHIFT;
121
122 ctl &= ~BGMAC_DMA_TX_PT_MASK;
123 ctl |= BGMAC_DMA_TX_PT_8 << BGMAC_DMA_TX_PT_SHIFT;
124 }
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000125 ctl |= BGMAC_DMA_TX_ENABLE;
126 ctl |= BGMAC_DMA_TX_PARITY_DISABLE;
127 bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL, ctl);
128}
129
Felix Fietkau9cde9452015-03-23 12:35:37 +0100130static void
131bgmac_dma_tx_add_buf(struct bgmac *bgmac, struct bgmac_dma_ring *ring,
132 int i, int len, u32 ctl0)
133{
134 struct bgmac_slot_info *slot;
135 struct bgmac_dma_desc *dma_desc;
136 u32 ctl1;
137
Felix Fietkau29ba8772015-04-14 12:08:02 +0200138 if (i == BGMAC_TX_RING_SLOTS - 1)
Felix Fietkau9cde9452015-03-23 12:35:37 +0100139 ctl0 |= BGMAC_DESC_CTL0_EOT;
140
141 ctl1 = len & BGMAC_DESC_CTL1_LEN;
142
143 slot = &ring->slots[i];
144 dma_desc = &ring->cpu_base[i];
145 dma_desc->addr_low = cpu_to_le32(lower_32_bits(slot->dma_addr));
146 dma_desc->addr_high = cpu_to_le32(upper_32_bits(slot->dma_addr));
147 dma_desc->ctl0 = cpu_to_le32(ctl0);
148 dma_desc->ctl1 = cpu_to_le32(ctl1);
149}
150
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000151static netdev_tx_t bgmac_dma_tx_add(struct bgmac *bgmac,
152 struct bgmac_dma_ring *ring,
153 struct sk_buff *skb)
154{
155 struct device *dma_dev = bgmac->core->dma_dev;
156 struct net_device *net_dev = bgmac->net_dev;
Felix Fietkaub38c83d2015-04-14 12:07:54 +0200157 int index = ring->end % BGMAC_TX_RING_SLOTS;
158 struct bgmac_slot_info *slot = &ring->slots[index];
Felix Fietkau9cde9452015-03-23 12:35:37 +0100159 int nr_frags;
160 u32 flags;
Felix Fietkau9cde9452015-03-23 12:35:37 +0100161 int i;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000162
163 if (skb->len > BGMAC_DESC_CTL1_LEN) {
164 bgmac_err(bgmac, "Too long skb (%d)\n", skb->len);
Felix Fietkau9cde9452015-03-23 12:35:37 +0100165 goto err_drop;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000166 }
167
Felix Fietkau9cde9452015-03-23 12:35:37 +0100168 if (skb->ip_summed == CHECKSUM_PARTIAL)
169 skb_checksum_help(skb);
170
171 nr_frags = skb_shinfo(skb)->nr_frags;
172
Felix Fietkaub38c83d2015-04-14 12:07:54 +0200173 /* ring->end - ring->start will return the number of valid slots,
174 * even when ring->end overflows
175 */
176 if (ring->end - ring->start + nr_frags + 1 >= BGMAC_TX_RING_SLOTS) {
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000177 bgmac_err(bgmac, "TX ring is full, queue should be stopped!\n");
178 netif_stop_queue(net_dev);
179 return NETDEV_TX_BUSY;
180 }
181
Felix Fietkau9cde9452015-03-23 12:35:37 +0100182 slot->dma_addr = dma_map_single(dma_dev, skb->data, skb_headlen(skb),
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000183 DMA_TO_DEVICE);
Felix Fietkau9cde9452015-03-23 12:35:37 +0100184 if (unlikely(dma_mapping_error(dma_dev, slot->dma_addr)))
185 goto err_dma_head;
186
187 flags = BGMAC_DESC_CTL0_SOF;
188 if (!nr_frags)
189 flags |= BGMAC_DESC_CTL0_EOF | BGMAC_DESC_CTL0_IOC;
190
191 bgmac_dma_tx_add_buf(bgmac, ring, index, skb_headlen(skb), flags);
192 flags = 0;
193
194 for (i = 0; i < nr_frags; i++) {
195 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[i];
196 int len = skb_frag_size(frag);
197
198 index = (index + 1) % BGMAC_TX_RING_SLOTS;
199 slot = &ring->slots[index];
200 slot->dma_addr = skb_frag_dma_map(dma_dev, frag, 0,
201 len, DMA_TO_DEVICE);
202 if (unlikely(dma_mapping_error(dma_dev, slot->dma_addr)))
203 goto err_dma;
204
205 if (i == nr_frags - 1)
206 flags |= BGMAC_DESC_CTL0_EOF | BGMAC_DESC_CTL0_IOC;
207
208 bgmac_dma_tx_add_buf(bgmac, ring, index, len, flags);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000209 }
210
Felix Fietkau9cde9452015-03-23 12:35:37 +0100211 slot->skb = skb;
Felix Fietkaub38c83d2015-04-14 12:07:54 +0200212 ring->end += nr_frags + 1;
Hauke Mehrtens49a467b2013-09-29 13:54:58 +0200213 netdev_sent_queue(net_dev, skb->len);
214
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000215 wmb();
216
217 /* Increase ring->end to point empty slot. We tell hardware the first
218 * slot it should *not* read.
219 */
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000220 bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_INDEX,
Rafał Miłecki99003032013-09-15 23:13:18 +0200221 ring->index_base +
Felix Fietkaub38c83d2015-04-14 12:07:54 +0200222 (ring->end % BGMAC_TX_RING_SLOTS) *
223 sizeof(struct bgmac_dma_desc));
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000224
Felix Fietkaub38c83d2015-04-14 12:07:54 +0200225 if (ring->end - ring->start >= BGMAC_TX_RING_SLOTS - 8)
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000226 netif_stop_queue(net_dev);
227
228 return NETDEV_TX_OK;
229
Felix Fietkau9cde9452015-03-23 12:35:37 +0100230err_dma:
231 dma_unmap_single(dma_dev, slot->dma_addr, skb_headlen(skb),
232 DMA_TO_DEVICE);
233
234 while (i > 0) {
235 int index = (ring->end + i) % BGMAC_TX_RING_SLOTS;
236 struct bgmac_slot_info *slot = &ring->slots[index];
237 u32 ctl1 = le32_to_cpu(ring->cpu_base[index].ctl1);
238 int len = ctl1 & BGMAC_DESC_CTL1_LEN;
239
240 dma_unmap_page(dma_dev, slot->dma_addr, len, DMA_TO_DEVICE);
241 }
242
243err_dma_head:
244 bgmac_err(bgmac, "Mapping error of skb on ring 0x%X\n",
245 ring->mmio_base);
246
247err_drop:
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000248 dev_kfree_skb(skb);
Florian Fainelli6d490f622016-06-07 15:06:15 -0700249 net_dev->stats.tx_dropped++;
250 net_dev->stats.tx_errors++;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000251 return NETDEV_TX_OK;
252}
253
254/* Free transmitted packets */
255static void bgmac_dma_tx_free(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
256{
257 struct device *dma_dev = bgmac->core->dma_dev;
258 int empty_slot;
259 bool freed = false;
Hauke Mehrtens49a467b2013-09-29 13:54:58 +0200260 unsigned bytes_compl = 0, pkts_compl = 0;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000261
262 /* The last slot that hardware didn't consume yet */
263 empty_slot = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
264 empty_slot &= BGMAC_DMA_TX_STATDPTR;
Rafał Miłecki99003032013-09-15 23:13:18 +0200265 empty_slot -= ring->index_base;
266 empty_slot &= BGMAC_DMA_TX_STATDPTR;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000267 empty_slot /= sizeof(struct bgmac_dma_desc);
268
Felix Fietkaub38c83d2015-04-14 12:07:54 +0200269 while (ring->start != ring->end) {
270 int slot_idx = ring->start % BGMAC_TX_RING_SLOTS;
271 struct bgmac_slot_info *slot = &ring->slots[slot_idx];
Florian Fainellid2b13232016-06-23 14:23:12 -0700272 u32 ctl0, ctl1;
Felix Fietkaub38c83d2015-04-14 12:07:54 +0200273 int len;
Felix Fietkau9cde9452015-03-23 12:35:37 +0100274
Felix Fietkaub38c83d2015-04-14 12:07:54 +0200275 if (slot_idx == empty_slot)
276 break;
Felix Fietkau9cde9452015-03-23 12:35:37 +0100277
Florian Fainellid2b13232016-06-23 14:23:12 -0700278 ctl0 = le32_to_cpu(ring->cpu_base[slot_idx].ctl0);
Felix Fietkaub38c83d2015-04-14 12:07:54 +0200279 ctl1 = le32_to_cpu(ring->cpu_base[slot_idx].ctl1);
280 len = ctl1 & BGMAC_DESC_CTL1_LEN;
Florian Fainellid2b13232016-06-23 14:23:12 -0700281 if (ctl0 & BGMAC_DESC_CTL0_SOF)
Felix Fietkau9cde9452015-03-23 12:35:37 +0100282 /* Unmap no longer used buffer */
283 dma_unmap_single(dma_dev, slot->dma_addr, len,
284 DMA_TO_DEVICE);
285 else
286 dma_unmap_page(dma_dev, slot->dma_addr, len,
287 DMA_TO_DEVICE);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000288
289 if (slot->skb) {
Florian Fainelli6d490f622016-06-07 15:06:15 -0700290 bgmac->net_dev->stats.tx_bytes += slot->skb->len;
291 bgmac->net_dev->stats.tx_packets++;
Hauke Mehrtens49a467b2013-09-29 13:54:58 +0200292 bytes_compl += slot->skb->len;
293 pkts_compl++;
294
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000295 /* Free memory! :) */
296 dev_kfree_skb(slot->skb);
297 slot->skb = NULL;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000298 }
299
Felix Fietkau9cde9452015-03-23 12:35:37 +0100300 slot->dma_addr = 0;
Felix Fietkaub38c83d2015-04-14 12:07:54 +0200301 ring->start++;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000302 freed = true;
303 }
304
Felix Fietkau9cde9452015-03-23 12:35:37 +0100305 if (!pkts_compl)
306 return;
307
Hauke Mehrtens49a467b2013-09-29 13:54:58 +0200308 netdev_completed_queue(bgmac->net_dev, pkts_compl, bytes_compl);
309
Felix Fietkau9cde9452015-03-23 12:35:37 +0100310 if (netif_queue_stopped(bgmac->net_dev))
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000311 netif_wake_queue(bgmac->net_dev);
312}
313
314static void bgmac_dma_rx_reset(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
315{
316 if (!ring->mmio_base)
317 return;
318
319 bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL, 0);
320 if (!bgmac_wait_value(bgmac->core,
321 ring->mmio_base + BGMAC_DMA_RX_STATUS,
322 BGMAC_DMA_RX_STAT, BGMAC_DMA_RX_STAT_DISABLED,
323 10000))
324 bgmac_err(bgmac, "Reset of ring 0x%X RX failed\n",
325 ring->mmio_base);
326}
327
328static void bgmac_dma_rx_enable(struct bgmac *bgmac,
329 struct bgmac_dma_ring *ring)
330{
331 u32 ctl;
332
333 ctl = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL);
Hauke Mehrtens56ceecd2014-01-05 01:10:44 +0100334 if (bgmac->core->id.rev >= 4) {
335 ctl &= ~BGMAC_DMA_RX_BL_MASK;
336 ctl |= BGMAC_DMA_RX_BL_128 << BGMAC_DMA_RX_BL_SHIFT;
337
338 ctl &= ~BGMAC_DMA_RX_PC_MASK;
339 ctl |= BGMAC_DMA_RX_PC_8 << BGMAC_DMA_RX_PC_SHIFT;
340
341 ctl &= ~BGMAC_DMA_RX_PT_MASK;
342 ctl |= BGMAC_DMA_RX_PT_1 << BGMAC_DMA_RX_PT_SHIFT;
343 }
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000344 ctl &= BGMAC_DMA_RX_ADDREXT_MASK;
345 ctl |= BGMAC_DMA_RX_ENABLE;
346 ctl |= BGMAC_DMA_RX_PARITY_DISABLE;
347 ctl |= BGMAC_DMA_RX_OVERFLOW_CONT;
348 ctl |= BGMAC_RX_FRAME_OFFSET << BGMAC_DMA_RX_FRAME_OFFSET_SHIFT;
349 bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL, ctl);
350}
351
352static int bgmac_dma_rx_skb_for_slot(struct bgmac *bgmac,
353 struct bgmac_slot_info *slot)
354{
355 struct device *dma_dev = bgmac->core->dma_dev;
Nathan Hintzb757a622013-10-29 19:32:01 -0700356 dma_addr_t dma_addr;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000357 struct bgmac_rx_header *rx;
Felix Fietkau45c9b3c2015-03-23 12:35:36 +0100358 void *buf;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000359
360 /* Alloc skb */
Felix Fietkau45c9b3c2015-03-23 12:35:36 +0100361 buf = netdev_alloc_frag(BGMAC_RX_ALLOC_SIZE);
362 if (!buf)
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000363 return -ENOMEM;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000364
365 /* Poison - if everything goes fine, hardware will overwrite it */
Felix Fietkau4b62dce2015-04-14 12:07:56 +0200366 rx = buf + BGMAC_RX_BUF_OFFSET;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000367 rx->len = cpu_to_le16(0xdead);
368 rx->flags = cpu_to_le16(0xbeef);
369
370 /* Map skb for the DMA */
Felix Fietkau4b62dce2015-04-14 12:07:56 +0200371 dma_addr = dma_map_single(dma_dev, buf + BGMAC_RX_BUF_OFFSET,
372 BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
Nathan Hintzb757a622013-10-29 19:32:01 -0700373 if (dma_mapping_error(dma_dev, dma_addr)) {
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000374 bgmac_err(bgmac, "DMA mapping error\n");
Felix Fietkau45c9b3c2015-03-23 12:35:36 +0100375 put_page(virt_to_head_page(buf));
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000376 return -ENOMEM;
377 }
Nathan Hintzb757a622013-10-29 19:32:01 -0700378
379 /* Update the slot */
Felix Fietkau45c9b3c2015-03-23 12:35:36 +0100380 slot->buf = buf;
Nathan Hintzb757a622013-10-29 19:32:01 -0700381 slot->dma_addr = dma_addr;
382
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000383 return 0;
384}
385
Felix Fietkau4668ae12015-04-14 12:08:01 +0200386static void bgmac_dma_rx_update_index(struct bgmac *bgmac,
387 struct bgmac_dma_ring *ring)
388{
389 dma_wmb();
390
391 bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_INDEX,
392 ring->index_base +
393 ring->end * sizeof(struct bgmac_dma_desc));
394}
395
Rafał Miłeckid549c76b2013-10-28 14:40:29 +0100396static void bgmac_dma_rx_setup_desc(struct bgmac *bgmac,
397 struct bgmac_dma_ring *ring, int desc_idx)
398{
399 struct bgmac_dma_desc *dma_desc = ring->cpu_base + desc_idx;
400 u32 ctl0 = 0, ctl1 = 0;
401
Felix Fietkau29ba8772015-04-14 12:08:02 +0200402 if (desc_idx == BGMAC_RX_RING_SLOTS - 1)
Rafał Miłeckid549c76b2013-10-28 14:40:29 +0100403 ctl0 |= BGMAC_DESC_CTL0_EOT;
404 ctl1 |= BGMAC_RX_BUF_SIZE & BGMAC_DESC_CTL1_LEN;
405 /* Is there any BGMAC device that requires extension? */
406 /* ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT) &
407 * B43_DMA64_DCTL1_ADDREXT_MASK;
408 */
409
410 dma_desc->addr_low = cpu_to_le32(lower_32_bits(ring->slots[desc_idx].dma_addr));
411 dma_desc->addr_high = cpu_to_le32(upper_32_bits(ring->slots[desc_idx].dma_addr));
412 dma_desc->ctl0 = cpu_to_le32(ctl0);
413 dma_desc->ctl1 = cpu_to_le32(ctl1);
Felix Fietkau4668ae12015-04-14 12:08:01 +0200414
415 ring->end = desc_idx;
Rafał Miłeckid549c76b2013-10-28 14:40:29 +0100416}
417
Felix Fietkau56faacd2015-04-14 12:07:57 +0200418static void bgmac_dma_rx_poison_buf(struct device *dma_dev,
419 struct bgmac_slot_info *slot)
420{
421 struct bgmac_rx_header *rx = slot->buf + BGMAC_RX_BUF_OFFSET;
422
423 dma_sync_single_for_cpu(dma_dev, slot->dma_addr, BGMAC_RX_BUF_SIZE,
424 DMA_FROM_DEVICE);
425 rx->len = cpu_to_le16(0xdead);
426 rx->flags = cpu_to_le16(0xbeef);
427 dma_sync_single_for_device(dma_dev, slot->dma_addr, BGMAC_RX_BUF_SIZE,
428 DMA_FROM_DEVICE);
429}
430
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000431static int bgmac_dma_rx_read(struct bgmac *bgmac, struct bgmac_dma_ring *ring,
432 int weight)
433{
434 u32 end_slot;
435 int handled = 0;
436
437 end_slot = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_STATUS);
438 end_slot &= BGMAC_DMA_RX_STATDPTR;
Rafał Miłecki99003032013-09-15 23:13:18 +0200439 end_slot -= ring->index_base;
440 end_slot &= BGMAC_DMA_RX_STATDPTR;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000441 end_slot /= sizeof(struct bgmac_dma_desc);
442
Felix Fietkau4668ae12015-04-14 12:08:01 +0200443 while (ring->start != end_slot) {
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000444 struct device *dma_dev = bgmac->core->dma_dev;
445 struct bgmac_slot_info *slot = &ring->slots[ring->start];
Felix Fietkau4b62dce2015-04-14 12:07:56 +0200446 struct bgmac_rx_header *rx = slot->buf + BGMAC_RX_BUF_OFFSET;
Felix Fietkau45c9b3c2015-03-23 12:35:36 +0100447 struct sk_buff *skb;
448 void *buf = slot->buf;
Felix Fietkau56faacd2015-04-14 12:07:57 +0200449 dma_addr_t dma_addr = slot->dma_addr;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000450 u16 len, flags;
451
Rafał Miłecki92b9ccd32013-10-30 08:00:00 +0100452 do {
Felix Fietkau56faacd2015-04-14 12:07:57 +0200453 /* Prepare new skb as replacement */
454 if (bgmac_dma_rx_skb_for_slot(bgmac, slot)) {
455 bgmac_dma_rx_poison_buf(dma_dev, slot);
456 break;
457 }
458
459 /* Unmap buffer to make it accessible to the CPU */
460 dma_unmap_single(dma_dev, dma_addr,
461 BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
462
463 /* Get info from the header */
464 len = le16_to_cpu(rx->len);
465 flags = le16_to_cpu(rx->flags);
Rafał Miłecki92b9ccd32013-10-30 08:00:00 +0100466
467 /* Check for poison and drop or pass the packet */
468 if (len == 0xdead && flags == 0xbeef) {
469 bgmac_err(bgmac, "Found poisoned packet at slot %d, DMA issue!\n",
470 ring->start);
Felix Fietkau56faacd2015-04-14 12:07:57 +0200471 put_page(virt_to_head_page(buf));
Florian Fainelli6d490f622016-06-07 15:06:15 -0700472 bgmac->net_dev->stats.rx_errors++;
Rafał Miłecki92b9ccd32013-10-30 08:00:00 +0100473 break;
474 }
475
Felix Fietkau6a6c7082015-04-14 12:07:58 +0200476 if (len > BGMAC_RX_ALLOC_SIZE) {
477 bgmac_err(bgmac, "Found oversized packet at slot %d, DMA issue!\n",
478 ring->start);
479 put_page(virt_to_head_page(buf));
Florian Fainelli6d490f622016-06-07 15:06:15 -0700480 bgmac->net_dev->stats.rx_length_errors++;
481 bgmac->net_dev->stats.rx_errors++;
Felix Fietkau6a6c7082015-04-14 12:07:58 +0200482 break;
483 }
484
Hauke Mehrtens02e71122013-02-28 07:16:54 +0000485 /* Omit CRC. */
486 len -= ETH_FCS_LEN;
487
Felix Fietkau45c9b3c2015-03-23 12:35:36 +0100488 skb = build_skb(buf, BGMAC_RX_ALLOC_SIZE);
David S. Miller750afbf2016-01-15 16:07:13 -0500489 if (unlikely(!skb)) {
wangweidongf1640c32016-01-13 11:06:41 +0800490 bgmac_err(bgmac, "build_skb failed\n");
491 put_page(virt_to_head_page(buf));
Florian Fainelli6d490f622016-06-07 15:06:15 -0700492 bgmac->net_dev->stats.rx_errors++;
wangweidongf1640c32016-01-13 11:06:41 +0800493 break;
494 }
Felix Fietkau4b62dce2015-04-14 12:07:56 +0200495 skb_put(skb, BGMAC_RX_FRAME_OFFSET +
496 BGMAC_RX_BUF_OFFSET + len);
497 skb_pull(skb, BGMAC_RX_FRAME_OFFSET +
498 BGMAC_RX_BUF_OFFSET);
Rafał Miłecki92b9ccd32013-10-30 08:00:00 +0100499
500 skb_checksum_none_assert(skb);
501 skb->protocol = eth_type_trans(skb, bgmac->net_dev);
Florian Fainelli6d490f622016-06-07 15:06:15 -0700502 bgmac->net_dev->stats.rx_bytes += len;
503 bgmac->net_dev->stats.rx_packets++;
Felix Fietkau45c9b3c2015-03-23 12:35:36 +0100504 napi_gro_receive(&bgmac->napi, skb);
Rafał Miłecki92b9ccd32013-10-30 08:00:00 +0100505 handled++;
506 } while (0);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000507
Felix Fietkau56faacd2015-04-14 12:07:57 +0200508 bgmac_dma_rx_setup_desc(bgmac, ring, ring->start);
509
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000510 if (++ring->start >= BGMAC_RX_RING_SLOTS)
511 ring->start = 0;
512
513 if (handled >= weight) /* Should never be greater */
514 break;
515 }
516
Felix Fietkau4668ae12015-04-14 12:08:01 +0200517 bgmac_dma_rx_update_index(bgmac, ring);
518
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000519 return handled;
520}
521
522/* Does ring support unaligned addressing? */
523static bool bgmac_dma_unaligned(struct bgmac *bgmac,
524 struct bgmac_dma_ring *ring,
525 enum bgmac_dma_ring_type ring_type)
526{
527 switch (ring_type) {
528 case BGMAC_DMA_RING_TX:
529 bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO,
530 0xff0);
531 if (bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO))
532 return true;
533 break;
534 case BGMAC_DMA_RING_RX:
535 bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO,
536 0xff0);
537 if (bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO))
538 return true;
539 break;
540 }
541 return false;
542}
543
Felix Fietkau45c9b3c2015-03-23 12:35:36 +0100544static void bgmac_dma_tx_ring_free(struct bgmac *bgmac,
545 struct bgmac_dma_ring *ring)
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000546{
547 struct device *dma_dev = bgmac->core->dma_dev;
Felix Fietkau9cde9452015-03-23 12:35:37 +0100548 struct bgmac_dma_desc *dma_desc = ring->cpu_base;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000549 struct bgmac_slot_info *slot;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000550 int i;
551
Felix Fietkau29ba8772015-04-14 12:08:02 +0200552 for (i = 0; i < BGMAC_TX_RING_SLOTS; i++) {
Felix Fietkau9cde9452015-03-23 12:35:37 +0100553 int len = dma_desc[i].ctl1 & BGMAC_DESC_CTL1_LEN;
554
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000555 slot = &ring->slots[i];
Felix Fietkau9cde9452015-03-23 12:35:37 +0100556 dev_kfree_skb(slot->skb);
557
558 if (!slot->dma_addr)
559 continue;
560
561 if (slot->skb)
562 dma_unmap_single(dma_dev, slot->dma_addr,
563 len, DMA_TO_DEVICE);
564 else
565 dma_unmap_page(dma_dev, slot->dma_addr,
566 len, DMA_TO_DEVICE);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000567 }
Felix Fietkau45c9b3c2015-03-23 12:35:36 +0100568}
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000569
Felix Fietkau45c9b3c2015-03-23 12:35:36 +0100570static void bgmac_dma_rx_ring_free(struct bgmac *bgmac,
571 struct bgmac_dma_ring *ring)
572{
573 struct device *dma_dev = bgmac->core->dma_dev;
574 struct bgmac_slot_info *slot;
575 int i;
576
Felix Fietkau29ba8772015-04-14 12:08:02 +0200577 for (i = 0; i < BGMAC_RX_RING_SLOTS; i++) {
Felix Fietkau45c9b3c2015-03-23 12:35:36 +0100578 slot = &ring->slots[i];
Felix Fietkau56faacd2015-04-14 12:07:57 +0200579 if (!slot->dma_addr)
Felix Fietkau45c9b3c2015-03-23 12:35:36 +0100580 continue;
581
Felix Fietkau56faacd2015-04-14 12:07:57 +0200582 dma_unmap_single(dma_dev, slot->dma_addr,
583 BGMAC_RX_BUF_SIZE,
584 DMA_FROM_DEVICE);
Felix Fietkau45c9b3c2015-03-23 12:35:36 +0100585 put_page(virt_to_head_page(slot->buf));
Felix Fietkau56faacd2015-04-14 12:07:57 +0200586 slot->dma_addr = 0;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000587 }
588}
589
Felix Fietkau45c9b3c2015-03-23 12:35:36 +0100590static void bgmac_dma_ring_desc_free(struct bgmac *bgmac,
Felix Fietkau29ba8772015-04-14 12:08:02 +0200591 struct bgmac_dma_ring *ring,
592 int num_slots)
Felix Fietkau45c9b3c2015-03-23 12:35:36 +0100593{
594 struct device *dma_dev = bgmac->core->dma_dev;
595 int size;
596
597 if (!ring->cpu_base)
598 return;
599
600 /* Free ring of descriptors */
Felix Fietkau29ba8772015-04-14 12:08:02 +0200601 size = num_slots * sizeof(struct bgmac_dma_desc);
Felix Fietkau45c9b3c2015-03-23 12:35:36 +0100602 dma_free_coherent(dma_dev, size, ring->cpu_base,
603 ring->dma_base);
604}
605
Felix Fietkau74b6f292015-04-14 12:08:00 +0200606static void bgmac_dma_cleanup(struct bgmac *bgmac)
607{
608 int i;
609
610 for (i = 0; i < BGMAC_MAX_TX_RINGS; i++)
611 bgmac_dma_tx_ring_free(bgmac, &bgmac->tx_ring[i]);
612
613 for (i = 0; i < BGMAC_MAX_RX_RINGS; i++)
614 bgmac_dma_rx_ring_free(bgmac, &bgmac->rx_ring[i]);
615}
616
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000617static void bgmac_dma_free(struct bgmac *bgmac)
618{
619 int i;
620
Felix Fietkau74b6f292015-04-14 12:08:00 +0200621 for (i = 0; i < BGMAC_MAX_TX_RINGS; i++)
Felix Fietkau29ba8772015-04-14 12:08:02 +0200622 bgmac_dma_ring_desc_free(bgmac, &bgmac->tx_ring[i],
623 BGMAC_TX_RING_SLOTS);
Felix Fietkau74b6f292015-04-14 12:08:00 +0200624
625 for (i = 0; i < BGMAC_MAX_RX_RINGS; i++)
Felix Fietkau29ba8772015-04-14 12:08:02 +0200626 bgmac_dma_ring_desc_free(bgmac, &bgmac->rx_ring[i],
627 BGMAC_RX_RING_SLOTS);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000628}
629
630static int bgmac_dma_alloc(struct bgmac *bgmac)
631{
632 struct device *dma_dev = bgmac->core->dma_dev;
633 struct bgmac_dma_ring *ring;
634 static const u16 ring_base[] = { BGMAC_DMA_BASE0, BGMAC_DMA_BASE1,
635 BGMAC_DMA_BASE2, BGMAC_DMA_BASE3, };
636 int size; /* ring size: different for Tx and Rx */
637 int err;
638 int i;
639
640 BUILD_BUG_ON(BGMAC_MAX_TX_RINGS > ARRAY_SIZE(ring_base));
641 BUILD_BUG_ON(BGMAC_MAX_RX_RINGS > ARRAY_SIZE(ring_base));
642
643 if (!(bcma_aread32(bgmac->core, BCMA_IOST) & BCMA_IOST_DMA64)) {
644 bgmac_err(bgmac, "Core does not report 64-bit DMA\n");
645 return -ENOTSUPP;
646 }
647
648 for (i = 0; i < BGMAC_MAX_TX_RINGS; i++) {
649 ring = &bgmac->tx_ring[i];
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000650 ring->mmio_base = ring_base[i];
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000651
652 /* Alloc ring of descriptors */
Felix Fietkau29ba8772015-04-14 12:08:02 +0200653 size = BGMAC_TX_RING_SLOTS * sizeof(struct bgmac_dma_desc);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000654 ring->cpu_base = dma_zalloc_coherent(dma_dev, size,
655 &ring->dma_base,
656 GFP_KERNEL);
657 if (!ring->cpu_base) {
658 bgmac_err(bgmac, "Allocation of TX ring 0x%X failed\n",
659 ring->mmio_base);
660 goto err_dma_free;
661 }
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000662
Rafał Miłecki99003032013-09-15 23:13:18 +0200663 ring->unaligned = bgmac_dma_unaligned(bgmac, ring,
664 BGMAC_DMA_RING_TX);
665 if (ring->unaligned)
666 ring->index_base = lower_32_bits(ring->dma_base);
667 else
668 ring->index_base = 0;
669
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000670 /* No need to alloc TX slots yet */
671 }
672
673 for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
674 ring = &bgmac->rx_ring[i];
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000675 ring->mmio_base = ring_base[i];
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000676
677 /* Alloc ring of descriptors */
Felix Fietkau29ba8772015-04-14 12:08:02 +0200678 size = BGMAC_RX_RING_SLOTS * sizeof(struct bgmac_dma_desc);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000679 ring->cpu_base = dma_zalloc_coherent(dma_dev, size,
680 &ring->dma_base,
681 GFP_KERNEL);
682 if (!ring->cpu_base) {
683 bgmac_err(bgmac, "Allocation of RX ring 0x%X failed\n",
684 ring->mmio_base);
685 err = -ENOMEM;
686 goto err_dma_free;
687 }
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000688
Rafał Miłecki99003032013-09-15 23:13:18 +0200689 ring->unaligned = bgmac_dma_unaligned(bgmac, ring,
690 BGMAC_DMA_RING_RX);
691 if (ring->unaligned)
692 ring->index_base = lower_32_bits(ring->dma_base);
693 else
694 ring->index_base = 0;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000695 }
696
697 return 0;
698
699err_dma_free:
700 bgmac_dma_free(bgmac);
701 return -ENOMEM;
702}
703
Felix Fietkau74b6f292015-04-14 12:08:00 +0200704static int bgmac_dma_init(struct bgmac *bgmac)
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000705{
706 struct bgmac_dma_ring *ring;
Felix Fietkau74b6f292015-04-14 12:08:00 +0200707 int i, err;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000708
709 for (i = 0; i < BGMAC_MAX_TX_RINGS; i++) {
710 ring = &bgmac->tx_ring[i];
711
Rafał Miłecki99003032013-09-15 23:13:18 +0200712 if (!ring->unaligned)
713 bgmac_dma_tx_enable(bgmac, ring);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000714 bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO,
715 lower_32_bits(ring->dma_base));
716 bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGHI,
717 upper_32_bits(ring->dma_base));
Rafał Miłecki99003032013-09-15 23:13:18 +0200718 if (ring->unaligned)
719 bgmac_dma_tx_enable(bgmac, ring);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000720
721 ring->start = 0;
722 ring->end = 0; /* Points the slot that should *not* be read */
723 }
724
725 for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
Rafał Miłecki70a737b2013-02-25 08:22:26 +0000726 int j;
727
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000728 ring = &bgmac->rx_ring[i];
729
Rafał Miłecki99003032013-09-15 23:13:18 +0200730 if (!ring->unaligned)
731 bgmac_dma_rx_enable(bgmac, ring);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000732 bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO,
733 lower_32_bits(ring->dma_base));
734 bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGHI,
735 upper_32_bits(ring->dma_base));
Rafał Miłecki99003032013-09-15 23:13:18 +0200736 if (ring->unaligned)
737 bgmac_dma_rx_enable(bgmac, ring);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000738
Felix Fietkau4668ae12015-04-14 12:08:01 +0200739 ring->start = 0;
740 ring->end = 0;
Felix Fietkau29ba8772015-04-14 12:08:02 +0200741 for (j = 0; j < BGMAC_RX_RING_SLOTS; j++) {
Felix Fietkau74b6f292015-04-14 12:08:00 +0200742 err = bgmac_dma_rx_skb_for_slot(bgmac, &ring->slots[j]);
743 if (err)
744 goto error;
745
Rafał Miłeckid549c76b2013-10-28 14:40:29 +0100746 bgmac_dma_rx_setup_desc(bgmac, ring, j);
Felix Fietkau74b6f292015-04-14 12:08:00 +0200747 }
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000748
Felix Fietkau4668ae12015-04-14 12:08:01 +0200749 bgmac_dma_rx_update_index(bgmac, ring);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000750 }
Felix Fietkau74b6f292015-04-14 12:08:00 +0200751
752 return 0;
753
754error:
755 bgmac_dma_cleanup(bgmac);
756 return err;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000757}
758
759/**************************************************
760 * PHY ops
761 **************************************************/
762
Rafał Miłecki217a55a2013-02-12 23:14:51 +0000763static u16 bgmac_phy_read(struct bgmac *bgmac, u8 phyaddr, u8 reg)
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000764{
765 struct bcma_device *core;
766 u16 phy_access_addr;
767 u16 phy_ctl_addr;
768 u32 tmp;
769
770 BUILD_BUG_ON(BGMAC_PA_DATA_MASK != BCMA_GMAC_CMN_PA_DATA_MASK);
771 BUILD_BUG_ON(BGMAC_PA_ADDR_MASK != BCMA_GMAC_CMN_PA_ADDR_MASK);
772 BUILD_BUG_ON(BGMAC_PA_ADDR_SHIFT != BCMA_GMAC_CMN_PA_ADDR_SHIFT);
773 BUILD_BUG_ON(BGMAC_PA_REG_MASK != BCMA_GMAC_CMN_PA_REG_MASK);
774 BUILD_BUG_ON(BGMAC_PA_REG_SHIFT != BCMA_GMAC_CMN_PA_REG_SHIFT);
775 BUILD_BUG_ON(BGMAC_PA_WRITE != BCMA_GMAC_CMN_PA_WRITE);
776 BUILD_BUG_ON(BGMAC_PA_START != BCMA_GMAC_CMN_PA_START);
777 BUILD_BUG_ON(BGMAC_PC_EPA_MASK != BCMA_GMAC_CMN_PC_EPA_MASK);
778 BUILD_BUG_ON(BGMAC_PC_MCT_MASK != BCMA_GMAC_CMN_PC_MCT_MASK);
779 BUILD_BUG_ON(BGMAC_PC_MCT_SHIFT != BCMA_GMAC_CMN_PC_MCT_SHIFT);
780 BUILD_BUG_ON(BGMAC_PC_MTE != BCMA_GMAC_CMN_PC_MTE);
781
782 if (bgmac->core->id.id == BCMA_CORE_4706_MAC_GBIT) {
783 core = bgmac->core->bus->drv_gmac_cmn.core;
784 phy_access_addr = BCMA_GMAC_CMN_PHY_ACCESS;
785 phy_ctl_addr = BCMA_GMAC_CMN_PHY_CTL;
786 } else {
787 core = bgmac->core;
788 phy_access_addr = BGMAC_PHY_ACCESS;
789 phy_ctl_addr = BGMAC_PHY_CNTL;
790 }
791
792 tmp = bcma_read32(core, phy_ctl_addr);
793 tmp &= ~BGMAC_PC_EPA_MASK;
794 tmp |= phyaddr;
795 bcma_write32(core, phy_ctl_addr, tmp);
796
797 tmp = BGMAC_PA_START;
798 tmp |= phyaddr << BGMAC_PA_ADDR_SHIFT;
799 tmp |= reg << BGMAC_PA_REG_SHIFT;
800 bcma_write32(core, phy_access_addr, tmp);
801
802 if (!bgmac_wait_value(core, phy_access_addr, BGMAC_PA_START, 0, 1000)) {
803 bgmac_err(bgmac, "Reading PHY %d register 0x%X failed\n",
804 phyaddr, reg);
805 return 0xffff;
806 }
807
808 return bcma_read32(core, phy_access_addr) & BGMAC_PA_DATA_MASK;
809}
810
811/* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphywr */
Rafał Miłecki217a55a2013-02-12 23:14:51 +0000812static int bgmac_phy_write(struct bgmac *bgmac, u8 phyaddr, u8 reg, u16 value)
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000813{
814 struct bcma_device *core;
815 u16 phy_access_addr;
816 u16 phy_ctl_addr;
817 u32 tmp;
818
819 if (bgmac->core->id.id == BCMA_CORE_4706_MAC_GBIT) {
820 core = bgmac->core->bus->drv_gmac_cmn.core;
821 phy_access_addr = BCMA_GMAC_CMN_PHY_ACCESS;
822 phy_ctl_addr = BCMA_GMAC_CMN_PHY_CTL;
823 } else {
824 core = bgmac->core;
825 phy_access_addr = BGMAC_PHY_ACCESS;
826 phy_ctl_addr = BGMAC_PHY_CNTL;
827 }
828
829 tmp = bcma_read32(core, phy_ctl_addr);
830 tmp &= ~BGMAC_PC_EPA_MASK;
831 tmp |= phyaddr;
832 bcma_write32(core, phy_ctl_addr, tmp);
833
834 bgmac_write(bgmac, BGMAC_INT_STATUS, BGMAC_IS_MDIO);
835 if (bgmac_read(bgmac, BGMAC_INT_STATUS) & BGMAC_IS_MDIO)
836 bgmac_warn(bgmac, "Error setting MDIO int\n");
837
838 tmp = BGMAC_PA_START;
839 tmp |= BGMAC_PA_WRITE;
840 tmp |= phyaddr << BGMAC_PA_ADDR_SHIFT;
841 tmp |= reg << BGMAC_PA_REG_SHIFT;
842 tmp |= value;
843 bcma_write32(core, phy_access_addr, tmp);
844
Rafał Miłecki217a55a2013-02-12 23:14:51 +0000845 if (!bgmac_wait_value(core, phy_access_addr, BGMAC_PA_START, 0, 1000)) {
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000846 bgmac_err(bgmac, "Writing to PHY %d register 0x%X failed\n",
847 phyaddr, reg);
Rafał Miłecki217a55a2013-02-12 23:14:51 +0000848 return -ETIMEDOUT;
849 }
850
851 return 0;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000852}
853
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000854/* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphyinit */
855static void bgmac_phy_init(struct bgmac *bgmac)
856{
857 struct bcma_chipinfo *ci = &bgmac->core->bus->chipinfo;
858 struct bcma_drv_cc *cc = &bgmac->core->bus->drv_cc;
859 u8 i;
860
861 if (ci->id == BCMA_CHIP_ID_BCM5356) {
862 for (i = 0; i < 5; i++) {
863 bgmac_phy_write(bgmac, i, 0x1f, 0x008b);
864 bgmac_phy_write(bgmac, i, 0x15, 0x0100);
865 bgmac_phy_write(bgmac, i, 0x1f, 0x000f);
866 bgmac_phy_write(bgmac, i, 0x12, 0x2aaa);
867 bgmac_phy_write(bgmac, i, 0x1f, 0x000b);
868 }
869 }
870 if ((ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg != 10) ||
871 (ci->id == BCMA_CHIP_ID_BCM4749 && ci->pkg != 10) ||
872 (ci->id == BCMA_CHIP_ID_BCM53572 && ci->pkg != 9)) {
873 bcma_chipco_chipctl_maskset(cc, 2, ~0xc0000000, 0);
874 bcma_chipco_chipctl_maskset(cc, 4, ~0x80000000, 0);
875 for (i = 0; i < 5; i++) {
876 bgmac_phy_write(bgmac, i, 0x1f, 0x000f);
877 bgmac_phy_write(bgmac, i, 0x16, 0x5284);
878 bgmac_phy_write(bgmac, i, 0x1f, 0x000b);
879 bgmac_phy_write(bgmac, i, 0x17, 0x0010);
880 bgmac_phy_write(bgmac, i, 0x1f, 0x000f);
881 bgmac_phy_write(bgmac, i, 0x16, 0x5296);
882 bgmac_phy_write(bgmac, i, 0x17, 0x1073);
883 bgmac_phy_write(bgmac, i, 0x17, 0x9073);
884 bgmac_phy_write(bgmac, i, 0x16, 0x52b6);
885 bgmac_phy_write(bgmac, i, 0x17, 0x9273);
886 bgmac_phy_write(bgmac, i, 0x1f, 0x000b);
887 }
888 }
889}
890
891/* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphyreset */
892static void bgmac_phy_reset(struct bgmac *bgmac)
893{
894 if (bgmac->phyaddr == BGMAC_PHY_NOREGS)
895 return;
896
Rafał Miłecki5322dbf2013-12-20 15:33:52 +0100897 bgmac_phy_write(bgmac, bgmac->phyaddr, MII_BMCR, BMCR_RESET);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000898 udelay(100);
Rafał Miłecki5322dbf2013-12-20 15:33:52 +0100899 if (bgmac_phy_read(bgmac, bgmac->phyaddr, MII_BMCR) & BMCR_RESET)
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000900 bgmac_err(bgmac, "PHY reset failed\n");
901 bgmac_phy_init(bgmac);
902}
903
904/**************************************************
905 * Chip ops
906 **************************************************/
907
908/* TODO: can we just drop @force? Can we don't reset MAC at all if there is
909 * nothing to change? Try if after stabilizng driver.
910 */
911static void bgmac_cmdcfg_maskset(struct bgmac *bgmac, u32 mask, u32 set,
912 bool force)
913{
914 u32 cmdcfg = bgmac_read(bgmac, BGMAC_CMDCFG);
915 u32 new_val = (cmdcfg & mask) | set;
916
Hauke Mehrtens48e07fb2014-01-05 01:10:45 +0100917 bgmac_set(bgmac, BGMAC_CMDCFG, BGMAC_CMDCFG_SR(bgmac->core->id.rev));
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000918 udelay(2);
919
920 if (new_val != cmdcfg || force)
921 bgmac_write(bgmac, BGMAC_CMDCFG, new_val);
922
Hauke Mehrtens48e07fb2014-01-05 01:10:45 +0100923 bgmac_mask(bgmac, BGMAC_CMDCFG, ~BGMAC_CMDCFG_SR(bgmac->core->id.rev));
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000924 udelay(2);
925}
926
Hauke Mehrtens4e209002013-02-06 04:44:58 +0000927static void bgmac_write_mac_address(struct bgmac *bgmac, u8 *addr)
928{
929 u32 tmp;
930
931 tmp = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3];
932 bgmac_write(bgmac, BGMAC_MACADDR_HIGH, tmp);
933 tmp = (addr[4] << 8) | addr[5];
934 bgmac_write(bgmac, BGMAC_MACADDR_LOW, tmp);
935}
936
Hauke Mehrtensc6edfe12013-02-06 05:51:49 +0000937static void bgmac_set_rx_mode(struct net_device *net_dev)
938{
939 struct bgmac *bgmac = netdev_priv(net_dev);
940
941 if (net_dev->flags & IFF_PROMISC)
Rafał Miłeckie9ba1032013-02-07 05:40:38 +0000942 bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_PROM, true);
Hauke Mehrtensc6edfe12013-02-06 05:51:49 +0000943 else
Rafał Miłeckie9ba1032013-02-07 05:40:38 +0000944 bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_PROM, 0, true);
Hauke Mehrtensc6edfe12013-02-06 05:51:49 +0000945}
946
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000947#if 0 /* We don't use that regs yet */
948static void bgmac_chip_stats_update(struct bgmac *bgmac)
949{
950 int i;
951
952 if (bgmac->core->id.id != BCMA_CORE_4706_MAC_GBIT) {
953 for (i = 0; i < BGMAC_NUM_MIB_TX_REGS; i++)
954 bgmac->mib_tx_regs[i] =
955 bgmac_read(bgmac,
956 BGMAC_TX_GOOD_OCTETS + (i * 4));
957 for (i = 0; i < BGMAC_NUM_MIB_RX_REGS; i++)
958 bgmac->mib_rx_regs[i] =
959 bgmac_read(bgmac,
960 BGMAC_RX_GOOD_OCTETS + (i * 4));
961 }
962
963 /* TODO: what else? how to handle BCM4706? Specs are needed */
964}
965#endif
966
967static void bgmac_clear_mib(struct bgmac *bgmac)
968{
969 int i;
970
971 if (bgmac->core->id.id == BCMA_CORE_4706_MAC_GBIT)
972 return;
973
974 bgmac_set(bgmac, BGMAC_DEV_CTL, BGMAC_DC_MROR);
975 for (i = 0; i < BGMAC_NUM_MIB_TX_REGS; i++)
976 bgmac_read(bgmac, BGMAC_TX_GOOD_OCTETS + (i * 4));
977 for (i = 0; i < BGMAC_NUM_MIB_RX_REGS; i++)
978 bgmac_read(bgmac, BGMAC_RX_GOOD_OCTETS + (i * 4));
979}
980
981/* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_speed */
Rafał Miłecki5824d2d2013-12-07 00:53:55 +0100982static void bgmac_mac_speed(struct bgmac *bgmac)
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000983{
984 u32 mask = ~(BGMAC_CMDCFG_ES_MASK | BGMAC_CMDCFG_HD);
985 u32 set = 0;
986
Rafał Miłecki5824d2d2013-12-07 00:53:55 +0100987 switch (bgmac->mac_speed) {
988 case SPEED_10:
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000989 set |= BGMAC_CMDCFG_ES_10;
Rafał Miłecki5824d2d2013-12-07 00:53:55 +0100990 break;
991 case SPEED_100:
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000992 set |= BGMAC_CMDCFG_ES_100;
Rafał Miłecki5824d2d2013-12-07 00:53:55 +0100993 break;
994 case SPEED_1000:
Rafał Miłeckidd4544f2013-01-08 20:06:23 +0000995 set |= BGMAC_CMDCFG_ES_1000;
Rafał Miłecki5824d2d2013-12-07 00:53:55 +0100996 break;
Hauke Mehrtens6df4aff2014-01-05 01:10:47 +0100997 case SPEED_2500:
998 set |= BGMAC_CMDCFG_ES_2500;
999 break;
Rafał Miłecki5824d2d2013-12-07 00:53:55 +01001000 default:
1001 bgmac_err(bgmac, "Unsupported speed: %d\n", bgmac->mac_speed);
1002 }
1003
1004 if (bgmac->mac_duplex == DUPLEX_HALF)
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001005 set |= BGMAC_CMDCFG_HD;
Rafał Miłecki5824d2d2013-12-07 00:53:55 +01001006
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001007 bgmac_cmdcfg_maskset(bgmac, mask, set, true);
1008}
1009
1010static void bgmac_miiconfig(struct bgmac *bgmac)
1011{
Hauke Mehrtens6df4aff2014-01-05 01:10:47 +01001012 struct bcma_device *core = bgmac->core;
Hauke Mehrtens6df4aff2014-01-05 01:10:47 +01001013 u8 imode;
1014
Rafał Miłecki387b75f2016-02-02 07:47:14 +01001015 if (bgmac_is_bcm4707_family(bgmac)) {
Hauke Mehrtens6df4aff2014-01-05 01:10:47 +01001016 bcma_awrite32(core, BCMA_IOCTL,
1017 bcma_aread32(core, BCMA_IOCTL) | 0x40 |
1018 BGMAC_BCMA_IOCTL_SW_CLKEN);
1019 bgmac->mac_speed = SPEED_2500;
Rafał Miłecki5824d2d2013-12-07 00:53:55 +01001020 bgmac->mac_duplex = DUPLEX_FULL;
1021 bgmac_mac_speed(bgmac);
Hauke Mehrtens6df4aff2014-01-05 01:10:47 +01001022 } else {
1023 imode = (bgmac_read(bgmac, BGMAC_DEV_STATUS) &
1024 BGMAC_DS_MM_MASK) >> BGMAC_DS_MM_SHIFT;
1025 if (imode == 0 || imode == 1) {
1026 bgmac->mac_speed = SPEED_100;
1027 bgmac->mac_duplex = DUPLEX_FULL;
1028 bgmac_mac_speed(bgmac);
1029 }
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001030 }
1031}
1032
1033/* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipreset */
1034static void bgmac_chip_reset(struct bgmac *bgmac)
1035{
1036 struct bcma_device *core = bgmac->core;
1037 struct bcma_bus *bus = core->bus;
1038 struct bcma_chipinfo *ci = &bus->chipinfo;
Hauke Mehrtens6df4aff2014-01-05 01:10:47 +01001039 u32 flags;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001040 u32 iost;
1041 int i;
1042
1043 if (bcma_core_is_enabled(core)) {
1044 if (!bgmac->stats_grabbed) {
1045 /* bgmac_chip_stats_update(bgmac); */
1046 bgmac->stats_grabbed = true;
1047 }
1048
1049 for (i = 0; i < BGMAC_MAX_TX_RINGS; i++)
1050 bgmac_dma_tx_reset(bgmac, &bgmac->tx_ring[i]);
1051
1052 bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_ML, false);
1053 udelay(1);
1054
1055 for (i = 0; i < BGMAC_MAX_RX_RINGS; i++)
1056 bgmac_dma_rx_reset(bgmac, &bgmac->rx_ring[i]);
1057
1058 /* TODO: Clear software multicast filter list */
1059 }
1060
1061 iost = bcma_aread32(core, BCMA_IOST);
Rafał Miłecki1a0ab762013-12-11 08:44:37 +01001062 if ((ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg == BCMA_PKG_ID_BCM47186) ||
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001063 (ci->id == BCMA_CHIP_ID_BCM4749 && ci->pkg == 10) ||
Rafał Miłecki1a0ab762013-12-11 08:44:37 +01001064 (ci->id == BCMA_CHIP_ID_BCM53572 && ci->pkg == BCMA_PKG_ID_BCM47188))
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001065 iost &= ~BGMAC_BCMA_IOST_ATTACHED;
1066
Rafał Miłecki9e4e6202016-02-22 22:51:13 +01001067 /* 3GMAC: for BCM4707 & BCM47094, only do core reset at bgmac_probe() */
1068 if (ci->id != BCMA_CHIP_ID_BCM4707 &&
1069 ci->id != BCMA_CHIP_ID_BCM47094) {
Hauke Mehrtens6df4aff2014-01-05 01:10:47 +01001070 flags = 0;
1071 if (iost & BGMAC_BCMA_IOST_ATTACHED) {
1072 flags = BGMAC_BCMA_IOCTL_SW_CLKEN;
1073 if (!bgmac->has_robosw)
1074 flags |= BGMAC_BCMA_IOCTL_SW_RESET;
1075 }
1076 bcma_core_enable(core, flags);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001077 }
1078
Hauke Mehrtens6df4aff2014-01-05 01:10:47 +01001079 /* Request Misc PLL for corerev > 2 */
Rafał Miłecki387b75f2016-02-02 07:47:14 +01001080 if (core->id.rev > 2 && !bgmac_is_bcm4707_family(bgmac)) {
Rafał Miłecki1a0ab762013-12-11 08:44:37 +01001081 bgmac_set(bgmac, BCMA_CLKCTLST,
1082 BGMAC_BCMA_CLKCTLST_MISC_PLL_REQ);
1083 bgmac_wait_value(bgmac->core, BCMA_CLKCTLST,
1084 BGMAC_BCMA_CLKCTLST_MISC_PLL_ST,
1085 BGMAC_BCMA_CLKCTLST_MISC_PLL_ST,
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001086 1000);
1087 }
1088
Rafał Miłecki1a0ab762013-12-11 08:44:37 +01001089 if (ci->id == BCMA_CHIP_ID_BCM5357 ||
1090 ci->id == BCMA_CHIP_ID_BCM4749 ||
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001091 ci->id == BCMA_CHIP_ID_BCM53572) {
1092 struct bcma_drv_cc *cc = &bgmac->core->bus->drv_cc;
1093 u8 et_swtype = 0;
1094 u8 sw_type = BGMAC_CHIPCTL_1_SW_TYPE_EPHY |
Rafał Miłecki6a391e72013-09-15 00:22:47 +02001095 BGMAC_CHIPCTL_1_IF_TYPE_MII;
Hauke Mehrtens36472682013-09-15 22:49:08 +02001096 char buf[4];
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001097
Hauke Mehrtens36472682013-09-15 22:49:08 +02001098 if (bcm47xx_nvram_getenv("et_swtype", buf, sizeof(buf)) > 0) {
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001099 if (kstrtou8(buf, 0, &et_swtype))
1100 bgmac_err(bgmac, "Failed to parse et_swtype (%s)\n",
1101 buf);
1102 et_swtype &= 0x0f;
1103 et_swtype <<= 4;
1104 sw_type = et_swtype;
Rafał Miłecki1a0ab762013-12-11 08:44:37 +01001105 } else if (ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg == BCMA_PKG_ID_BCM5358) {
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001106 sw_type = BGMAC_CHIPCTL_1_SW_TYPE_EPHYRMII;
Rafał Miłecki1a0ab762013-12-11 08:44:37 +01001107 } else if ((ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg == BCMA_PKG_ID_BCM47186) ||
1108 (ci->id == BCMA_CHIP_ID_BCM4749 && ci->pkg == 10) ||
1109 (ci->id == BCMA_CHIP_ID_BCM53572 && ci->pkg == BCMA_PKG_ID_BCM47188)) {
Hauke Mehrtensb5a4c2f2013-02-06 04:44:57 +00001110 sw_type = BGMAC_CHIPCTL_1_IF_TYPE_RGMII |
1111 BGMAC_CHIPCTL_1_SW_TYPE_RGMII;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001112 }
1113 bcma_chipco_chipctl_maskset(cc, 1,
1114 ~(BGMAC_CHIPCTL_1_IF_TYPE_MASK |
1115 BGMAC_CHIPCTL_1_SW_TYPE_MASK),
1116 sw_type);
1117 }
1118
1119 if (iost & BGMAC_BCMA_IOST_ATTACHED && !bgmac->has_robosw)
1120 bcma_awrite32(core, BCMA_IOCTL,
1121 bcma_aread32(core, BCMA_IOCTL) &
1122 ~BGMAC_BCMA_IOCTL_SW_RESET);
1123
1124 /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_reset
1125 * Specs don't say about using BGMAC_CMDCFG_SR, but in this routine
1126 * BGMAC_CMDCFG is read _after_ putting chip in a reset. So it has to
1127 * be keps until taking MAC out of the reset.
1128 */
1129 bgmac_cmdcfg_maskset(bgmac,
1130 ~(BGMAC_CMDCFG_TE |
1131 BGMAC_CMDCFG_RE |
1132 BGMAC_CMDCFG_RPI |
1133 BGMAC_CMDCFG_TAI |
1134 BGMAC_CMDCFG_HD |
1135 BGMAC_CMDCFG_ML |
1136 BGMAC_CMDCFG_CFE |
1137 BGMAC_CMDCFG_RL |
1138 BGMAC_CMDCFG_RED |
1139 BGMAC_CMDCFG_PE |
1140 BGMAC_CMDCFG_TPI |
1141 BGMAC_CMDCFG_PAD_EN |
1142 BGMAC_CMDCFG_PF),
1143 BGMAC_CMDCFG_PROM |
1144 BGMAC_CMDCFG_NLC |
1145 BGMAC_CMDCFG_CFE |
Hauke Mehrtens48e07fb2014-01-05 01:10:45 +01001146 BGMAC_CMDCFG_SR(core->id.rev),
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001147 false);
Rafał Miłeckid4699622013-12-11 07:44:14 +01001148 bgmac->mac_speed = SPEED_UNKNOWN;
1149 bgmac->mac_duplex = DUPLEX_UNKNOWN;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001150
1151 bgmac_clear_mib(bgmac);
1152 if (core->id.id == BCMA_CORE_4706_MAC_GBIT)
1153 bcma_maskset32(bgmac->cmn, BCMA_GMAC_CMN_PHY_CTL, ~0,
1154 BCMA_GMAC_CMN_PC_MTE);
1155 else
1156 bgmac_set(bgmac, BGMAC_PHY_CNTL, BGMAC_PC_MTE);
1157 bgmac_miiconfig(bgmac);
1158 bgmac_phy_init(bgmac);
1159
Hauke Mehrtens49a467b2013-09-29 13:54:58 +02001160 netdev_reset_queue(bgmac->net_dev);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001161}
1162
1163static void bgmac_chip_intrs_on(struct bgmac *bgmac)
1164{
1165 bgmac_write(bgmac, BGMAC_INT_MASK, bgmac->int_mask);
1166}
1167
1168static void bgmac_chip_intrs_off(struct bgmac *bgmac)
1169{
1170 bgmac_write(bgmac, BGMAC_INT_MASK, 0);
Nathan Hintz41608152013-02-13 19:14:10 +00001171 bgmac_read(bgmac, BGMAC_INT_MASK);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001172}
1173
1174/* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_enable */
1175static void bgmac_enable(struct bgmac *bgmac)
1176{
1177 struct bcma_chipinfo *ci = &bgmac->core->bus->chipinfo;
1178 u32 cmdcfg;
1179 u32 mode;
1180 u32 rxq_ctl;
1181 u32 fl_ctl;
1182 u16 bp_clk;
1183 u8 mdp;
1184
1185 cmdcfg = bgmac_read(bgmac, BGMAC_CMDCFG);
1186 bgmac_cmdcfg_maskset(bgmac, ~(BGMAC_CMDCFG_TE | BGMAC_CMDCFG_RE),
Hauke Mehrtens48e07fb2014-01-05 01:10:45 +01001187 BGMAC_CMDCFG_SR(bgmac->core->id.rev), true);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001188 udelay(2);
1189 cmdcfg |= BGMAC_CMDCFG_TE | BGMAC_CMDCFG_RE;
1190 bgmac_write(bgmac, BGMAC_CMDCFG, cmdcfg);
1191
1192 mode = (bgmac_read(bgmac, BGMAC_DEV_STATUS) & BGMAC_DS_MM_MASK) >>
1193 BGMAC_DS_MM_SHIFT;
1194 if (ci->id != BCMA_CHIP_ID_BCM47162 || mode != 0)
1195 bgmac_set(bgmac, BCMA_CLKCTLST, BCMA_CLKCTLST_FORCEHT);
1196 if (ci->id == BCMA_CHIP_ID_BCM47162 && mode == 2)
1197 bcma_chipco_chipctl_maskset(&bgmac->core->bus->drv_cc, 1, ~0,
1198 BGMAC_CHIPCTL_1_RXC_DLL_BYPASS);
1199
1200 switch (ci->id) {
1201 case BCMA_CHIP_ID_BCM5357:
1202 case BCMA_CHIP_ID_BCM4749:
1203 case BCMA_CHIP_ID_BCM53572:
1204 case BCMA_CHIP_ID_BCM4716:
1205 case BCMA_CHIP_ID_BCM47162:
1206 fl_ctl = 0x03cb04cb;
1207 if (ci->id == BCMA_CHIP_ID_BCM5357 ||
1208 ci->id == BCMA_CHIP_ID_BCM4749 ||
1209 ci->id == BCMA_CHIP_ID_BCM53572)
1210 fl_ctl = 0x2300e1;
1211 bgmac_write(bgmac, BGMAC_FLOW_CTL_THRESH, fl_ctl);
1212 bgmac_write(bgmac, BGMAC_PAUSE_CTL, 0x27fff);
1213 break;
1214 }
1215
Rafał Miłecki387b75f2016-02-02 07:47:14 +01001216 if (!bgmac_is_bcm4707_family(bgmac)) {
Hauke Mehrtens6df4aff2014-01-05 01:10:47 +01001217 rxq_ctl = bgmac_read(bgmac, BGMAC_RXQ_CTL);
1218 rxq_ctl &= ~BGMAC_RXQ_CTL_MDP_MASK;
1219 bp_clk = bcma_pmu_get_bus_clock(&bgmac->core->bus->drv_cc) /
1220 1000000;
1221 mdp = (bp_clk * 128 / 1000) - 3;
1222 rxq_ctl |= (mdp << BGMAC_RXQ_CTL_MDP_SHIFT);
1223 bgmac_write(bgmac, BGMAC_RXQ_CTL, rxq_ctl);
1224 }
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001225}
1226
1227/* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipinit */
Felix Fietkau74b6f292015-04-14 12:08:00 +02001228static void bgmac_chip_init(struct bgmac *bgmac)
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001229{
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001230 /* 1 interrupt per received frame */
1231 bgmac_write(bgmac, BGMAC_INT_RECV_LAZY, 1 << BGMAC_IRL_FC_SHIFT);
1232
1233 /* Enable 802.3x tx flow control (honor received PAUSE frames) */
1234 bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_RPI, 0, true);
1235
Hauke Mehrtensc6edfe12013-02-06 05:51:49 +00001236 bgmac_set_rx_mode(bgmac->net_dev);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001237
Hauke Mehrtens4e209002013-02-06 04:44:58 +00001238 bgmac_write_mac_address(bgmac, bgmac->net_dev->dev_addr);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001239
1240 if (bgmac->loopback)
Rafał Miłeckie9ba1032013-02-07 05:40:38 +00001241 bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_ML, false);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001242 else
Rafał Miłeckie9ba1032013-02-07 05:40:38 +00001243 bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_ML, 0, false);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001244
1245 bgmac_write(bgmac, BGMAC_RXMAX_LENGTH, 32 + ETHER_MAX_LEN);
1246
Felix Fietkau74b6f292015-04-14 12:08:00 +02001247 bgmac_chip_intrs_on(bgmac);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001248
1249 bgmac_enable(bgmac);
1250}
1251
1252static irqreturn_t bgmac_interrupt(int irq, void *dev_id)
1253{
1254 struct bgmac *bgmac = netdev_priv(dev_id);
1255
1256 u32 int_status = bgmac_read(bgmac, BGMAC_INT_STATUS);
1257 int_status &= bgmac->int_mask;
1258
1259 if (!int_status)
1260 return IRQ_NONE;
1261
Felix Fietkaueb64e292015-04-14 12:07:55 +02001262 int_status &= ~(BGMAC_IS_TX0 | BGMAC_IS_RX);
1263 if (int_status)
1264 bgmac_err(bgmac, "Unknown IRQs: 0x%08X\n", int_status);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001265
1266 /* Disable new interrupts until handling existing ones */
1267 bgmac_chip_intrs_off(bgmac);
1268
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001269 napi_schedule(&bgmac->napi);
1270
1271 return IRQ_HANDLED;
1272}
1273
1274static int bgmac_poll(struct napi_struct *napi, int weight)
1275{
1276 struct bgmac *bgmac = container_of(napi, struct bgmac, napi);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001277 int handled = 0;
1278
Felix Fietkaueb64e292015-04-14 12:07:55 +02001279 /* Ack */
1280 bgmac_write(bgmac, BGMAC_INT_STATUS, ~0);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001281
Felix Fietkaueb64e292015-04-14 12:07:55 +02001282 bgmac_dma_tx_free(bgmac, &bgmac->tx_ring[0]);
1283 handled += bgmac_dma_rx_read(bgmac, &bgmac->rx_ring[0], weight);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001284
Felix Fietkaueb64e292015-04-14 12:07:55 +02001285 /* Poll again if more events arrived in the meantime */
1286 if (bgmac_read(bgmac, BGMAC_INT_STATUS) & (BGMAC_IS_TX0 | BGMAC_IS_RX))
Rafał Miłeckie5802672015-04-23 20:56:29 +02001287 return weight;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001288
Hauke Mehrtens43f159c2015-01-18 19:49:59 +01001289 if (handled < weight) {
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001290 napi_complete(napi);
Hauke Mehrtens43f159c2015-01-18 19:49:59 +01001291 bgmac_chip_intrs_on(bgmac);
1292 }
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001293
1294 return handled;
1295}
1296
1297/**************************************************
1298 * net_device_ops
1299 **************************************************/
1300
1301static int bgmac_open(struct net_device *net_dev)
1302{
1303 struct bgmac *bgmac = netdev_priv(net_dev);
1304 int err = 0;
1305
1306 bgmac_chip_reset(bgmac);
Felix Fietkau74b6f292015-04-14 12:08:00 +02001307
1308 err = bgmac_dma_init(bgmac);
1309 if (err)
1310 return err;
1311
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001312 /* Specs say about reclaiming rings here, but we do that in DMA init */
Felix Fietkau74b6f292015-04-14 12:08:00 +02001313 bgmac_chip_init(bgmac);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001314
1315 err = request_irq(bgmac->core->irq, bgmac_interrupt, IRQF_SHARED,
1316 KBUILD_MODNAME, net_dev);
1317 if (err < 0) {
1318 bgmac_err(bgmac, "IRQ request error: %d!\n", err);
Felix Fietkau74b6f292015-04-14 12:08:00 +02001319 bgmac_dma_cleanup(bgmac);
1320 return err;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001321 }
1322 napi_enable(&bgmac->napi);
1323
Philippe Reynesb21fcb22016-06-19 22:37:05 +02001324 phy_start(net_dev->phydev);
Rafał Miłecki4e34da4d2013-12-10 17:19:39 +01001325
Florian Fainellic3897f22016-06-23 14:25:32 -07001326 netif_start_queue(net_dev);
1327
Felix Fietkau74b6f292015-04-14 12:08:00 +02001328 return 0;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001329}
1330
1331static int bgmac_stop(struct net_device *net_dev)
1332{
1333 struct bgmac *bgmac = netdev_priv(net_dev);
1334
1335 netif_carrier_off(net_dev);
1336
Philippe Reynesb21fcb22016-06-19 22:37:05 +02001337 phy_stop(net_dev->phydev);
Rafał Miłecki4e34da4d2013-12-10 17:19:39 +01001338
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001339 napi_disable(&bgmac->napi);
1340 bgmac_chip_intrs_off(bgmac);
1341 free_irq(bgmac->core->irq, net_dev);
1342
1343 bgmac_chip_reset(bgmac);
Felix Fietkau74b6f292015-04-14 12:08:00 +02001344 bgmac_dma_cleanup(bgmac);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001345
1346 return 0;
1347}
1348
1349static netdev_tx_t bgmac_start_xmit(struct sk_buff *skb,
1350 struct net_device *net_dev)
1351{
1352 struct bgmac *bgmac = netdev_priv(net_dev);
1353 struct bgmac_dma_ring *ring;
1354
1355 /* No QOS support yet */
1356 ring = &bgmac->tx_ring[0];
1357 return bgmac_dma_tx_add(bgmac, ring, skb);
1358}
1359
Hauke Mehrtens4e209002013-02-06 04:44:58 +00001360static int bgmac_set_mac_address(struct net_device *net_dev, void *addr)
1361{
1362 struct bgmac *bgmac = netdev_priv(net_dev);
1363 int ret;
1364
1365 ret = eth_prepare_mac_addr_change(net_dev, addr);
1366 if (ret < 0)
1367 return ret;
1368 bgmac_write_mac_address(bgmac, (u8 *)addr);
1369 eth_commit_mac_addr_change(net_dev, addr);
1370 return 0;
1371}
1372
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001373static int bgmac_ioctl(struct net_device *net_dev, struct ifreq *ifr, int cmd)
1374{
Hauke Mehrtens69c58852013-12-20 15:34:45 +01001375 if (!netif_running(net_dev))
1376 return -EINVAL;
1377
Philippe Reynesb21fcb22016-06-19 22:37:05 +02001378 return phy_mii_ioctl(net_dev->phydev, ifr, cmd);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001379}
1380
1381static const struct net_device_ops bgmac_netdev_ops = {
1382 .ndo_open = bgmac_open,
1383 .ndo_stop = bgmac_stop,
1384 .ndo_start_xmit = bgmac_start_xmit,
Hauke Mehrtensc6edfe12013-02-06 05:51:49 +00001385 .ndo_set_rx_mode = bgmac_set_rx_mode,
Hauke Mehrtens4e209002013-02-06 04:44:58 +00001386 .ndo_set_mac_address = bgmac_set_mac_address,
Hauke Mehrtens522c5902013-02-06 04:44:59 +00001387 .ndo_validate_addr = eth_validate_addr,
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001388 .ndo_do_ioctl = bgmac_ioctl,
1389};
1390
1391/**************************************************
1392 * ethtool_ops
1393 **************************************************/
1394
Florian Fainellif6613d42016-06-07 15:06:14 -07001395struct bgmac_stat {
1396 u8 size;
1397 u32 offset;
1398 const char *name;
1399};
1400
1401static struct bgmac_stat bgmac_get_strings_stats[] = {
1402 { 8, BGMAC_TX_GOOD_OCTETS, "tx_good_octets" },
1403 { 4, BGMAC_TX_GOOD_PKTS, "tx_good" },
1404 { 8, BGMAC_TX_OCTETS, "tx_octets" },
1405 { 4, BGMAC_TX_PKTS, "tx_pkts" },
1406 { 4, BGMAC_TX_BROADCAST_PKTS, "tx_broadcast" },
1407 { 4, BGMAC_TX_MULTICAST_PKTS, "tx_multicast" },
1408 { 4, BGMAC_TX_LEN_64, "tx_64" },
1409 { 4, BGMAC_TX_LEN_65_TO_127, "tx_65_127" },
1410 { 4, BGMAC_TX_LEN_128_TO_255, "tx_128_255" },
1411 { 4, BGMAC_TX_LEN_256_TO_511, "tx_256_511" },
1412 { 4, BGMAC_TX_LEN_512_TO_1023, "tx_512_1023" },
1413 { 4, BGMAC_TX_LEN_1024_TO_1522, "tx_1024_1522" },
1414 { 4, BGMAC_TX_LEN_1523_TO_2047, "tx_1523_2047" },
1415 { 4, BGMAC_TX_LEN_2048_TO_4095, "tx_2048_4095" },
1416 { 4, BGMAC_TX_LEN_4096_TO_8191, "tx_4096_8191" },
1417 { 4, BGMAC_TX_LEN_8192_TO_MAX, "tx_8192_max" },
1418 { 4, BGMAC_TX_JABBER_PKTS, "tx_jabber" },
1419 { 4, BGMAC_TX_OVERSIZE_PKTS, "tx_oversize" },
1420 { 4, BGMAC_TX_FRAGMENT_PKTS, "tx_fragment" },
1421 { 4, BGMAC_TX_UNDERRUNS, "tx_underruns" },
1422 { 4, BGMAC_TX_TOTAL_COLS, "tx_total_cols" },
1423 { 4, BGMAC_TX_SINGLE_COLS, "tx_single_cols" },
1424 { 4, BGMAC_TX_MULTIPLE_COLS, "tx_multiple_cols" },
1425 { 4, BGMAC_TX_EXCESSIVE_COLS, "tx_excessive_cols" },
1426 { 4, BGMAC_TX_LATE_COLS, "tx_late_cols" },
1427 { 4, BGMAC_TX_DEFERED, "tx_defered" },
1428 { 4, BGMAC_TX_CARRIER_LOST, "tx_carrier_lost" },
1429 { 4, BGMAC_TX_PAUSE_PKTS, "tx_pause" },
1430 { 4, BGMAC_TX_UNI_PKTS, "tx_unicast" },
1431 { 4, BGMAC_TX_Q0_PKTS, "tx_q0" },
1432 { 8, BGMAC_TX_Q0_OCTETS, "tx_q0_octets" },
1433 { 4, BGMAC_TX_Q1_PKTS, "tx_q1" },
1434 { 8, BGMAC_TX_Q1_OCTETS, "tx_q1_octets" },
1435 { 4, BGMAC_TX_Q2_PKTS, "tx_q2" },
1436 { 8, BGMAC_TX_Q2_OCTETS, "tx_q2_octets" },
1437 { 4, BGMAC_TX_Q3_PKTS, "tx_q3" },
1438 { 8, BGMAC_TX_Q3_OCTETS, "tx_q3_octets" },
1439 { 8, BGMAC_RX_GOOD_OCTETS, "rx_good_octets" },
1440 { 4, BGMAC_RX_GOOD_PKTS, "rx_good" },
1441 { 8, BGMAC_RX_OCTETS, "rx_octets" },
1442 { 4, BGMAC_RX_PKTS, "rx_pkts" },
1443 { 4, BGMAC_RX_BROADCAST_PKTS, "rx_broadcast" },
1444 { 4, BGMAC_RX_MULTICAST_PKTS, "rx_multicast" },
1445 { 4, BGMAC_RX_LEN_64, "rx_64" },
1446 { 4, BGMAC_RX_LEN_65_TO_127, "rx_65_127" },
1447 { 4, BGMAC_RX_LEN_128_TO_255, "rx_128_255" },
1448 { 4, BGMAC_RX_LEN_256_TO_511, "rx_256_511" },
1449 { 4, BGMAC_RX_LEN_512_TO_1023, "rx_512_1023" },
1450 { 4, BGMAC_RX_LEN_1024_TO_1522, "rx_1024_1522" },
1451 { 4, BGMAC_RX_LEN_1523_TO_2047, "rx_1523_2047" },
1452 { 4, BGMAC_RX_LEN_2048_TO_4095, "rx_2048_4095" },
1453 { 4, BGMAC_RX_LEN_4096_TO_8191, "rx_4096_8191" },
1454 { 4, BGMAC_RX_LEN_8192_TO_MAX, "rx_8192_max" },
1455 { 4, BGMAC_RX_JABBER_PKTS, "rx_jabber" },
1456 { 4, BGMAC_RX_OVERSIZE_PKTS, "rx_oversize" },
1457 { 4, BGMAC_RX_FRAGMENT_PKTS, "rx_fragment" },
1458 { 4, BGMAC_RX_MISSED_PKTS, "rx_missed" },
1459 { 4, BGMAC_RX_CRC_ALIGN_ERRS, "rx_crc_align" },
1460 { 4, BGMAC_RX_UNDERSIZE, "rx_undersize" },
1461 { 4, BGMAC_RX_CRC_ERRS, "rx_crc" },
1462 { 4, BGMAC_RX_ALIGN_ERRS, "rx_align" },
1463 { 4, BGMAC_RX_SYMBOL_ERRS, "rx_symbol" },
1464 { 4, BGMAC_RX_PAUSE_PKTS, "rx_pause" },
1465 { 4, BGMAC_RX_NONPAUSE_PKTS, "rx_nonpause" },
1466 { 4, BGMAC_RX_SACHANGES, "rx_sa_changes" },
1467 { 4, BGMAC_RX_UNI_PKTS, "rx_unicast" },
1468};
1469
1470#define BGMAC_STATS_LEN ARRAY_SIZE(bgmac_get_strings_stats)
1471
1472static int bgmac_get_sset_count(struct net_device *dev, int string_set)
1473{
1474 switch (string_set) {
1475 case ETH_SS_STATS:
1476 return BGMAC_STATS_LEN;
1477 }
1478
1479 return -EOPNOTSUPP;
1480}
1481
1482static void bgmac_get_strings(struct net_device *dev, u32 stringset,
1483 u8 *data)
1484{
1485 int i;
1486
1487 if (stringset != ETH_SS_STATS)
1488 return;
1489
1490 for (i = 0; i < BGMAC_STATS_LEN; i++)
1491 strlcpy(data + i * ETH_GSTRING_LEN,
1492 bgmac_get_strings_stats[i].name, ETH_GSTRING_LEN);
1493}
1494
1495static void bgmac_get_ethtool_stats(struct net_device *dev,
1496 struct ethtool_stats *ss, uint64_t *data)
1497{
1498 struct bgmac *bgmac = netdev_priv(dev);
1499 const struct bgmac_stat *s;
1500 unsigned int i;
1501 u64 val;
1502
1503 if (!netif_running(dev))
1504 return;
1505
1506 for (i = 0; i < BGMAC_STATS_LEN; i++) {
1507 s = &bgmac_get_strings_stats[i];
1508 val = 0;
1509 if (s->size == 8)
1510 val = (u64)bgmac_read(bgmac, s->offset + 4) << 32;
1511 val |= bgmac_read(bgmac, s->offset);
1512 data[i] = val;
1513 }
1514}
1515
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001516static void bgmac_get_drvinfo(struct net_device *net_dev,
1517 struct ethtool_drvinfo *info)
1518{
1519 strlcpy(info->driver, KBUILD_MODNAME, sizeof(info->driver));
1520 strlcpy(info->bus_info, "BCMA", sizeof(info->bus_info));
1521}
1522
1523static const struct ethtool_ops bgmac_ethtool_ops = {
Florian Fainellif6613d42016-06-07 15:06:14 -07001524 .get_strings = bgmac_get_strings,
1525 .get_sset_count = bgmac_get_sset_count,
1526 .get_ethtool_stats = bgmac_get_ethtool_stats,
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001527 .get_drvinfo = bgmac_get_drvinfo,
Philippe Reynes904632a2016-06-19 22:37:06 +02001528 .get_link_ksettings = phy_ethtool_get_link_ksettings,
1529 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001530};
1531
1532/**************************************************
Rafał Miłecki11e5e762013-03-07 01:53:28 +00001533 * MII
1534 **************************************************/
1535
1536static int bgmac_mii_read(struct mii_bus *bus, int mii_id, int regnum)
1537{
1538 return bgmac_phy_read(bus->priv, mii_id, regnum);
1539}
1540
1541static int bgmac_mii_write(struct mii_bus *bus, int mii_id, int regnum,
1542 u16 value)
1543{
1544 return bgmac_phy_write(bus->priv, mii_id, regnum, value);
1545}
1546
Rafał Miłecki5824d2d2013-12-07 00:53:55 +01001547static void bgmac_adjust_link(struct net_device *net_dev)
1548{
1549 struct bgmac *bgmac = netdev_priv(net_dev);
Philippe Reynesb21fcb22016-06-19 22:37:05 +02001550 struct phy_device *phy_dev = net_dev->phydev;
Rafał Miłecki5824d2d2013-12-07 00:53:55 +01001551 bool update = false;
1552
1553 if (phy_dev->link) {
1554 if (phy_dev->speed != bgmac->mac_speed) {
1555 bgmac->mac_speed = phy_dev->speed;
1556 update = true;
1557 }
1558
1559 if (phy_dev->duplex != bgmac->mac_duplex) {
1560 bgmac->mac_duplex = phy_dev->duplex;
1561 update = true;
1562 }
1563 }
1564
1565 if (update) {
1566 bgmac_mac_speed(bgmac);
1567 phy_print_status(phy_dev);
1568 }
1569}
1570
Rafał Miłeckic25b23b2015-03-20 23:14:31 +01001571static int bgmac_fixed_phy_register(struct bgmac *bgmac)
1572{
1573 struct fixed_phy_status fphy_status = {
1574 .link = 1,
1575 .speed = SPEED_1000,
1576 .duplex = DUPLEX_FULL,
1577 };
1578 struct phy_device *phy_dev;
1579 int err;
1580
Fabio Estevam4db78d32015-09-02 13:25:59 -03001581 phy_dev = fixed_phy_register(PHY_POLL, &fphy_status, -1, NULL);
Rafał Miłeckic25b23b2015-03-20 23:14:31 +01001582 if (!phy_dev || IS_ERR(phy_dev)) {
1583 bgmac_err(bgmac, "Failed to register fixed PHY device\n");
1584 return -ENODEV;
1585 }
1586
1587 err = phy_connect_direct(bgmac->net_dev, phy_dev, bgmac_adjust_link,
1588 PHY_INTERFACE_MODE_MII);
1589 if (err) {
1590 bgmac_err(bgmac, "Connecting PHY failed\n");
1591 return err;
1592 }
1593
Rafał Miłeckic25b23b2015-03-20 23:14:31 +01001594 return err;
1595}
1596
Rafał Miłecki11e5e762013-03-07 01:53:28 +00001597static int bgmac_mii_register(struct bgmac *bgmac)
1598{
1599 struct mii_bus *mii_bus;
Rafał Miłecki5824d2d2013-12-07 00:53:55 +01001600 struct phy_device *phy_dev;
1601 char bus_id[MII_BUS_ID_SIZE + 3];
Andrew Lunne7f4dc32016-01-06 20:11:15 +01001602 int err = 0;
Rafał Miłecki11e5e762013-03-07 01:53:28 +00001603
Rafał Miłecki387b75f2016-02-02 07:47:14 +01001604 if (bgmac_is_bcm4707_family(bgmac))
Rafał Miłeckic25b23b2015-03-20 23:14:31 +01001605 return bgmac_fixed_phy_register(bgmac);
1606
Rafał Miłecki11e5e762013-03-07 01:53:28 +00001607 mii_bus = mdiobus_alloc();
1608 if (!mii_bus)
1609 return -ENOMEM;
1610
1611 mii_bus->name = "bgmac mii bus";
1612 sprintf(mii_bus->id, "%s-%d-%d", "bgmac", bgmac->core->bus->num,
1613 bgmac->core->core_unit);
1614 mii_bus->priv = bgmac;
1615 mii_bus->read = bgmac_mii_read;
1616 mii_bus->write = bgmac_mii_write;
1617 mii_bus->parent = &bgmac->core->dev;
1618 mii_bus->phy_mask = ~(1 << bgmac->phyaddr);
1619
Rafał Miłecki11e5e762013-03-07 01:53:28 +00001620 err = mdiobus_register(mii_bus);
1621 if (err) {
1622 bgmac_err(bgmac, "Registration of mii bus failed\n");
Andrew Lunne7f4dc32016-01-06 20:11:15 +01001623 goto err_free_bus;
Rafał Miłecki11e5e762013-03-07 01:53:28 +00001624 }
1625
1626 bgmac->mii_bus = mii_bus;
1627
Rafał Miłecki5824d2d2013-12-07 00:53:55 +01001628 /* Connect to the PHY */
1629 snprintf(bus_id, sizeof(bus_id), PHY_ID_FMT, mii_bus->id,
1630 bgmac->phyaddr);
1631 phy_dev = phy_connect(bgmac->net_dev, bus_id, &bgmac_adjust_link,
1632 PHY_INTERFACE_MODE_MII);
1633 if (IS_ERR(phy_dev)) {
Masanari Iidac01e0152016-04-20 00:27:33 +09001634 bgmac_err(bgmac, "PHY connection failed\n");
Rafał Miłecki5824d2d2013-12-07 00:53:55 +01001635 err = PTR_ERR(phy_dev);
1636 goto err_unregister_bus;
1637 }
Rafał Miłecki5824d2d2013-12-07 00:53:55 +01001638
Rafał Miłecki11e5e762013-03-07 01:53:28 +00001639 return err;
1640
Rafał Miłecki5824d2d2013-12-07 00:53:55 +01001641err_unregister_bus:
1642 mdiobus_unregister(mii_bus);
Rafał Miłecki11e5e762013-03-07 01:53:28 +00001643err_free_bus:
1644 mdiobus_free(mii_bus);
1645 return err;
1646}
1647
1648static void bgmac_mii_unregister(struct bgmac *bgmac)
1649{
1650 struct mii_bus *mii_bus = bgmac->mii_bus;
1651
1652 mdiobus_unregister(mii_bus);
Rafał Miłecki11e5e762013-03-07 01:53:28 +00001653 mdiobus_free(mii_bus);
1654}
1655
1656/**************************************************
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001657 * BCMA bus ops
1658 **************************************************/
1659
1660/* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipattach */
1661static int bgmac_probe(struct bcma_device *core)
1662{
1663 struct net_device *net_dev;
1664 struct bgmac *bgmac;
1665 struct ssb_sprom *sprom = &core->bus->sprom;
Rafał Miłecki538e4562015-08-26 17:53:45 +02001666 u8 *mac;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001667 int err;
1668
Rafał Miłecki538e4562015-08-26 17:53:45 +02001669 switch (core->core_unit) {
1670 case 0:
1671 mac = sprom->et0mac;
1672 break;
1673 case 1:
1674 mac = sprom->et1mac;
1675 break;
1676 case 2:
1677 mac = sprom->et2mac;
1678 break;
1679 default:
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001680 pr_err("Unsupported core_unit %d\n", core->core_unit);
1681 return -ENOTSUPP;
1682 }
1683
Rafał Miłeckid166f212013-02-07 00:27:17 +00001684 if (!is_valid_ether_addr(mac)) {
1685 dev_err(&core->dev, "Invalid MAC addr: %pM\n", mac);
1686 eth_random_addr(mac);
1687 dev_warn(&core->dev, "Using random MAC: %pM\n", mac);
1688 }
1689
Rafał Miłeckib4dfd8e2016-04-12 13:30:45 +02001690 /* This (reset &) enable is not preset in specs or reference driver but
1691 * Broadcom does it in arch PCI code when enabling fake PCI device.
1692 */
1693 bcma_core_enable(core, 0);
1694
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001695 /* Allocation and references */
1696 net_dev = alloc_etherdev(sizeof(*bgmac));
1697 if (!net_dev)
1698 return -ENOMEM;
1699 net_dev->netdev_ops = &bgmac_netdev_ops;
1700 net_dev->irq = core->irq;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00001701 net_dev->ethtool_ops = &bgmac_ethtool_ops;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001702 bgmac = netdev_priv(net_dev);
1703 bgmac->net_dev = net_dev;
1704 bgmac->core = core;
1705 bcma_set_drvdata(core, bgmac);
Florian Fainelli2022e9d2016-06-07 15:06:13 -07001706 SET_NETDEV_DEV(net_dev, &core->dev);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001707
1708 /* Defaults */
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001709 memcpy(bgmac->net_dev->dev_addr, mac, ETH_ALEN);
1710
1711 /* On BCM4706 we need common core to access PHY */
1712 if (core->id.id == BCMA_CORE_4706_MAC_GBIT &&
1713 !core->bus->drv_gmac_cmn.core) {
1714 bgmac_err(bgmac, "GMAC CMN core not found (required for BCM4706)\n");
1715 err = -ENODEV;
1716 goto err_netdev_free;
1717 }
1718 bgmac->cmn = core->bus->drv_gmac_cmn.core;
1719
Rafał Miłecki538e4562015-08-26 17:53:45 +02001720 switch (core->core_unit) {
1721 case 0:
1722 bgmac->phyaddr = sprom->et0phyaddr;
1723 break;
1724 case 1:
1725 bgmac->phyaddr = sprom->et1phyaddr;
1726 break;
1727 case 2:
1728 bgmac->phyaddr = sprom->et2phyaddr;
1729 break;
1730 }
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001731 bgmac->phyaddr &= BGMAC_PHY_MASK;
1732 if (bgmac->phyaddr == BGMAC_PHY_MASK) {
1733 bgmac_err(bgmac, "No PHY found\n");
1734 err = -ENODEV;
1735 goto err_netdev_free;
1736 }
1737 bgmac_info(bgmac, "Found PHY addr: %d%s\n", bgmac->phyaddr,
1738 bgmac->phyaddr == BGMAC_PHY_NOREGS ? " (NOREGS)" : "");
1739
1740 if (core->bus->hosttype == BCMA_HOSTTYPE_PCI) {
1741 bgmac_err(bgmac, "PCI setup not implemented\n");
1742 err = -ENOTSUPP;
1743 goto err_netdev_free;
1744 }
1745
1746 bgmac_chip_reset(bgmac);
1747
Hauke Mehrtens622a5212014-01-05 01:10:46 +01001748 /* For Northstar, we have to take all GMAC core out of reset */
Rafał Miłecki387b75f2016-02-02 07:47:14 +01001749 if (bgmac_is_bcm4707_family(bgmac)) {
Hauke Mehrtens622a5212014-01-05 01:10:46 +01001750 struct bcma_device *ns_core;
1751 int ns_gmac;
1752
1753 /* Northstar has 4 GMAC cores */
1754 for (ns_gmac = 0; ns_gmac < 4; ns_gmac++) {
Hauke Mehrtens0e595932014-01-06 23:24:29 +01001755 /* As Northstar requirement, we have to reset all GMACs
Hauke Mehrtens622a5212014-01-05 01:10:46 +01001756 * before accessing one. bgmac_chip_reset() call
1757 * bcma_core_enable() for this core. Then the other
Hauke Mehrtens0e595932014-01-06 23:24:29 +01001758 * three GMACs didn't reset. We do it here.
Hauke Mehrtens622a5212014-01-05 01:10:46 +01001759 */
1760 ns_core = bcma_find_core_unit(core->bus,
1761 BCMA_CORE_MAC_GBIT,
1762 ns_gmac);
1763 if (ns_core && !bcma_core_is_enabled(ns_core))
1764 bcma_core_enable(ns_core, 0);
1765 }
1766 }
1767
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001768 err = bgmac_dma_alloc(bgmac);
1769 if (err) {
1770 bgmac_err(bgmac, "Unable to alloc memory for DMA\n");
1771 goto err_netdev_free;
1772 }
1773
1774 bgmac->int_mask = BGMAC_IS_ERRMASK | BGMAC_IS_RX | BGMAC_IS_TX_MASK;
Ralf Baechleedb15d82013-02-21 16:16:55 +01001775 if (bcm47xx_nvram_getenv("et0_no_txint", NULL, 0) == 0)
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001776 bgmac->int_mask &= ~BGMAC_IS_TX_MASK;
1777
1778 /* TODO: reset the external phy. Specs are needed */
1779 bgmac_phy_reset(bgmac);
1780
1781 bgmac->has_robosw = !!(core->bus->sprom.boardflags_lo &
1782 BGMAC_BFL_ENETROBO);
1783 if (bgmac->has_robosw)
1784 bgmac_warn(bgmac, "Support for Roboswitch not implemented\n");
1785
1786 if (core->bus->sprom.boardflags_lo & BGMAC_BFL_ENETADM)
1787 bgmac_warn(bgmac, "Support for ADMtek ethernet switch not implemented\n");
1788
Hauke Mehrtens62166422015-01-18 19:49:58 +01001789 netif_napi_add(net_dev, &bgmac->napi, bgmac_poll, BGMAC_WEIGHT);
1790
Rafał Miłecki11e5e762013-03-07 01:53:28 +00001791 err = bgmac_mii_register(bgmac);
1792 if (err) {
1793 bgmac_err(bgmac, "Cannot register MDIO\n");
Rafał Miłecki11e5e762013-03-07 01:53:28 +00001794 goto err_dma_free;
1795 }
1796
Felix Fietkau9cde9452015-03-23 12:35:37 +01001797 net_dev->features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
1798 net_dev->hw_features = net_dev->features;
1799 net_dev->vlan_features = net_dev->features;
1800
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001801 err = register_netdev(bgmac->net_dev);
1802 if (err) {
1803 bgmac_err(bgmac, "Cannot register net device\n");
Rafał Miłecki11e5e762013-03-07 01:53:28 +00001804 goto err_mii_unregister;
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001805 }
1806
1807 netif_carrier_off(net_dev);
1808
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001809 return 0;
1810
Rafał Miłecki11e5e762013-03-07 01:53:28 +00001811err_mii_unregister:
1812 bgmac_mii_unregister(bgmac);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001813err_dma_free:
1814 bgmac_dma_free(bgmac);
1815
1816err_netdev_free:
1817 bcma_set_drvdata(core, NULL);
1818 free_netdev(net_dev);
1819
1820 return err;
1821}
1822
1823static void bgmac_remove(struct bcma_device *core)
1824{
1825 struct bgmac *bgmac = bcma_get_drvdata(core);
1826
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001827 unregister_netdev(bgmac->net_dev);
Rafał Miłecki11e5e762013-03-07 01:53:28 +00001828 bgmac_mii_unregister(bgmac);
Hauke Mehrtens62166422015-01-18 19:49:58 +01001829 netif_napi_del(&bgmac->napi);
Rafał Miłeckidd4544f2013-01-08 20:06:23 +00001830 bgmac_dma_free(bgmac);
1831 bcma_set_drvdata(core, NULL);
1832 free_netdev(bgmac->net_dev);
1833}
1834
1835static struct bcma_driver bgmac_bcma_driver = {
1836 .name = KBUILD_MODNAME,
1837 .id_table = bgmac_bcma_tbl,
1838 .probe = bgmac_probe,
1839 .remove = bgmac_remove,
1840};
1841
1842static int __init bgmac_init(void)
1843{
1844 int err;
1845
1846 err = bcma_driver_register(&bgmac_bcma_driver);
1847 if (err)
1848 return err;
1849 pr_info("Broadcom 47xx GBit MAC driver loaded\n");
1850
1851 return 0;
1852}
1853
1854static void __exit bgmac_exit(void)
1855{
1856 bcma_driver_unregister(&bgmac_bcma_driver);
1857}
1858
1859module_init(bgmac_init)
1860module_exit(bgmac_exit)
1861
1862MODULE_AUTHOR("Rafał Miłecki");
1863MODULE_LICENSE("GPL");