Laurent Pinchart | 5eea860 | 2018-04-27 17:41:12 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 2 | /* |
| 3 | * vsp1_regs.h -- R-Car VSP1 Registers Definitions |
| 4 | * |
| 5 | * Copyright (C) 2013 Renesas Electronics Corporation |
| 6 | * |
| 7 | * Contact: Laurent Pinchart (laurent.pinchart@ideasonboard.com) |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 8 | */ |
| 9 | |
| 10 | #ifndef __VSP1_REGS_H__ |
| 11 | #define __VSP1_REGS_H__ |
| 12 | |
| 13 | /* ----------------------------------------------------------------------------- |
| 14 | * General Control Registers |
| 15 | */ |
| 16 | |
| 17 | #define VI6_CMD(n) (0x0000 + (n) * 4) |
Laurent Pinchart | eaf4bfa | 2017-05-29 13:41:31 +0300 | [diff] [blame] | 18 | #define VI6_CMD_UPDHDR (1 << 4) |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 19 | #define VI6_CMD_STRCMD (1 << 0) |
| 20 | |
| 21 | #define VI6_CLK_DCSWT 0x0018 |
| 22 | #define VI6_CLK_DCSWT_CSTPW_MASK (0xff << 8) |
| 23 | #define VI6_CLK_DCSWT_CSTPW_SHIFT 8 |
| 24 | #define VI6_CLK_DCSWT_CSTRW_MASK (0xff << 0) |
| 25 | #define VI6_CLK_DCSWT_CSTRW_SHIFT 0 |
| 26 | |
| 27 | #define VI6_SRESET 0x0028 |
| 28 | #define VI6_SRESET_SRTS(n) (1 << (n)) |
| 29 | |
| 30 | #define VI6_STATUS 0x0038 |
Kieran Bingham | e90561d | 2018-08-03 07:37:29 -0400 | [diff] [blame] | 31 | #define VI6_STATUS_FLD_STD(n) (1 << ((n) + 28)) |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 32 | #define VI6_STATUS_SYS_ACT(n) (1 << ((n) + 8)) |
| 33 | |
| 34 | #define VI6_WPF_IRQ_ENB(n) (0x0048 + (n) * 12) |
| 35 | #define VI6_WFP_IRQ_ENB_DFEE (1 << 1) |
| 36 | #define VI6_WFP_IRQ_ENB_FREE (1 << 0) |
| 37 | |
| 38 | #define VI6_WPF_IRQ_STA(n) (0x004c + (n) * 12) |
| 39 | #define VI6_WFP_IRQ_STA_DFE (1 << 1) |
| 40 | #define VI6_WFP_IRQ_STA_FRE (1 << 0) |
| 41 | |
Laurent Pinchart | ae44420 | 2019-02-16 03:27:43 +0200 | [diff] [blame] | 42 | #define VI6_DISP_IRQ_ENB(n) (0x0078 + (n) * 60) |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 43 | #define VI6_DISP_IRQ_ENB_DSTE (1 << 8) |
| 44 | #define VI6_DISP_IRQ_ENB_MAEE (1 << 5) |
Nobuhiro Iwamatsu | 59a7954 | 2015-01-07 04:37:53 -0300 | [diff] [blame] | 45 | #define VI6_DISP_IRQ_ENB_LNEE(n) (1 << (n)) |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 46 | |
Laurent Pinchart | ae44420 | 2019-02-16 03:27:43 +0200 | [diff] [blame] | 47 | #define VI6_DISP_IRQ_STA(n) (0x007c + (n) * 60) |
Laurent Pinchart | 5dc1e5f | 2015-09-10 04:55:46 -0300 | [diff] [blame] | 48 | #define VI6_DISP_IRQ_STA_DST (1 << 8) |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 49 | #define VI6_DISP_IRQ_STA_MAE (1 << 5) |
Nobuhiro Iwamatsu | 533ab22 | 2015-01-07 04:37:54 -0300 | [diff] [blame] | 50 | #define VI6_DISP_IRQ_STA_LNE(n) (1 << (n)) |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 51 | |
| 52 | #define VI6_WPF_LINE_COUNT(n) (0x0084 + (n) * 4) |
| 53 | #define VI6_WPF_LINE_COUNT_MASK (0x1fffff << 0) |
| 54 | |
| 55 | /* ----------------------------------------------------------------------------- |
| 56 | * Display List Control Registers |
| 57 | */ |
| 58 | |
| 59 | #define VI6_DL_CTRL 0x0100 |
| 60 | #define VI6_DL_CTRL_AR_WAIT_MASK (0xffff << 16) |
| 61 | #define VI6_DL_CTRL_AR_WAIT_SHIFT 16 |
| 62 | #define VI6_DL_CTRL_DC2 (1 << 12) |
| 63 | #define VI6_DL_CTRL_DC1 (1 << 8) |
| 64 | #define VI6_DL_CTRL_DC0 (1 << 4) |
| 65 | #define VI6_DL_CTRL_CFM0 (1 << 2) |
| 66 | #define VI6_DL_CTRL_NH0 (1 << 1) |
| 67 | #define VI6_DL_CTRL_DLE (1 << 0) |
| 68 | |
| 69 | #define VI6_DL_HDR_ADDR(n) (0x0104 + (n) * 4) |
| 70 | |
| 71 | #define VI6_DL_SWAP 0x0114 |
| 72 | #define VI6_DL_SWAP_LWS (1 << 2) |
| 73 | #define VI6_DL_SWAP_WDS (1 << 1) |
| 74 | #define VI6_DL_SWAP_BTS (1 << 0) |
| 75 | |
Kieran Bingham | 7d630c4 | 2018-08-03 07:37:27 -0400 | [diff] [blame] | 76 | #define VI6_DL_EXT_CTRL(n) (0x011c + (n) * 36) |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 77 | #define VI6_DL_EXT_CTRL_NWE (1 << 16) |
| 78 | #define VI6_DL_EXT_CTRL_POLINT_MASK (0x3f << 8) |
| 79 | #define VI6_DL_EXT_CTRL_POLINT_SHIFT 8 |
| 80 | #define VI6_DL_EXT_CTRL_DLPRI (1 << 5) |
| 81 | #define VI6_DL_EXT_CTRL_EXPRI (1 << 4) |
| 82 | #define VI6_DL_EXT_CTRL_EXT (1 << 0) |
| 83 | |
Kieran Bingham | e90561d | 2018-08-03 07:37:29 -0400 | [diff] [blame] | 84 | #define VI6_DL_EXT_AUTOFLD_INT BIT(0) |
| 85 | |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 86 | #define VI6_DL_BODY_SIZE 0x0120 |
| 87 | #define VI6_DL_BODY_SIZE_UPD (1 << 24) |
| 88 | #define VI6_DL_BODY_SIZE_BS_MASK (0x1ffff << 0) |
| 89 | #define VI6_DL_BODY_SIZE_BS_SHIFT 0 |
| 90 | |
| 91 | /* ----------------------------------------------------------------------------- |
| 92 | * RPF Control Registers |
| 93 | */ |
| 94 | |
| 95 | #define VI6_RPF_OFFSET 0x100 |
| 96 | |
| 97 | #define VI6_RPF_SRC_BSIZE 0x0300 |
| 98 | #define VI6_RPF_SRC_BSIZE_BHSIZE_MASK (0x1fff << 16) |
| 99 | #define VI6_RPF_SRC_BSIZE_BHSIZE_SHIFT 16 |
| 100 | #define VI6_RPF_SRC_BSIZE_BVSIZE_MASK (0x1fff << 0) |
| 101 | #define VI6_RPF_SRC_BSIZE_BVSIZE_SHIFT 0 |
| 102 | |
| 103 | #define VI6_RPF_SRC_ESIZE 0x0304 |
| 104 | #define VI6_RPF_SRC_ESIZE_EHSIZE_MASK (0x1fff << 16) |
| 105 | #define VI6_RPF_SRC_ESIZE_EHSIZE_SHIFT 16 |
| 106 | #define VI6_RPF_SRC_ESIZE_EVSIZE_MASK (0x1fff << 0) |
| 107 | #define VI6_RPF_SRC_ESIZE_EVSIZE_SHIFT 0 |
| 108 | |
| 109 | #define VI6_RPF_INFMT 0x0308 |
| 110 | #define VI6_RPF_INFMT_VIR (1 << 28) |
| 111 | #define VI6_RPF_INFMT_CIPM (1 << 16) |
| 112 | #define VI6_RPF_INFMT_SPYCS (1 << 15) |
| 113 | #define VI6_RPF_INFMT_SPUVS (1 << 14) |
| 114 | #define VI6_RPF_INFMT_CEXT_ZERO (0 << 12) |
| 115 | #define VI6_RPF_INFMT_CEXT_EXT (1 << 12) |
| 116 | #define VI6_RPF_INFMT_CEXT_ONE (2 << 12) |
| 117 | #define VI6_RPF_INFMT_CEXT_MASK (3 << 12) |
| 118 | #define VI6_RPF_INFMT_RDTM_BT601 (0 << 9) |
| 119 | #define VI6_RPF_INFMT_RDTM_BT601_EXT (1 << 9) |
| 120 | #define VI6_RPF_INFMT_RDTM_BT709 (2 << 9) |
| 121 | #define VI6_RPF_INFMT_RDTM_BT709_EXT (3 << 9) |
| 122 | #define VI6_RPF_INFMT_RDTM_MASK (7 << 9) |
| 123 | #define VI6_RPF_INFMT_CSC (1 << 8) |
| 124 | #define VI6_RPF_INFMT_RDFMT_MASK (0x7f << 0) |
| 125 | #define VI6_RPF_INFMT_RDFMT_SHIFT 0 |
| 126 | |
| 127 | #define VI6_RPF_DSWAP 0x030c |
| 128 | #define VI6_RPF_DSWAP_A_LLS (1 << 11) |
| 129 | #define VI6_RPF_DSWAP_A_LWS (1 << 10) |
| 130 | #define VI6_RPF_DSWAP_A_WDS (1 << 9) |
| 131 | #define VI6_RPF_DSWAP_A_BTS (1 << 8) |
| 132 | #define VI6_RPF_DSWAP_P_LLS (1 << 3) |
| 133 | #define VI6_RPF_DSWAP_P_LWS (1 << 2) |
| 134 | #define VI6_RPF_DSWAP_P_WDS (1 << 1) |
| 135 | #define VI6_RPF_DSWAP_P_BTS (1 << 0) |
| 136 | |
| 137 | #define VI6_RPF_LOC 0x0310 |
| 138 | #define VI6_RPF_LOC_HCOORD_MASK (0x1fff << 16) |
| 139 | #define VI6_RPF_LOC_HCOORD_SHIFT 16 |
| 140 | #define VI6_RPF_LOC_VCOORD_MASK (0x1fff << 0) |
| 141 | #define VI6_RPF_LOC_VCOORD_SHIFT 0 |
| 142 | |
| 143 | #define VI6_RPF_ALPH_SEL 0x0314 |
| 144 | #define VI6_RPF_ALPH_SEL_ASEL_PACKED (0 << 28) |
| 145 | #define VI6_RPF_ALPH_SEL_ASEL_8B_PLANE (1 << 28) |
| 146 | #define VI6_RPF_ALPH_SEL_ASEL_SELECT (2 << 28) |
| 147 | #define VI6_RPF_ALPH_SEL_ASEL_1B_PLANE (3 << 28) |
| 148 | #define VI6_RPF_ALPH_SEL_ASEL_FIXED (4 << 28) |
| 149 | #define VI6_RPF_ALPH_SEL_ASEL_MASK (7 << 28) |
| 150 | #define VI6_RPF_ALPH_SEL_ASEL_SHIFT 28 |
| 151 | #define VI6_RPF_ALPH_SEL_IROP_MASK (0xf << 24) |
| 152 | #define VI6_RPF_ALPH_SEL_IROP_SHIFT 24 |
| 153 | #define VI6_RPF_ALPH_SEL_BSEL (1 << 23) |
| 154 | #define VI6_RPF_ALPH_SEL_AEXT_ZERO (0 << 18) |
| 155 | #define VI6_RPF_ALPH_SEL_AEXT_EXT (1 << 18) |
| 156 | #define VI6_RPF_ALPH_SEL_AEXT_ONE (2 << 18) |
| 157 | #define VI6_RPF_ALPH_SEL_AEXT_MASK (3 << 18) |
Laurent Pinchart | 04d983f | 2016-05-15 18:15:47 -0300 | [diff] [blame] | 158 | #define VI6_RPF_ALPH_SEL_ALPHA1_MASK (0xff << 8) |
| 159 | #define VI6_RPF_ALPH_SEL_ALPHA1_SHIFT 8 |
| 160 | #define VI6_RPF_ALPH_SEL_ALPHA0_MASK (0xff << 0) |
| 161 | #define VI6_RPF_ALPH_SEL_ALPHA0_SHIFT 0 |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 162 | |
| 163 | #define VI6_RPF_VRTCOL_SET 0x0318 |
| 164 | #define VI6_RPF_VRTCOL_SET_LAYA_MASK (0xff << 24) |
| 165 | #define VI6_RPF_VRTCOL_SET_LAYA_SHIFT 24 |
| 166 | #define VI6_RPF_VRTCOL_SET_LAYR_MASK (0xff << 16) |
| 167 | #define VI6_RPF_VRTCOL_SET_LAYR_SHIFT 16 |
| 168 | #define VI6_RPF_VRTCOL_SET_LAYG_MASK (0xff << 8) |
| 169 | #define VI6_RPF_VRTCOL_SET_LAYG_SHIFT 8 |
| 170 | #define VI6_RPF_VRTCOL_SET_LAYB_MASK (0xff << 0) |
| 171 | #define VI6_RPF_VRTCOL_SET_LAYB_SHIFT 0 |
| 172 | |
| 173 | #define VI6_RPF_MSK_CTRL 0x031c |
| 174 | #define VI6_RPF_MSK_CTRL_MSK_EN (1 << 24) |
| 175 | #define VI6_RPF_MSK_CTRL_MGR_MASK (0xff << 16) |
| 176 | #define VI6_RPF_MSK_CTRL_MGR_SHIFT 16 |
| 177 | #define VI6_RPF_MSK_CTRL_MGG_MASK (0xff << 8) |
| 178 | #define VI6_RPF_MSK_CTRL_MGG_SHIFT 8 |
| 179 | #define VI6_RPF_MSK_CTRL_MGB_MASK (0xff << 0) |
| 180 | #define VI6_RPF_MSK_CTRL_MGB_SHIFT 0 |
| 181 | |
| 182 | #define VI6_RPF_MSK_SET0 0x0320 |
| 183 | #define VI6_RPF_MSK_SET1 0x0324 |
| 184 | #define VI6_RPF_MSK_SET_MSA_MASK (0xff << 24) |
| 185 | #define VI6_RPF_MSK_SET_MSA_SHIFT 24 |
| 186 | #define VI6_RPF_MSK_SET_MSR_MASK (0xff << 16) |
| 187 | #define VI6_RPF_MSK_SET_MSR_SHIFT 16 |
| 188 | #define VI6_RPF_MSK_SET_MSG_MASK (0xff << 8) |
| 189 | #define VI6_RPF_MSK_SET_MSG_SHIFT 8 |
| 190 | #define VI6_RPF_MSK_SET_MSB_MASK (0xff << 0) |
| 191 | #define VI6_RPF_MSK_SET_MSB_SHIFT 0 |
| 192 | |
| 193 | #define VI6_RPF_CKEY_CTRL 0x0328 |
| 194 | #define VI6_RPF_CKEY_CTRL_CV (1 << 4) |
| 195 | #define VI6_RPF_CKEY_CTRL_SAPE1 (1 << 1) |
| 196 | #define VI6_RPF_CKEY_CTRL_SAPE0 (1 << 0) |
| 197 | |
| 198 | #define VI6_RPF_CKEY_SET0 0x032c |
| 199 | #define VI6_RPF_CKEY_SET1 0x0330 |
| 200 | #define VI6_RPF_CKEY_SET_AP_MASK (0xff << 24) |
| 201 | #define VI6_RPF_CKEY_SET_AP_SHIFT 24 |
| 202 | #define VI6_RPF_CKEY_SET_R_MASK (0xff << 16) |
| 203 | #define VI6_RPF_CKEY_SET_R_SHIFT 16 |
| 204 | #define VI6_RPF_CKEY_SET_GY_MASK (0xff << 8) |
| 205 | #define VI6_RPF_CKEY_SET_GY_SHIFT 8 |
| 206 | #define VI6_RPF_CKEY_SET_B_MASK (0xff << 0) |
| 207 | #define VI6_RPF_CKEY_SET_B_SHIFT 0 |
| 208 | |
| 209 | #define VI6_RPF_SRCM_PSTRIDE 0x0334 |
| 210 | #define VI6_RPF_SRCM_PSTRIDE_Y_SHIFT 16 |
| 211 | #define VI6_RPF_SRCM_PSTRIDE_C_SHIFT 0 |
| 212 | |
| 213 | #define VI6_RPF_SRCM_ASTRIDE 0x0338 |
| 214 | #define VI6_RPF_SRCM_PSTRIDE_A_SHIFT 0 |
| 215 | |
| 216 | #define VI6_RPF_SRCM_ADDR_Y 0x033c |
| 217 | #define VI6_RPF_SRCM_ADDR_C0 0x0340 |
| 218 | #define VI6_RPF_SRCM_ADDR_C1 0x0344 |
| 219 | #define VI6_RPF_SRCM_ADDR_AI 0x0348 |
| 220 | |
Laurent Pinchart | 30276a7 | 2016-03-22 11:10:27 -0300 | [diff] [blame] | 221 | #define VI6_RPF_MULT_ALPHA 0x036c |
| 222 | #define VI6_RPF_MULT_ALPHA_A_MMD_NONE (0 << 12) |
| 223 | #define VI6_RPF_MULT_ALPHA_A_MMD_RATIO (1 << 12) |
| 224 | #define VI6_RPF_MULT_ALPHA_P_MMD_NONE (0 << 8) |
| 225 | #define VI6_RPF_MULT_ALPHA_P_MMD_RATIO (1 << 8) |
| 226 | #define VI6_RPF_MULT_ALPHA_P_MMD_IMAGE (2 << 8) |
| 227 | #define VI6_RPF_MULT_ALPHA_P_MMD_BOTH (3 << 8) |
Wolfram Sang | 0622700 | 2018-02-05 15:09:58 -0500 | [diff] [blame] | 228 | #define VI6_RPF_MULT_ALPHA_RATIO_MASK (0xff << 0) |
Laurent Pinchart | 30276a7 | 2016-03-22 11:10:27 -0300 | [diff] [blame] | 229 | #define VI6_RPF_MULT_ALPHA_RATIO_SHIFT 0 |
| 230 | |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 231 | /* ----------------------------------------------------------------------------- |
| 232 | * WPF Control Registers |
| 233 | */ |
| 234 | |
| 235 | #define VI6_WPF_OFFSET 0x100 |
| 236 | |
| 237 | #define VI6_WPF_SRCRPF 0x1000 |
| 238 | #define VI6_WPF_SRCRPF_VIRACT_DIS (0 << 28) |
| 239 | #define VI6_WPF_SRCRPF_VIRACT_SUB (1 << 28) |
| 240 | #define VI6_WPF_SRCRPF_VIRACT_MST (2 << 28) |
| 241 | #define VI6_WPF_SRCRPF_VIRACT_MASK (3 << 28) |
Laurent Pinchart | 6134148 | 2017-05-25 00:16:57 +0300 | [diff] [blame] | 242 | #define VI6_WPF_SRCRPF_VIRACT2_DIS (0 << 24) |
| 243 | #define VI6_WPF_SRCRPF_VIRACT2_SUB (1 << 24) |
| 244 | #define VI6_WPF_SRCRPF_VIRACT2_MST (2 << 24) |
| 245 | #define VI6_WPF_SRCRPF_VIRACT2_MASK (3 << 24) |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 246 | #define VI6_WPF_SRCRPF_RPF_ACT_DIS(n) (0 << ((n) * 2)) |
| 247 | #define VI6_WPF_SRCRPF_RPF_ACT_SUB(n) (1 << ((n) * 2)) |
| 248 | #define VI6_WPF_SRCRPF_RPF_ACT_MST(n) (2 << ((n) * 2)) |
| 249 | #define VI6_WPF_SRCRPF_RPF_ACT_MASK(n) (3 << ((n) * 2)) |
| 250 | |
| 251 | #define VI6_WPF_HSZCLIP 0x1004 |
| 252 | #define VI6_WPF_VSZCLIP 0x1008 |
| 253 | #define VI6_WPF_SZCLIP_EN (1 << 28) |
| 254 | #define VI6_WPF_SZCLIP_OFST_MASK (0xff << 16) |
| 255 | #define VI6_WPF_SZCLIP_OFST_SHIFT 16 |
Nobuhiro Iwamatsu | 03b36e4 | 2015-01-28 22:53:53 -0200 | [diff] [blame] | 256 | #define VI6_WPF_SZCLIP_SIZE_MASK (0xfff << 0) |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 257 | #define VI6_WPF_SZCLIP_SIZE_SHIFT 0 |
| 258 | |
| 259 | #define VI6_WPF_OUTFMT 0x100c |
| 260 | #define VI6_WPF_OUTFMT_PDV_MASK (0xff << 24) |
| 261 | #define VI6_WPF_OUTFMT_PDV_SHIFT 24 |
| 262 | #define VI6_WPF_OUTFMT_PXA (1 << 23) |
Laurent Pinchart | 894dde5 | 2016-05-26 05:14:22 -0300 | [diff] [blame] | 263 | #define VI6_WPF_OUTFMT_ROT (1 << 18) |
| 264 | #define VI6_WPF_OUTFMT_HFLP (1 << 17) |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 265 | #define VI6_WPF_OUTFMT_FLP (1 << 16) |
| 266 | #define VI6_WPF_OUTFMT_SPYCS (1 << 15) |
| 267 | #define VI6_WPF_OUTFMT_SPUVS (1 << 14) |
| 268 | #define VI6_WPF_OUTFMT_DITH_DIS (0 << 12) |
| 269 | #define VI6_WPF_OUTFMT_DITH_EN (3 << 12) |
| 270 | #define VI6_WPF_OUTFMT_DITH_MASK (3 << 12) |
| 271 | #define VI6_WPF_OUTFMT_WRTM_BT601 (0 << 9) |
| 272 | #define VI6_WPF_OUTFMT_WRTM_BT601_EXT (1 << 9) |
| 273 | #define VI6_WPF_OUTFMT_WRTM_BT709 (2 << 9) |
| 274 | #define VI6_WPF_OUTFMT_WRTM_BT709_EXT (3 << 9) |
| 275 | #define VI6_WPF_OUTFMT_WRTM_MASK (7 << 9) |
| 276 | #define VI6_WPF_OUTFMT_CSC (1 << 8) |
| 277 | #define VI6_WPF_OUTFMT_WRFMT_MASK (0x7f << 0) |
| 278 | #define VI6_WPF_OUTFMT_WRFMT_SHIFT 0 |
| 279 | |
| 280 | #define VI6_WPF_DSWAP 0x1010 |
| 281 | #define VI6_WPF_DSWAP_P_LLS (1 << 3) |
| 282 | #define VI6_WPF_DSWAP_P_LWS (1 << 2) |
| 283 | #define VI6_WPF_DSWAP_P_WDS (1 << 1) |
| 284 | #define VI6_WPF_DSWAP_P_BTS (1 << 0) |
| 285 | |
| 286 | #define VI6_WPF_RNDCTRL 0x1014 |
| 287 | #define VI6_WPF_RNDCTRL_CBRM (1 << 28) |
| 288 | #define VI6_WPF_RNDCTRL_ABRM_TRUNC (0 << 24) |
| 289 | #define VI6_WPF_RNDCTRL_ABRM_ROUND (1 << 24) |
| 290 | #define VI6_WPF_RNDCTRL_ABRM_THRESH (2 << 24) |
| 291 | #define VI6_WPF_RNDCTRL_ABRM_MASK (3 << 24) |
| 292 | #define VI6_WPF_RNDCTRL_ATHRESH_MASK (0xff << 16) |
| 293 | #define VI6_WPF_RNDCTRL_ATHRESH_SHIFT 16 |
| 294 | #define VI6_WPF_RNDCTRL_CLMD_FULL (0 << 12) |
| 295 | #define VI6_WPF_RNDCTRL_CLMD_CLIP (1 << 12) |
| 296 | #define VI6_WPF_RNDCTRL_CLMD_EXT (2 << 12) |
| 297 | #define VI6_WPF_RNDCTRL_CLMD_MASK (3 << 12) |
| 298 | |
Laurent Pinchart | 894dde5 | 2016-05-26 05:14:22 -0300 | [diff] [blame] | 299 | #define VI6_WPF_ROT_CTRL 0x1018 |
| 300 | #define VI6_WPF_ROT_CTRL_LN16 (1 << 17) |
| 301 | #define VI6_WPF_ROT_CTRL_LMEM_WD_MASK (0x1fff << 0) |
| 302 | #define VI6_WPF_ROT_CTRL_LMEM_WD_SHIFT 0 |
| 303 | |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 304 | #define VI6_WPF_DSTM_STRIDE_Y 0x101c |
| 305 | #define VI6_WPF_DSTM_STRIDE_C 0x1020 |
| 306 | #define VI6_WPF_DSTM_ADDR_Y 0x1024 |
| 307 | #define VI6_WPF_DSTM_ADDR_C0 0x1028 |
| 308 | #define VI6_WPF_DSTM_ADDR_C1 0x102c |
| 309 | |
Laurent Pinchart | ae44420 | 2019-02-16 03:27:43 +0200 | [diff] [blame] | 310 | #define VI6_WPF_WRBCK_CTRL(n) (0x1034 + (n) * 0x100) |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 311 | #define VI6_WPF_WRBCK_CTRL_WBMD (1 << 0) |
| 312 | |
| 313 | /* ----------------------------------------------------------------------------- |
Laurent Pinchart | 33025a5 | 2017-11-27 15:45:42 -0500 | [diff] [blame] | 314 | * UIF Control Registers |
| 315 | */ |
| 316 | |
| 317 | #define VI6_UIF_OFFSET 0x100 |
| 318 | |
| 319 | #define VI6_UIF_DISCOM_DOCMCR 0x1c00 |
| 320 | #define VI6_UIF_DISCOM_DOCMCR_CMPRU (1 << 16) |
| 321 | #define VI6_UIF_DISCOM_DOCMCR_CMPR (1 << 0) |
| 322 | |
| 323 | #define VI6_UIF_DISCOM_DOCMSTR 0x1c04 |
| 324 | #define VI6_UIF_DISCOM_DOCMSTR_CMPPRE (1 << 1) |
| 325 | #define VI6_UIF_DISCOM_DOCMSTR_CMPST (1 << 0) |
| 326 | |
| 327 | #define VI6_UIF_DISCOM_DOCMCLSTR 0x1c08 |
| 328 | #define VI6_UIF_DISCOM_DOCMCLSTR_CMPCLPRE (1 << 1) |
| 329 | #define VI6_UIF_DISCOM_DOCMCLSTR_CMPCLST (1 << 0) |
| 330 | |
| 331 | #define VI6_UIF_DISCOM_DOCMIENR 0x1c0c |
| 332 | #define VI6_UIF_DISCOM_DOCMIENR_CMPPREIEN (1 << 1) |
| 333 | #define VI6_UIF_DISCOM_DOCMIENR_CMPIEN (1 << 0) |
| 334 | |
| 335 | #define VI6_UIF_DISCOM_DOCMMDR 0x1c10 |
| 336 | #define VI6_UIF_DISCOM_DOCMMDR_INTHRH(n) ((n) << 16) |
| 337 | |
| 338 | #define VI6_UIF_DISCOM_DOCMPMR 0x1c14 |
| 339 | #define VI6_UIF_DISCOM_DOCMPMR_CMPDFF(n) ((n) << 17) |
| 340 | #define VI6_UIF_DISCOM_DOCMPMR_CMPDFA(n) ((n) << 8) |
| 341 | #define VI6_UIF_DISCOM_DOCMPMR_CMPDAUF (1 << 7) |
| 342 | #define VI6_UIF_DISCOM_DOCMPMR_SEL(n) ((n) << 0) |
| 343 | |
| 344 | #define VI6_UIF_DISCOM_DOCMECRCR 0x1c18 |
| 345 | #define VI6_UIF_DISCOM_DOCMCCRCR 0x1c1c |
| 346 | #define VI6_UIF_DISCOM_DOCMSPXR 0x1c20 |
| 347 | #define VI6_UIF_DISCOM_DOCMSPYR 0x1c24 |
| 348 | #define VI6_UIF_DISCOM_DOCMSZXR 0x1c28 |
| 349 | #define VI6_UIF_DISCOM_DOCMSZYR 0x1c2c |
| 350 | |
| 351 | /* ----------------------------------------------------------------------------- |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 352 | * DPR Control Registers |
| 353 | */ |
| 354 | |
| 355 | #define VI6_DPR_RPF_ROUTE(n) (0x2000 + (n) * 4) |
| 356 | |
| 357 | #define VI6_DPR_WPF_FPORCH(n) (0x2014 + (n) * 4) |
| 358 | #define VI6_DPR_WPF_FPORCH_FP_WPFN (5 << 8) |
| 359 | |
| 360 | #define VI6_DPR_SRU_ROUTE 0x2024 |
| 361 | #define VI6_DPR_UDS_ROUTE(n) (0x2028 + (n) * 4) |
| 362 | #define VI6_DPR_LUT_ROUTE 0x203c |
| 363 | #define VI6_DPR_CLU_ROUTE 0x2040 |
| 364 | #define VI6_DPR_HST_ROUTE 0x2044 |
| 365 | #define VI6_DPR_HSI_ROUTE 0x2048 |
| 366 | #define VI6_DPR_BRU_ROUTE 0x204c |
Laurent Pinchart | 6134148 | 2017-05-25 00:16:57 +0300 | [diff] [blame] | 367 | #define VI6_DPR_ILV_BRS_ROUTE 0x2050 |
| 368 | #define VI6_DPR_ROUTE_BRSSEL (1 << 28) |
Nobuhiro Iwamatsu | 45008ee | 2015-01-28 22:53:55 -0200 | [diff] [blame] | 369 | #define VI6_DPR_ROUTE_FXA_MASK (0xff << 16) |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 370 | #define VI6_DPR_ROUTE_FXA_SHIFT 16 |
Nobuhiro Iwamatsu | 1aa7890 | 2015-01-28 22:53:54 -0200 | [diff] [blame] | 371 | #define VI6_DPR_ROUTE_FP_MASK (0x3f << 8) |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 372 | #define VI6_DPR_ROUTE_FP_SHIFT 8 |
| 373 | #define VI6_DPR_ROUTE_RT_MASK (0x3f << 0) |
| 374 | #define VI6_DPR_ROUTE_RT_SHIFT 0 |
| 375 | |
Laurent Pinchart | 98eee25 | 2016-09-07 09:36:31 -0300 | [diff] [blame] | 376 | #define VI6_DPR_HGO_SMPPT 0x2054 |
| 377 | #define VI6_DPR_HGT_SMPPT 0x2058 |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 378 | #define VI6_DPR_SMPPT_TGW_MASK (7 << 8) |
| 379 | #define VI6_DPR_SMPPT_TGW_SHIFT 8 |
| 380 | #define VI6_DPR_SMPPT_PT_MASK (0x3f << 0) |
| 381 | #define VI6_DPR_SMPPT_PT_SHIFT 0 |
| 382 | |
Laurent Pinchart | 33025a5 | 2017-11-27 15:45:42 -0500 | [diff] [blame] | 383 | #define VI6_DPR_UIF_ROUTE(n) (0x2074 + (n) * 4) |
| 384 | |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 385 | #define VI6_DPR_NODE_RPF(n) (n) |
Laurent Pinchart | 33025a5 | 2017-11-27 15:45:42 -0500 | [diff] [blame] | 386 | #define VI6_DPR_NODE_UIF(n) (12 + (n)) |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 387 | #define VI6_DPR_NODE_SRU 16 |
| 388 | #define VI6_DPR_NODE_UDS(n) (17 + (n)) |
| 389 | #define VI6_DPR_NODE_LUT 22 |
Laurent Pinchart | 7f2d50f | 2015-09-07 08:05:39 -0300 | [diff] [blame] | 390 | #define VI6_DPR_NODE_BRU_IN(n) (((n) <= 3) ? 23 + (n) : 49) |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 391 | #define VI6_DPR_NODE_BRU_OUT 27 |
| 392 | #define VI6_DPR_NODE_CLU 29 |
| 393 | #define VI6_DPR_NODE_HST 30 |
| 394 | #define VI6_DPR_NODE_HSI 31 |
Laurent Pinchart | 6134148 | 2017-05-25 00:16:57 +0300 | [diff] [blame] | 395 | #define VI6_DPR_NODE_BRS_IN(n) (38 + (n)) |
Laurent Pinchart | 3be0bf9 | 2017-06-21 16:10:18 +0300 | [diff] [blame] | 396 | #define VI6_DPR_NODE_LIF 55 /* Gen2 only */ |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 397 | #define VI6_DPR_NODE_WPF(n) (56 + (n)) |
| 398 | #define VI6_DPR_NODE_UNUSED 63 |
| 399 | |
| 400 | /* ----------------------------------------------------------------------------- |
| 401 | * SRU Control Registers |
| 402 | */ |
| 403 | |
| 404 | #define VI6_SRU_CTRL0 0x2200 |
Laurent Pinchart | 58f896d | 2014-05-31 20:30:11 -0300 | [diff] [blame] | 405 | #define VI6_SRU_CTRL0_PARAM0_MASK (0x1ff << 16) |
Laurent Pinchart | a626e64 | 2013-07-10 12:03:30 -0300 | [diff] [blame] | 406 | #define VI6_SRU_CTRL0_PARAM0_SHIFT 16 |
Laurent Pinchart | 58f896d | 2014-05-31 20:30:11 -0300 | [diff] [blame] | 407 | #define VI6_SRU_CTRL0_PARAM1_MASK (0x1f << 8) |
Laurent Pinchart | a626e64 | 2013-07-10 12:03:30 -0300 | [diff] [blame] | 408 | #define VI6_SRU_CTRL0_PARAM1_SHIFT 8 |
| 409 | #define VI6_SRU_CTRL0_MODE_UPSCALE (4 << 4) |
| 410 | #define VI6_SRU_CTRL0_PARAM2 (1 << 3) |
| 411 | #define VI6_SRU_CTRL0_PARAM3 (1 << 2) |
| 412 | #define VI6_SRU_CTRL0_PARAM4 (1 << 1) |
| 413 | #define VI6_SRU_CTRL0_EN (1 << 0) |
| 414 | |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 415 | #define VI6_SRU_CTRL1 0x2204 |
Laurent Pinchart | a626e64 | 2013-07-10 12:03:30 -0300 | [diff] [blame] | 416 | #define VI6_SRU_CTRL1_PARAM5 0x7ff |
| 417 | |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 418 | #define VI6_SRU_CTRL2 0x2208 |
Laurent Pinchart | a626e64 | 2013-07-10 12:03:30 -0300 | [diff] [blame] | 419 | #define VI6_SRU_CTRL2_PARAM6_SHIFT 16 |
| 420 | #define VI6_SRU_CTRL2_PARAM7_SHIFT 8 |
| 421 | #define VI6_SRU_CTRL2_PARAM8_SHIFT 0 |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 422 | |
| 423 | /* ----------------------------------------------------------------------------- |
| 424 | * UDS Control Registers |
| 425 | */ |
| 426 | |
| 427 | #define VI6_UDS_OFFSET 0x100 |
| 428 | |
| 429 | #define VI6_UDS_CTRL 0x2300 |
| 430 | #define VI6_UDS_CTRL_AMD (1 << 30) |
| 431 | #define VI6_UDS_CTRL_FMD (1 << 29) |
| 432 | #define VI6_UDS_CTRL_BLADV (1 << 28) |
| 433 | #define VI6_UDS_CTRL_AON (1 << 25) |
| 434 | #define VI6_UDS_CTRL_ATHON (1 << 24) |
| 435 | #define VI6_UDS_CTRL_BC (1 << 20) |
| 436 | #define VI6_UDS_CTRL_NE_A (1 << 19) |
| 437 | #define VI6_UDS_CTRL_NE_RCR (1 << 18) |
| 438 | #define VI6_UDS_CTRL_NE_GY (1 << 17) |
| 439 | #define VI6_UDS_CTRL_NE_BCB (1 << 16) |
Kieran Bingham | 3609e7b | 2017-08-04 12:32:43 -0400 | [diff] [blame] | 440 | #define VI6_UDS_CTRL_AMDSLH (1 << 2) |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 441 | #define VI6_UDS_CTRL_TDIPC (1 << 1) |
| 442 | |
| 443 | #define VI6_UDS_SCALE 0x2304 |
| 444 | #define VI6_UDS_SCALE_HMANT_MASK (0xf << 28) |
| 445 | #define VI6_UDS_SCALE_HMANT_SHIFT 28 |
| 446 | #define VI6_UDS_SCALE_HFRAC_MASK (0xfff << 16) |
| 447 | #define VI6_UDS_SCALE_HFRAC_SHIFT 16 |
| 448 | #define VI6_UDS_SCALE_VMANT_MASK (0xf << 12) |
| 449 | #define VI6_UDS_SCALE_VMANT_SHIFT 12 |
| 450 | #define VI6_UDS_SCALE_VFRAC_MASK (0xfff << 0) |
| 451 | #define VI6_UDS_SCALE_VFRAC_SHIFT 0 |
| 452 | |
| 453 | #define VI6_UDS_ALPTH 0x2308 |
| 454 | #define VI6_UDS_ALPTH_TH1_MASK (0xff << 8) |
| 455 | #define VI6_UDS_ALPTH_TH1_SHIFT 8 |
| 456 | #define VI6_UDS_ALPTH_TH0_MASK (0xff << 0) |
| 457 | #define VI6_UDS_ALPTH_TH0_SHIFT 0 |
| 458 | |
| 459 | #define VI6_UDS_ALPVAL 0x230c |
| 460 | #define VI6_UDS_ALPVAL_VAL2_MASK (0xff << 16) |
| 461 | #define VI6_UDS_ALPVAL_VAL2_SHIFT 16 |
| 462 | #define VI6_UDS_ALPVAL_VAL1_MASK (0xff << 8) |
| 463 | #define VI6_UDS_ALPVAL_VAL1_SHIFT 8 |
| 464 | #define VI6_UDS_ALPVAL_VAL0_MASK (0xff << 0) |
| 465 | #define VI6_UDS_ALPVAL_VAL0_SHIFT 0 |
| 466 | |
| 467 | #define VI6_UDS_PASS_BWIDTH 0x2310 |
| 468 | #define VI6_UDS_PASS_BWIDTH_H_MASK (0x7f << 16) |
| 469 | #define VI6_UDS_PASS_BWIDTH_H_SHIFT 16 |
| 470 | #define VI6_UDS_PASS_BWIDTH_V_MASK (0x7f << 0) |
| 471 | #define VI6_UDS_PASS_BWIDTH_V_SHIFT 0 |
| 472 | |
Kieran Bingham | 3609e7b | 2017-08-04 12:32:43 -0400 | [diff] [blame] | 473 | #define VI6_UDS_HPHASE 0x2314 |
| 474 | #define VI6_UDS_HPHASE_HSTP_MASK (0xfff << 16) |
| 475 | #define VI6_UDS_HPHASE_HSTP_SHIFT 16 |
| 476 | #define VI6_UDS_HPHASE_HEDP_MASK (0xfff << 0) |
| 477 | #define VI6_UDS_HPHASE_HEDP_SHIFT 0 |
| 478 | |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 479 | #define VI6_UDS_IPC 0x2318 |
| 480 | #define VI6_UDS_IPC_FIELD (1 << 27) |
| 481 | #define VI6_UDS_IPC_VEDP_MASK (0xfff << 0) |
| 482 | #define VI6_UDS_IPC_VEDP_SHIFT 0 |
| 483 | |
Kieran Bingham | 3609e7b | 2017-08-04 12:32:43 -0400 | [diff] [blame] | 484 | #define VI6_UDS_HSZCLIP 0x231c |
| 485 | #define VI6_UDS_HSZCLIP_HCEN (1 << 28) |
| 486 | #define VI6_UDS_HSZCLIP_HCL_OFST_MASK (0xff << 16) |
| 487 | #define VI6_UDS_HSZCLIP_HCL_OFST_SHIFT 16 |
| 488 | #define VI6_UDS_HSZCLIP_HCL_SIZE_MASK (0x1fff << 0) |
| 489 | #define VI6_UDS_HSZCLIP_HCL_SIZE_SHIFT 0 |
| 490 | |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 491 | #define VI6_UDS_CLIP_SIZE 0x2324 |
| 492 | #define VI6_UDS_CLIP_SIZE_HSIZE_MASK (0x1fff << 16) |
| 493 | #define VI6_UDS_CLIP_SIZE_HSIZE_SHIFT 16 |
| 494 | #define VI6_UDS_CLIP_SIZE_VSIZE_MASK (0x1fff << 0) |
| 495 | #define VI6_UDS_CLIP_SIZE_VSIZE_SHIFT 0 |
| 496 | |
| 497 | #define VI6_UDS_FILL_COLOR 0x2328 |
| 498 | #define VI6_UDS_FILL_COLOR_RFILC_MASK (0xff << 16) |
| 499 | #define VI6_UDS_FILL_COLOR_RFILC_SHIFT 16 |
| 500 | #define VI6_UDS_FILL_COLOR_GFILC_MASK (0xff << 8) |
| 501 | #define VI6_UDS_FILL_COLOR_GFILC_SHIFT 8 |
| 502 | #define VI6_UDS_FILL_COLOR_BFILC_MASK (0xff << 0) |
| 503 | #define VI6_UDS_FILL_COLOR_BFILC_SHIFT 0 |
| 504 | |
| 505 | /* ----------------------------------------------------------------------------- |
| 506 | * LUT Control Registers |
| 507 | */ |
| 508 | |
| 509 | #define VI6_LUT_CTRL 0x2800 |
Laurent Pinchart | 989af88 | 2013-07-10 12:03:30 -0300 | [diff] [blame] | 510 | #define VI6_LUT_CTRL_EN (1 << 0) |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 511 | |
| 512 | /* ----------------------------------------------------------------------------- |
| 513 | * CLU Control Registers |
| 514 | */ |
| 515 | |
| 516 | #define VI6_CLU_CTRL 0x2900 |
Laurent Pinchart | 1fd87bf | 2015-11-11 23:04:44 -0200 | [diff] [blame] | 517 | #define VI6_CLU_CTRL_AAI (1 << 28) |
| 518 | #define VI6_CLU_CTRL_MVS (1 << 24) |
| 519 | #define VI6_CLU_CTRL_AX1I_2D (3 << 14) |
| 520 | #define VI6_CLU_CTRL_AX2I_2D (1 << 12) |
| 521 | #define VI6_CLU_CTRL_OS0_2D (3 << 8) |
| 522 | #define VI6_CLU_CTRL_OS1_2D (1 << 6) |
| 523 | #define VI6_CLU_CTRL_OS2_2D (3 << 4) |
| 524 | #define VI6_CLU_CTRL_M2D (1 << 1) |
| 525 | #define VI6_CLU_CTRL_EN (1 << 0) |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 526 | |
| 527 | /* ----------------------------------------------------------------------------- |
| 528 | * HST Control Registers |
| 529 | */ |
| 530 | |
| 531 | #define VI6_HST_CTRL 0x2a00 |
Laurent Pinchart | 5cdf574 | 2013-07-10 17:30:14 -0300 | [diff] [blame] | 532 | #define VI6_HST_CTRL_EN (1 << 0) |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 533 | |
| 534 | /* ----------------------------------------------------------------------------- |
| 535 | * HSI Control Registers |
| 536 | */ |
| 537 | |
| 538 | #define VI6_HSI_CTRL 0x2b00 |
Laurent Pinchart | 5cdf574 | 2013-07-10 17:30:14 -0300 | [diff] [blame] | 539 | #define VI6_HSI_CTRL_EN (1 << 0) |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 540 | |
| 541 | /* ----------------------------------------------------------------------------- |
Laurent Pinchart | 6134148 | 2017-05-25 00:16:57 +0300 | [diff] [blame] | 542 | * BRS and BRU Control Registers |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 543 | */ |
| 544 | |
Laurent Pinchart | 629bb6d | 2013-07-10 18:03:46 -0300 | [diff] [blame] | 545 | #define VI6_ROP_NOP 0 |
| 546 | #define VI6_ROP_AND 1 |
| 547 | #define VI6_ROP_AND_REV 2 |
| 548 | #define VI6_ROP_COPY 3 |
| 549 | #define VI6_ROP_AND_INV 4 |
| 550 | #define VI6_ROP_CLEAR 5 |
| 551 | #define VI6_ROP_XOR 6 |
| 552 | #define VI6_ROP_OR 7 |
| 553 | #define VI6_ROP_NOR 8 |
| 554 | #define VI6_ROP_EQUIV 9 |
| 555 | #define VI6_ROP_INVERT 10 |
| 556 | #define VI6_ROP_OR_REV 11 |
| 557 | #define VI6_ROP_COPY_INV 12 |
| 558 | #define VI6_ROP_OR_INV 13 |
| 559 | #define VI6_ROP_NAND 14 |
| 560 | #define VI6_ROP_SET 15 |
| 561 | |
Laurent Pinchart | 6134148 | 2017-05-25 00:16:57 +0300 | [diff] [blame] | 562 | #define VI6_BRU_BASE 0x2c00 |
| 563 | #define VI6_BRS_BASE 0x3900 |
| 564 | |
| 565 | #define VI6_BRU_INCTRL 0x0000 |
Laurent Pinchart | 629bb6d | 2013-07-10 18:03:46 -0300 | [diff] [blame] | 566 | #define VI6_BRU_INCTRL_NRM (1 << 28) |
| 567 | #define VI6_BRU_INCTRL_DnON (1 << (16 + (n))) |
| 568 | #define VI6_BRU_INCTRL_DITHn_OFF (0 << ((n) * 4)) |
| 569 | #define VI6_BRU_INCTRL_DITHn_18BPP (1 << ((n) * 4)) |
| 570 | #define VI6_BRU_INCTRL_DITHn_16BPP (2 << ((n) * 4)) |
| 571 | #define VI6_BRU_INCTRL_DITHn_15BPP (3 << ((n) * 4)) |
| 572 | #define VI6_BRU_INCTRL_DITHn_12BPP (4 << ((n) * 4)) |
| 573 | #define VI6_BRU_INCTRL_DITHn_8BPP (5 << ((n) * 4)) |
| 574 | #define VI6_BRU_INCTRL_DITHn_MASK (7 << ((n) * 4)) |
| 575 | #define VI6_BRU_INCTRL_DITHn_SHIFT ((n) * 4) |
| 576 | |
Laurent Pinchart | 6134148 | 2017-05-25 00:16:57 +0300 | [diff] [blame] | 577 | #define VI6_BRU_VIRRPF_SIZE 0x0004 |
Laurent Pinchart | 629bb6d | 2013-07-10 18:03:46 -0300 | [diff] [blame] | 578 | #define VI6_BRU_VIRRPF_SIZE_HSIZE_MASK (0x1fff << 16) |
| 579 | #define VI6_BRU_VIRRPF_SIZE_HSIZE_SHIFT 16 |
| 580 | #define VI6_BRU_VIRRPF_SIZE_VSIZE_MASK (0x1fff << 0) |
| 581 | #define VI6_BRU_VIRRPF_SIZE_VSIZE_SHIFT 0 |
| 582 | |
Laurent Pinchart | 6134148 | 2017-05-25 00:16:57 +0300 | [diff] [blame] | 583 | #define VI6_BRU_VIRRPF_LOC 0x0008 |
Laurent Pinchart | 629bb6d | 2013-07-10 18:03:46 -0300 | [diff] [blame] | 584 | #define VI6_BRU_VIRRPF_LOC_HCOORD_MASK (0x1fff << 16) |
| 585 | #define VI6_BRU_VIRRPF_LOC_HCOORD_SHIFT 16 |
| 586 | #define VI6_BRU_VIRRPF_LOC_VCOORD_MASK (0x1fff << 0) |
| 587 | #define VI6_BRU_VIRRPF_LOC_VCOORD_SHIFT 0 |
| 588 | |
Laurent Pinchart | 6134148 | 2017-05-25 00:16:57 +0300 | [diff] [blame] | 589 | #define VI6_BRU_VIRRPF_COL 0x000c |
Laurent Pinchart | 629bb6d | 2013-07-10 18:03:46 -0300 | [diff] [blame] | 590 | #define VI6_BRU_VIRRPF_COL_A_MASK (0xff << 24) |
| 591 | #define VI6_BRU_VIRRPF_COL_A_SHIFT 24 |
| 592 | #define VI6_BRU_VIRRPF_COL_RCR_MASK (0xff << 16) |
| 593 | #define VI6_BRU_VIRRPF_COL_RCR_SHIFT 16 |
| 594 | #define VI6_BRU_VIRRPF_COL_GY_MASK (0xff << 8) |
| 595 | #define VI6_BRU_VIRRPF_COL_GY_SHIFT 8 |
| 596 | #define VI6_BRU_VIRRPF_COL_BCB_MASK (0xff << 0) |
| 597 | #define VI6_BRU_VIRRPF_COL_BCB_SHIFT 0 |
| 598 | |
Laurent Pinchart | 6134148 | 2017-05-25 00:16:57 +0300 | [diff] [blame] | 599 | #define VI6_BRU_CTRL(n) (0x0010 + (n) * 8 + ((n) <= 3 ? 0 : 4)) |
Laurent Pinchart | 629bb6d | 2013-07-10 18:03:46 -0300 | [diff] [blame] | 600 | #define VI6_BRU_CTRL_RBC (1 << 31) |
Laurent Pinchart | 7f2d50f | 2015-09-07 08:05:39 -0300 | [diff] [blame] | 601 | #define VI6_BRU_CTRL_DSTSEL_BRUIN(n) (((n) <= 3 ? (n) : (n)+1) << 20) |
Laurent Pinchart | 629bb6d | 2013-07-10 18:03:46 -0300 | [diff] [blame] | 602 | #define VI6_BRU_CTRL_DSTSEL_VRPF (4 << 20) |
| 603 | #define VI6_BRU_CTRL_DSTSEL_MASK (7 << 20) |
Laurent Pinchart | 7f2d50f | 2015-09-07 08:05:39 -0300 | [diff] [blame] | 604 | #define VI6_BRU_CTRL_SRCSEL_BRUIN(n) (((n) <= 3 ? (n) : (n)+1) << 16) |
Laurent Pinchart | 629bb6d | 2013-07-10 18:03:46 -0300 | [diff] [blame] | 605 | #define VI6_BRU_CTRL_SRCSEL_VRPF (4 << 16) |
| 606 | #define VI6_BRU_CTRL_SRCSEL_MASK (7 << 16) |
| 607 | #define VI6_BRU_CTRL_CROP(rop) ((rop) << 4) |
| 608 | #define VI6_BRU_CTRL_CROP_MASK (0xf << 4) |
| 609 | #define VI6_BRU_CTRL_AROP(rop) ((rop) << 0) |
| 610 | #define VI6_BRU_CTRL_AROP_MASK (0xf << 0) |
| 611 | |
Laurent Pinchart | 6134148 | 2017-05-25 00:16:57 +0300 | [diff] [blame] | 612 | #define VI6_BRU_BLD(n) (0x0014 + (n) * 8 + ((n) <= 3 ? 0 : 4)) |
Laurent Pinchart | 629bb6d | 2013-07-10 18:03:46 -0300 | [diff] [blame] | 613 | #define VI6_BRU_BLD_CBES (1 << 31) |
| 614 | #define VI6_BRU_BLD_CCMDX_DST_A (0 << 28) |
| 615 | #define VI6_BRU_BLD_CCMDX_255_DST_A (1 << 28) |
| 616 | #define VI6_BRU_BLD_CCMDX_SRC_A (2 << 28) |
| 617 | #define VI6_BRU_BLD_CCMDX_255_SRC_A (3 << 28) |
| 618 | #define VI6_BRU_BLD_CCMDX_COEFX (4 << 28) |
| 619 | #define VI6_BRU_BLD_CCMDX_MASK (7 << 28) |
| 620 | #define VI6_BRU_BLD_CCMDY_DST_A (0 << 24) |
| 621 | #define VI6_BRU_BLD_CCMDY_255_DST_A (1 << 24) |
| 622 | #define VI6_BRU_BLD_CCMDY_SRC_A (2 << 24) |
| 623 | #define VI6_BRU_BLD_CCMDY_255_SRC_A (3 << 24) |
| 624 | #define VI6_BRU_BLD_CCMDY_COEFY (4 << 24) |
| 625 | #define VI6_BRU_BLD_CCMDY_MASK (7 << 24) |
| 626 | #define VI6_BRU_BLD_CCMDY_SHIFT 24 |
| 627 | #define VI6_BRU_BLD_ABES (1 << 23) |
| 628 | #define VI6_BRU_BLD_ACMDX_DST_A (0 << 20) |
| 629 | #define VI6_BRU_BLD_ACMDX_255_DST_A (1 << 20) |
| 630 | #define VI6_BRU_BLD_ACMDX_SRC_A (2 << 20) |
| 631 | #define VI6_BRU_BLD_ACMDX_255_SRC_A (3 << 20) |
| 632 | #define VI6_BRU_BLD_ACMDX_COEFX (4 << 20) |
| 633 | #define VI6_BRU_BLD_ACMDX_MASK (7 << 20) |
| 634 | #define VI6_BRU_BLD_ACMDY_DST_A (0 << 16) |
| 635 | #define VI6_BRU_BLD_ACMDY_255_DST_A (1 << 16) |
| 636 | #define VI6_BRU_BLD_ACMDY_SRC_A (2 << 16) |
| 637 | #define VI6_BRU_BLD_ACMDY_255_SRC_A (3 << 16) |
| 638 | #define VI6_BRU_BLD_ACMDY_COEFY (4 << 16) |
| 639 | #define VI6_BRU_BLD_ACMDY_MASK (7 << 16) |
| 640 | #define VI6_BRU_BLD_COEFX_MASK (0xff << 8) |
| 641 | #define VI6_BRU_BLD_COEFX_SHIFT 8 |
| 642 | #define VI6_BRU_BLD_COEFY_MASK (0xff << 0) |
| 643 | #define VI6_BRU_BLD_COEFY_SHIFT 0 |
| 644 | |
Laurent Pinchart | 6134148 | 2017-05-25 00:16:57 +0300 | [diff] [blame] | 645 | #define VI6_BRU_ROP 0x0030 /* Only available on BRU */ |
Laurent Pinchart | 7f2d50f | 2015-09-07 08:05:39 -0300 | [diff] [blame] | 646 | #define VI6_BRU_ROP_DSTSEL_BRUIN(n) (((n) <= 3 ? (n) : (n)+1) << 20) |
Laurent Pinchart | 629bb6d | 2013-07-10 18:03:46 -0300 | [diff] [blame] | 647 | #define VI6_BRU_ROP_DSTSEL_VRPF (4 << 20) |
| 648 | #define VI6_BRU_ROP_DSTSEL_MASK (7 << 20) |
| 649 | #define VI6_BRU_ROP_CROP(rop) ((rop) << 4) |
| 650 | #define VI6_BRU_ROP_CROP_MASK (0xf << 4) |
| 651 | #define VI6_BRU_ROP_AROP(rop) ((rop) << 0) |
| 652 | #define VI6_BRU_ROP_AROP_MASK (0xf << 0) |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 653 | |
| 654 | /* ----------------------------------------------------------------------------- |
| 655 | * HGO Control Registers |
| 656 | */ |
| 657 | |
| 658 | #define VI6_HGO_OFFSET 0x3000 |
Laurent Pinchart | f242152 | 2016-02-24 20:40:22 -0300 | [diff] [blame] | 659 | #define VI6_HGO_OFFSET_HOFFSET_SHIFT 16 |
| 660 | #define VI6_HGO_OFFSET_VOFFSET_SHIFT 0 |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 661 | #define VI6_HGO_SIZE 0x3004 |
Laurent Pinchart | f242152 | 2016-02-24 20:40:22 -0300 | [diff] [blame] | 662 | #define VI6_HGO_SIZE_HSIZE_SHIFT 16 |
| 663 | #define VI6_HGO_SIZE_VSIZE_SHIFT 0 |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 664 | #define VI6_HGO_MODE 0x3008 |
Laurent Pinchart | f242152 | 2016-02-24 20:40:22 -0300 | [diff] [blame] | 665 | #define VI6_HGO_MODE_STEP (1 << 10) |
| 666 | #define VI6_HGO_MODE_MAXRGB (1 << 7) |
| 667 | #define VI6_HGO_MODE_OFSB_R (1 << 6) |
| 668 | #define VI6_HGO_MODE_OFSB_G (1 << 5) |
| 669 | #define VI6_HGO_MODE_OFSB_B (1 << 4) |
| 670 | #define VI6_HGO_MODE_HRATIO_SHIFT 2 |
| 671 | #define VI6_HGO_MODE_VRATIO_SHIFT 0 |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 672 | #define VI6_HGO_LB_TH 0x300c |
| 673 | #define VI6_HGO_LBn_H(n) (0x3010 + (n) * 8) |
| 674 | #define VI6_HGO_LBn_V(n) (0x3014 + (n) * 8) |
Laurent Pinchart | f242152 | 2016-02-24 20:40:22 -0300 | [diff] [blame] | 675 | #define VI6_HGO_R_HISTO(n) (0x3030 + (n) * 4) |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 676 | #define VI6_HGO_R_MAXMIN 0x3130 |
| 677 | #define VI6_HGO_R_SUM 0x3134 |
| 678 | #define VI6_HGO_R_LB_DET 0x3138 |
Laurent Pinchart | f242152 | 2016-02-24 20:40:22 -0300 | [diff] [blame] | 679 | #define VI6_HGO_G_HISTO(n) (0x3140 + (n) * 4) |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 680 | #define VI6_HGO_G_MAXMIN 0x3240 |
| 681 | #define VI6_HGO_G_SUM 0x3244 |
| 682 | #define VI6_HGO_G_LB_DET 0x3248 |
Laurent Pinchart | f242152 | 2016-02-24 20:40:22 -0300 | [diff] [blame] | 683 | #define VI6_HGO_B_HISTO(n) (0x3250 + (n) * 4) |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 684 | #define VI6_HGO_B_MAXMIN 0x3350 |
| 685 | #define VI6_HGO_B_SUM 0x3354 |
| 686 | #define VI6_HGO_B_LB_DET 0x3358 |
Laurent Pinchart | f242152 | 2016-02-24 20:40:22 -0300 | [diff] [blame] | 687 | #define VI6_HGO_EXT_HIST_ADDR 0x335c |
| 688 | #define VI6_HGO_EXT_HIST_DATA 0x3360 |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 689 | #define VI6_HGO_REGRST 0x33fc |
Laurent Pinchart | f242152 | 2016-02-24 20:40:22 -0300 | [diff] [blame] | 690 | #define VI6_HGO_REGRST_RCLEA (1 << 0) |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 691 | |
| 692 | /* ----------------------------------------------------------------------------- |
| 693 | * HGT Control Registers |
| 694 | */ |
| 695 | |
| 696 | #define VI6_HGT_OFFSET 0x3400 |
Niklas Söderlund | 0ac702d | 2016-09-06 11:38:56 -0300 | [diff] [blame] | 697 | #define VI6_HGT_OFFSET_HOFFSET_SHIFT 16 |
| 698 | #define VI6_HGT_OFFSET_VOFFSET_SHIFT 0 |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 699 | #define VI6_HGT_SIZE 0x3404 |
Niklas Söderlund | 0ac702d | 2016-09-06 11:38:56 -0300 | [diff] [blame] | 700 | #define VI6_HGT_SIZE_HSIZE_SHIFT 16 |
| 701 | #define VI6_HGT_SIZE_VSIZE_SHIFT 0 |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 702 | #define VI6_HGT_MODE 0x3408 |
Niklas Söderlund | 0ac702d | 2016-09-06 11:38:56 -0300 | [diff] [blame] | 703 | #define VI6_HGT_MODE_HRATIO_SHIFT 2 |
| 704 | #define VI6_HGT_MODE_VRATIO_SHIFT 0 |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 705 | #define VI6_HGT_HUE_AREA(n) (0x340c + (n) * 4) |
Niklas Söderlund | 0ac702d | 2016-09-06 11:38:56 -0300 | [diff] [blame] | 706 | #define VI6_HGT_HUE_AREA_LOWER_SHIFT 16 |
| 707 | #define VI6_HGT_HUE_AREA_UPPER_SHIFT 0 |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 708 | #define VI6_HGT_LB_TH 0x3424 |
| 709 | #define VI6_HGT_LBn_H(n) (0x3438 + (n) * 8) |
| 710 | #define VI6_HGT_LBn_V(n) (0x342c + (n) * 8) |
| 711 | #define VI6_HGT_HISTO(m, n) (0x3450 + (m) * 128 + (n) * 4) |
| 712 | #define VI6_HGT_MAXMIN 0x3750 |
| 713 | #define VI6_HGT_SUM 0x3754 |
| 714 | #define VI6_HGT_LB_DET 0x3758 |
| 715 | #define VI6_HGT_REGRST 0x37fc |
Niklas Söderlund | 0ac702d | 2016-09-06 11:38:56 -0300 | [diff] [blame] | 716 | #define VI6_HGT_REGRST_RCLEA (1 << 0) |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 717 | |
| 718 | /* ----------------------------------------------------------------------------- |
| 719 | * LIF Control Registers |
| 720 | */ |
| 721 | |
Laurent Pinchart | 3be0bf9 | 2017-06-21 16:10:18 +0300 | [diff] [blame] | 722 | #define VI6_LIF_OFFSET (-0x100) |
| 723 | |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 724 | #define VI6_LIF_CTRL 0x3b00 |
| 725 | #define VI6_LIF_CTRL_OBTH_MASK (0x7ff << 16) |
| 726 | #define VI6_LIF_CTRL_OBTH_SHIFT 16 |
| 727 | #define VI6_LIF_CTRL_CFMT (1 << 4) |
| 728 | #define VI6_LIF_CTRL_REQSEL (1 << 1) |
| 729 | #define VI6_LIF_CTRL_LIF_EN (1 << 0) |
| 730 | |
| 731 | #define VI6_LIF_CSBTH 0x3b04 |
| 732 | #define VI6_LIF_CSBTH_HBTH_MASK (0x7ff << 16) |
| 733 | #define VI6_LIF_CSBTH_HBTH_SHIFT 16 |
| 734 | #define VI6_LIF_CSBTH_LBTH_MASK (0x7ff << 0) |
| 735 | #define VI6_LIF_CSBTH_LBTH_SHIFT 0 |
| 736 | |
Sergei Shtylyov | 7f43ff9 | 2018-01-18 09:05:51 -0500 | [diff] [blame] | 737 | #define VI6_LIF_LBA 0x3b0c |
| 738 | #define VI6_LIF_LBA_LBA0 (1 << 31) |
| 739 | #define VI6_LIF_LBA_LBA1_MASK (0xfff << 16) |
| 740 | #define VI6_LIF_LBA_LBA1_SHIFT 16 |
| 741 | |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 742 | /* ----------------------------------------------------------------------------- |
| 743 | * Security Control Registers |
| 744 | */ |
| 745 | |
| 746 | #define VI6_SECURITY_CTRL0 0x3d00 |
| 747 | #define VI6_SECURITY_CTRL1 0x3d04 |
| 748 | |
| 749 | /* ----------------------------------------------------------------------------- |
Laurent Pinchart | 7f2d50f | 2015-09-07 08:05:39 -0300 | [diff] [blame] | 750 | * IP Version Registers |
| 751 | */ |
| 752 | |
| 753 | #define VI6_IP_VERSION 0x3f00 |
Sergei Shtylyov | 7f43ff9 | 2018-01-18 09:05:51 -0500 | [diff] [blame] | 754 | #define VI6_IP_VERSION_MASK (0xffff << 0) |
Laurent Pinchart | 7f2d50f | 2015-09-07 08:05:39 -0300 | [diff] [blame] | 755 | #define VI6_IP_VERSION_MODEL_MASK (0xff << 8) |
| 756 | #define VI6_IP_VERSION_MODEL_VSPS_H2 (0x09 << 8) |
| 757 | #define VI6_IP_VERSION_MODEL_VSPR_H2 (0x0a << 8) |
| 758 | #define VI6_IP_VERSION_MODEL_VSPD_GEN2 (0x0b << 8) |
| 759 | #define VI6_IP_VERSION_MODEL_VSPS_M2 (0x0c << 8) |
Sergei Shtylyov | 8a5a2ba | 2016-08-19 18:57:59 -0300 | [diff] [blame] | 760 | #define VI6_IP_VERSION_MODEL_VSPS_V2H (0x12 << 8) |
| 761 | #define VI6_IP_VERSION_MODEL_VSPD_V2H (0x13 << 8) |
Laurent Pinchart | 7f2d50f | 2015-09-07 08:05:39 -0300 | [diff] [blame] | 762 | #define VI6_IP_VERSION_MODEL_VSPI_GEN3 (0x14 << 8) |
| 763 | #define VI6_IP_VERSION_MODEL_VSPBD_GEN3 (0x15 << 8) |
| 764 | #define VI6_IP_VERSION_MODEL_VSPBC_GEN3 (0x16 << 8) |
| 765 | #define VI6_IP_VERSION_MODEL_VSPD_GEN3 (0x17 << 8) |
Laurent Pinchart | d455b45 | 2016-09-05 10:56:24 +0300 | [diff] [blame] | 766 | #define VI6_IP_VERSION_MODEL_VSPD_V3 (0x18 << 8) |
| 767 | #define VI6_IP_VERSION_MODEL_VSPDL_GEN3 (0x19 << 8) |
| 768 | #define VI6_IP_VERSION_MODEL_VSPBS_GEN3 (0x1a << 8) |
Laurent Pinchart | 7f2d50f | 2015-09-07 08:05:39 -0300 | [diff] [blame] | 769 | #define VI6_IP_VERSION_SOC_MASK (0xff << 0) |
Laurent Pinchart | d455b45 | 2016-09-05 10:56:24 +0300 | [diff] [blame] | 770 | #define VI6_IP_VERSION_SOC_H2 (0x01 << 0) |
| 771 | #define VI6_IP_VERSION_SOC_V2H (0x01 << 0) |
| 772 | #define VI6_IP_VERSION_SOC_V3M (0x01 << 0) |
| 773 | #define VI6_IP_VERSION_SOC_M2 (0x02 << 0) |
| 774 | #define VI6_IP_VERSION_SOC_M3W (0x02 << 0) |
| 775 | #define VI6_IP_VERSION_SOC_V3H (0x02 << 0) |
| 776 | #define VI6_IP_VERSION_SOC_H3 (0x03 << 0) |
| 777 | #define VI6_IP_VERSION_SOC_D3 (0x04 << 0) |
| 778 | #define VI6_IP_VERSION_SOC_M3N (0x04 << 0) |
| 779 | #define VI6_IP_VERSION_SOC_E3 (0x04 << 0) |
Laurent Pinchart | 7f2d50f | 2015-09-07 08:05:39 -0300 | [diff] [blame] | 780 | |
| 781 | /* ----------------------------------------------------------------------------- |
Laurent Pinchart | 26e0ca2 | 2013-06-04 11:22:30 -0300 | [diff] [blame] | 782 | * RPF CLUT Registers |
| 783 | */ |
| 784 | |
| 785 | #define VI6_CLUT_TABLE 0x4000 |
| 786 | |
| 787 | /* ----------------------------------------------------------------------------- |
| 788 | * 1D LUT Registers |
| 789 | */ |
| 790 | |
| 791 | #define VI6_LUT_TABLE 0x7000 |
| 792 | |
| 793 | /* ----------------------------------------------------------------------------- |
| 794 | * 3D LUT Registers |
| 795 | */ |
| 796 | |
| 797 | #define VI6_CLU_ADDR 0x7400 |
| 798 | #define VI6_CLU_DATA 0x7404 |
| 799 | |
| 800 | /* ----------------------------------------------------------------------------- |
| 801 | * Formats |
| 802 | */ |
| 803 | |
| 804 | #define VI6_FMT_RGB_332 0x00 |
| 805 | #define VI6_FMT_XRGB_4444 0x01 |
| 806 | #define VI6_FMT_RGBX_4444 0x02 |
| 807 | #define VI6_FMT_XRGB_1555 0x04 |
| 808 | #define VI6_FMT_RGBX_5551 0x05 |
| 809 | #define VI6_FMT_RGB_565 0x06 |
| 810 | #define VI6_FMT_AXRGB_86666 0x07 |
| 811 | #define VI6_FMT_RGBXA_66668 0x08 |
| 812 | #define VI6_FMT_XRGBA_66668 0x09 |
| 813 | #define VI6_FMT_ARGBX_86666 0x0a |
| 814 | #define VI6_FMT_AXRXGXB_8262626 0x0b |
| 815 | #define VI6_FMT_XRXGXBA_2626268 0x0c |
| 816 | #define VI6_FMT_ARXGXBX_8626262 0x0d |
| 817 | #define VI6_FMT_RXGXBXA_6262628 0x0e |
| 818 | #define VI6_FMT_XRGB_6666 0x0f |
| 819 | #define VI6_FMT_RGBX_6666 0x10 |
| 820 | #define VI6_FMT_XRXGXB_262626 0x11 |
| 821 | #define VI6_FMT_RXGXBX_626262 0x12 |
| 822 | #define VI6_FMT_ARGB_8888 0x13 |
| 823 | #define VI6_FMT_RGBA_8888 0x14 |
| 824 | #define VI6_FMT_RGB_888 0x15 |
| 825 | #define VI6_FMT_XRGXGB_763763 0x16 |
| 826 | #define VI6_FMT_XXRGB_86666 0x17 |
| 827 | #define VI6_FMT_BGR_888 0x18 |
| 828 | #define VI6_FMT_ARGB_4444 0x19 |
| 829 | #define VI6_FMT_RGBA_4444 0x1a |
| 830 | #define VI6_FMT_ARGB_1555 0x1b |
| 831 | #define VI6_FMT_RGBA_5551 0x1c |
| 832 | #define VI6_FMT_ABGR_4444 0x1d |
| 833 | #define VI6_FMT_BGRA_4444 0x1e |
| 834 | #define VI6_FMT_ABGR_1555 0x1f |
| 835 | #define VI6_FMT_BGRA_5551 0x20 |
| 836 | #define VI6_FMT_XBXGXR_262626 0x21 |
| 837 | #define VI6_FMT_ABGR_8888 0x22 |
| 838 | #define VI6_FMT_XXRGB_88565 0x23 |
| 839 | |
| 840 | #define VI6_FMT_Y_UV_444 0x40 |
| 841 | #define VI6_FMT_Y_UV_422 0x41 |
| 842 | #define VI6_FMT_Y_UV_420 0x42 |
| 843 | #define VI6_FMT_YUV_444 0x46 |
| 844 | #define VI6_FMT_YUYV_422 0x47 |
| 845 | #define VI6_FMT_YYUV_422 0x48 |
| 846 | #define VI6_FMT_YUV_420 0x49 |
| 847 | #define VI6_FMT_Y_U_V_444 0x4a |
| 848 | #define VI6_FMT_Y_U_V_422 0x4b |
| 849 | #define VI6_FMT_Y_U_V_420 0x4c |
| 850 | |
| 851 | #endif /* __VSP1_REGS_H__ */ |