blob: d348e20fe10cacd1e07e4a415e2ab8bebc4b216c [file] [log] [blame]
Andy Gross71e88312011-12-05 19:19:21 -06001/*
2 * DMM IOMMU driver support functions for TI OMAP processors.
3 *
4 * Author: Rob Clark <rob@ti.com>
5 * Andy Gross <andy.gross@ti.com>
6 *
7 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation version 2.
12 *
13 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
14 * kind, whether express or implied; without even the implied warranty
15 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 */
Laurent Pinchart2d278f52015-03-05 21:31:37 +020018
19#include <linux/completion.h>
20#include <linux/delay.h>
21#include <linux/dma-mapping.h>
22#include <linux/errno.h>
Andy Gross71e88312011-12-05 19:19:21 -060023#include <linux/init.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020024#include <linux/interrupt.h>
25#include <linux/list.h>
26#include <linux/mm.h>
Andy Gross71e88312011-12-05 19:19:21 -060027#include <linux/module.h>
28#include <linux/platform_device.h> /* platform_device() */
Andy Gross71e88312011-12-05 19:19:21 -060029#include <linux/sched.h>
Arnd Bergmann2d802452016-05-11 18:01:45 +020030#include <linux/seq_file.h>
Andy Gross71e88312011-12-05 19:19:21 -060031#include <linux/slab.h>
Andy Gross71e88312011-12-05 19:19:21 -060032#include <linux/time.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020033#include <linux/vmalloc.h>
34#include <linux/wait.h>
Andy Gross71e88312011-12-05 19:19:21 -060035
36#include "omap_dmm_tiler.h"
37#include "omap_dmm_priv.h"
38
Andy Gross5c137792012-03-05 10:48:39 -060039#define DMM_DRIVER_NAME "dmm"
40
Andy Gross71e88312011-12-05 19:19:21 -060041/* mappings for associating views to luts */
42static struct tcm *containers[TILFMT_NFORMATS];
43static struct dmm *omap_dmm;
44
Tomi Valkeinen7cb0d6c2014-09-25 19:24:29 +000045#if defined(CONFIG_OF)
46static const struct of_device_id dmm_of_match[];
47#endif
48
Andy Grossef445932012-05-24 11:43:32 -050049/* global spinlock for protecting lists */
50static DEFINE_SPINLOCK(list_lock);
51
Andy Gross71e88312011-12-05 19:19:21 -060052/* Geometry table */
53#define GEOM(xshift, yshift, bytes_per_pixel) { \
54 .x_shft = (xshift), \
55 .y_shft = (yshift), \
56 .cpp = (bytes_per_pixel), \
57 .slot_w = 1 << (SLOT_WIDTH_BITS - (xshift)), \
58 .slot_h = 1 << (SLOT_HEIGHT_BITS - (yshift)), \
59 }
60
61static const struct {
62 uint32_t x_shft; /* unused X-bits (as part of bpp) */
63 uint32_t y_shft; /* unused Y-bits (as part of bpp) */
64 uint32_t cpp; /* bytes/chars per pixel */
65 uint32_t slot_w; /* width of each slot (in pixels) */
66 uint32_t slot_h; /* height of each slot (in pixels) */
67} geom[TILFMT_NFORMATS] = {
Laurent Pinchart222025e2015-01-11 00:02:07 +020068 [TILFMT_8BIT] = GEOM(0, 0, 1),
69 [TILFMT_16BIT] = GEOM(0, 1, 2),
70 [TILFMT_32BIT] = GEOM(1, 1, 4),
71 [TILFMT_PAGE] = GEOM(SLOT_WIDTH_BITS, SLOT_HEIGHT_BITS, 1),
Andy Gross71e88312011-12-05 19:19:21 -060072};
73
74
75/* lookup table for registers w/ per-engine instances */
76static const uint32_t reg[][4] = {
Laurent Pinchart222025e2015-01-11 00:02:07 +020077 [PAT_STATUS] = {DMM_PAT_STATUS__0, DMM_PAT_STATUS__1,
78 DMM_PAT_STATUS__2, DMM_PAT_STATUS__3},
79 [PAT_DESCR] = {DMM_PAT_DESCR__0, DMM_PAT_DESCR__1,
80 DMM_PAT_DESCR__2, DMM_PAT_DESCR__3},
Andy Gross71e88312011-12-05 19:19:21 -060081};
82
Tomi Valkeinen8e54adf2015-08-07 14:31:28 +030083static u32 dmm_read(struct dmm *dmm, u32 reg)
84{
85 return readl(dmm->base + reg);
86}
87
88static void dmm_write(struct dmm *dmm, u32 val, u32 reg)
89{
90 writel(val, dmm->base + reg);
91}
92
Andy Gross71e88312011-12-05 19:19:21 -060093/* simple allocator to grab next 16 byte aligned memory from txn */
94static void *alloc_dma(struct dmm_txn *txn, size_t sz, dma_addr_t *pa)
95{
96 void *ptr;
97 struct refill_engine *engine = txn->engine_handle;
98
99 /* dmm programming requires 16 byte aligned addresses */
100 txn->current_pa = round_up(txn->current_pa, 16);
101 txn->current_va = (void *)round_up((long)txn->current_va, 16);
102
103 ptr = txn->current_va;
104 *pa = txn->current_pa;
105
106 txn->current_pa += sz;
107 txn->current_va += sz;
108
109 BUG_ON((txn->current_va - engine->refill_va) > REFILL_BUFFER_SIZE);
110
111 return ptr;
112}
113
114/* check status and spin until wait_mask comes true */
115static int wait_status(struct refill_engine *engine, uint32_t wait_mask)
116{
117 struct dmm *dmm = engine->dmm;
118 uint32_t r = 0, err, i;
119
120 i = DMM_FIXED_RETRY_COUNT;
121 while (true) {
Tomi Valkeinen8e54adf2015-08-07 14:31:28 +0300122 r = dmm_read(dmm, reg[PAT_STATUS][engine->id]);
Andy Gross71e88312011-12-05 19:19:21 -0600123 err = r & DMM_PATSTATUS_ERR;
Peter Ujfalusid312fe22017-09-29 14:49:47 +0300124 if (err) {
125 dev_err(dmm->dev,
126 "%s: error (engine%d). PAT_STATUS: 0x%08x\n",
127 __func__, engine->id, r);
Andy Gross71e88312011-12-05 19:19:21 -0600128 return -EFAULT;
Peter Ujfalusid312fe22017-09-29 14:49:47 +0300129 }
Andy Gross71e88312011-12-05 19:19:21 -0600130
131 if ((r & wait_mask) == wait_mask)
132 break;
133
Peter Ujfalusid312fe22017-09-29 14:49:47 +0300134 if (--i == 0) {
135 dev_err(dmm->dev,
136 "%s: timeout (engine%d). PAT_STATUS: 0x%08x\n",
137 __func__, engine->id, r);
Andy Gross71e88312011-12-05 19:19:21 -0600138 return -ETIMEDOUT;
Peter Ujfalusid312fe22017-09-29 14:49:47 +0300139 }
Andy Gross71e88312011-12-05 19:19:21 -0600140
141 udelay(1);
142 }
143
144 return 0;
145}
146
Andy Grossfaaa0542012-10-12 11:18:11 -0500147static void release_engine(struct refill_engine *engine)
148{
149 unsigned long flags;
150
151 spin_lock_irqsave(&list_lock, flags);
152 list_add(&engine->idle_node, &omap_dmm->idle_head);
153 spin_unlock_irqrestore(&list_lock, flags);
154
155 atomic_inc(&omap_dmm->engine_counter);
156 wake_up_interruptible(&omap_dmm->engine_queue);
157}
158
Andy Grossd7de9932012-08-09 00:14:56 -0500159static irqreturn_t omap_dmm_irq_handler(int irq, void *arg)
Andy Gross71e88312011-12-05 19:19:21 -0600160{
161 struct dmm *dmm = arg;
Tomi Valkeinen8e54adf2015-08-07 14:31:28 +0300162 uint32_t status = dmm_read(dmm, DMM_PAT_IRQSTATUS);
Andy Gross71e88312011-12-05 19:19:21 -0600163 int i;
164
165 /* ack IRQ */
Tomi Valkeinen8e54adf2015-08-07 14:31:28 +0300166 dmm_write(dmm, status, DMM_PAT_IRQSTATUS);
Andy Gross71e88312011-12-05 19:19:21 -0600167
168 for (i = 0; i < dmm->num_engines; i++) {
Peter Ujfalusib8c456d2017-09-29 14:49:48 +0300169 if (status & DMM_IRQSTAT_ERR_MASK)
170 dev_err(dmm->dev,
171 "irq error(engine%d): IRQSTAT 0x%02x\n",
172 i, status & 0xff);
173
Andy Grossfaaa0542012-10-12 11:18:11 -0500174 if (status & DMM_IRQSTAT_LST) {
Andy Grossfaaa0542012-10-12 11:18:11 -0500175 if (dmm->engines[i].async)
176 release_engine(&dmm->engines[i]);
Tomi Valkeinen74395072014-12-17 14:34:23 +0200177
178 complete(&dmm->engines[i].compl);
Andy Grossfaaa0542012-10-12 11:18:11 -0500179 }
180
Andy Gross71e88312011-12-05 19:19:21 -0600181 status >>= 8;
182 }
183
184 return IRQ_HANDLED;
185}
186
187/**
188 * Get a handle for a DMM transaction
189 */
190static struct dmm_txn *dmm_txn_init(struct dmm *dmm, struct tcm *tcm)
191{
192 struct dmm_txn *txn = NULL;
193 struct refill_engine *engine = NULL;
Andy Grossfaaa0542012-10-12 11:18:11 -0500194 int ret;
195 unsigned long flags;
Andy Gross71e88312011-12-05 19:19:21 -0600196
Andy Grossfaaa0542012-10-12 11:18:11 -0500197
198 /* wait until an engine is available */
199 ret = wait_event_interruptible(omap_dmm->engine_queue,
200 atomic_add_unless(&omap_dmm->engine_counter, -1, 0));
201 if (ret)
202 return ERR_PTR(ret);
Andy Gross71e88312011-12-05 19:19:21 -0600203
204 /* grab an idle engine */
Andy Grossfaaa0542012-10-12 11:18:11 -0500205 spin_lock_irqsave(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600206 if (!list_empty(&dmm->idle_head)) {
207 engine = list_entry(dmm->idle_head.next, struct refill_engine,
208 idle_node);
209 list_del(&engine->idle_node);
210 }
Andy Grossfaaa0542012-10-12 11:18:11 -0500211 spin_unlock_irqrestore(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600212
213 BUG_ON(!engine);
214
215 txn = &engine->txn;
216 engine->tcm = tcm;
217 txn->engine_handle = engine;
218 txn->last_pat = NULL;
219 txn->current_va = engine->refill_va;
220 txn->current_pa = engine->refill_pa;
221
222 return txn;
223}
224
225/**
226 * Add region to DMM transaction. If pages or pages[i] is NULL, then the
227 * corresponding slot is cleared (ie. dummy_pa is programmed)
228 */
Andy Grossfaaa0542012-10-12 11:18:11 -0500229static void dmm_txn_append(struct dmm_txn *txn, struct pat_area *area,
Rob Clarka6a91822011-12-09 23:26:08 -0600230 struct page **pages, uint32_t npages, uint32_t roll)
Andy Gross71e88312011-12-05 19:19:21 -0600231{
Russell King2d31ca32014-07-12 10:53:41 +0100232 dma_addr_t pat_pa = 0, data_pa = 0;
Andy Gross71e88312011-12-05 19:19:21 -0600233 uint32_t *data;
234 struct pat *pat;
235 struct refill_engine *engine = txn->engine_handle;
236 int columns = (1 + area->x1 - area->x0);
237 int rows = (1 + area->y1 - area->y0);
238 int i = columns*rows;
Andy Gross71e88312011-12-05 19:19:21 -0600239
Laurent Pinchartd501b122016-12-12 11:57:24 +0200240 pat = alloc_dma(txn, sizeof(*pat), &pat_pa);
Andy Gross71e88312011-12-05 19:19:21 -0600241
242 if (txn->last_pat)
243 txn->last_pat->next_pa = (uint32_t)pat_pa;
244
245 pat->area = *area;
Andy Grossc6b7ae552012-12-19 14:53:38 -0600246
247 /* adjust Y coordinates based off of container parameters */
248 pat->area.y0 += engine->tcm->y_offset;
249 pat->area.y1 += engine->tcm->y_offset;
250
Andy Gross71e88312011-12-05 19:19:21 -0600251 pat->ctrl = (struct pat_ctrl){
252 .start = 1,
253 .lut_id = engine->tcm->lut_id,
254 };
255
Russell King2d31ca32014-07-12 10:53:41 +0100256 data = alloc_dma(txn, 4*i, &data_pa);
257 /* FIXME: what if data_pa is more than 32-bit ? */
258 pat->data_pa = data_pa;
Andy Gross71e88312011-12-05 19:19:21 -0600259
260 while (i--) {
Rob Clarka6a91822011-12-09 23:26:08 -0600261 int n = i + roll;
262 if (n >= npages)
263 n -= npages;
264 data[i] = (pages && pages[n]) ?
265 page_to_phys(pages[n]) : engine->dmm->dummy_pa;
Andy Gross71e88312011-12-05 19:19:21 -0600266 }
267
Andy Gross71e88312011-12-05 19:19:21 -0600268 txn->last_pat = pat;
269
Andy Grossfaaa0542012-10-12 11:18:11 -0500270 return;
Andy Gross71e88312011-12-05 19:19:21 -0600271}
272
273/**
274 * Commit the DMM transaction.
275 */
276static int dmm_txn_commit(struct dmm_txn *txn, bool wait)
277{
278 int ret = 0;
279 struct refill_engine *engine = txn->engine_handle;
280 struct dmm *dmm = engine->dmm;
281
282 if (!txn->last_pat) {
283 dev_err(engine->dmm->dev, "need at least one txn\n");
284 ret = -EINVAL;
285 goto cleanup;
286 }
287
288 txn->last_pat->next_pa = 0;
289
290 /* write to PAT_DESCR to clear out any pending transaction */
Tomi Valkeinen8e54adf2015-08-07 14:31:28 +0300291 dmm_write(dmm, 0x0, reg[PAT_DESCR][engine->id]);
Andy Gross71e88312011-12-05 19:19:21 -0600292
293 /* wait for engine ready: */
294 ret = wait_status(engine, DMM_PATSTATUS_READY);
295 if (ret) {
296 ret = -EFAULT;
297 goto cleanup;
298 }
299
Andy Grossfaaa0542012-10-12 11:18:11 -0500300 /* mark whether it is async to denote list management in IRQ handler */
301 engine->async = wait ? false : true;
Tomi Valkeinen74395072014-12-17 14:34:23 +0200302 reinit_completion(&engine->compl);
303 /* verify that the irq handler sees the 'async' and completion value */
Tomi Valkeinene7e24df2014-11-10 12:23:01 +0200304 smp_mb();
Andy Grossfaaa0542012-10-12 11:18:11 -0500305
Andy Gross71e88312011-12-05 19:19:21 -0600306 /* kick reload */
Tomi Valkeinen8e54adf2015-08-07 14:31:28 +0300307 dmm_write(dmm, engine->refill_pa, reg[PAT_DESCR][engine->id]);
Andy Gross71e88312011-12-05 19:19:21 -0600308
309 if (wait) {
Tomi Valkeinen74395072014-12-17 14:34:23 +0200310 if (!wait_for_completion_timeout(&engine->compl,
Tomi Valkeinen96cbd142015-04-28 14:01:32 +0300311 msecs_to_jiffies(100))) {
Andy Gross71e88312011-12-05 19:19:21 -0600312 dev_err(dmm->dev, "timed out waiting for done\n");
313 ret = -ETIMEDOUT;
Peter Ujfalusib7ea6b22017-09-29 14:49:49 +0300314 goto cleanup;
Andy Gross71e88312011-12-05 19:19:21 -0600315 }
Peter Ujfalusib7ea6b22017-09-29 14:49:49 +0300316
317 /* Check the engine status before continue */
318 ret = wait_status(engine, DMM_PATSTATUS_READY |
319 DMM_PATSTATUS_VALID | DMM_PATSTATUS_DONE);
Andy Gross71e88312011-12-05 19:19:21 -0600320 }
321
322cleanup:
Andy Grossfaaa0542012-10-12 11:18:11 -0500323 /* only place engine back on list if we are done with it */
324 if (ret || wait)
325 release_engine(engine);
Andy Gross71e88312011-12-05 19:19:21 -0600326
Andy Gross71e88312011-12-05 19:19:21 -0600327 return ret;
328}
329
330/*
331 * DMM programming
332 */
Rob Clarka6a91822011-12-09 23:26:08 -0600333static int fill(struct tcm_area *area, struct page **pages,
334 uint32_t npages, uint32_t roll, bool wait)
Andy Gross71e88312011-12-05 19:19:21 -0600335{
336 int ret = 0;
337 struct tcm_area slice, area_s;
338 struct dmm_txn *txn;
339
Tomi Valkeinen2bb2daf2015-04-28 14:01:34 +0300340 /*
341 * FIXME
342 *
343 * Asynchronous fill does not work reliably, as the driver does not
344 * handle errors in the async code paths. The fill operation may
345 * silently fail, leading to leaking DMM engines, which may eventually
346 * lead to deadlock if we run out of DMM engines.
347 *
348 * For now, always set 'wait' so that we only use sync fills. Async
349 * fills should be fixed, or alternatively we could decide to only
350 * support sync fills and so the whole async code path could be removed.
351 */
352
353 wait = true;
354
Andy Gross71e88312011-12-05 19:19:21 -0600355 txn = dmm_txn_init(omap_dmm, area->tcm);
356 if (IS_ERR_OR_NULL(txn))
Andy Gross295c7992012-11-16 13:10:57 -0600357 return -ENOMEM;
Andy Gross71e88312011-12-05 19:19:21 -0600358
359 tcm_for_each_slice(slice, *area, area_s) {
360 struct pat_area p_area = {
361 .x0 = slice.p0.x, .y0 = slice.p0.y,
362 .x1 = slice.p1.x, .y1 = slice.p1.y,
363 };
364
Andy Grossfaaa0542012-10-12 11:18:11 -0500365 dmm_txn_append(txn, &p_area, pages, npages, roll);
Andy Gross71e88312011-12-05 19:19:21 -0600366
Rob Clarka6a91822011-12-09 23:26:08 -0600367 roll += tcm_sizeof(slice);
Andy Gross71e88312011-12-05 19:19:21 -0600368 }
369
370 ret = dmm_txn_commit(txn, wait);
371
Andy Gross71e88312011-12-05 19:19:21 -0600372 return ret;
373}
374
375/*
376 * Pin/unpin
377 */
378
379/* note: slots for which pages[i] == NULL are filled w/ dummy page
380 */
Rob Clarka6a91822011-12-09 23:26:08 -0600381int tiler_pin(struct tiler_block *block, struct page **pages,
382 uint32_t npages, uint32_t roll, bool wait)
Andy Gross71e88312011-12-05 19:19:21 -0600383{
384 int ret;
385
Rob Clarka6a91822011-12-09 23:26:08 -0600386 ret = fill(&block->area, pages, npages, roll, wait);
Andy Gross71e88312011-12-05 19:19:21 -0600387
388 if (ret)
389 tiler_unpin(block);
390
391 return ret;
392}
393
394int tiler_unpin(struct tiler_block *block)
395{
Rob Clarka6a91822011-12-09 23:26:08 -0600396 return fill(&block->area, NULL, 0, 0, false);
Andy Gross71e88312011-12-05 19:19:21 -0600397}
398
399/*
400 * Reserve/release
401 */
402struct tiler_block *tiler_reserve_2d(enum tiler_fmt fmt, uint16_t w,
403 uint16_t h, uint16_t align)
404{
405 struct tiler_block *block = kzalloc(sizeof(*block), GFP_KERNEL);
406 u32 min_align = 128;
407 int ret;
Andy Grossfaaa0542012-10-12 11:18:11 -0500408 unsigned long flags;
Tomi Valkeinen2150c192017-02-21 09:57:12 +0200409 u32 slot_bytes;
Andy Gross71e88312011-12-05 19:19:21 -0600410
411 BUG_ON(!validfmt(fmt));
412
413 /* convert width/height to slots */
414 w = DIV_ROUND_UP(w, geom[fmt].slot_w);
415 h = DIV_ROUND_UP(h, geom[fmt].slot_h);
416
417 /* convert alignment to slots */
Andy Gross0d6fa532015-08-12 11:24:38 +0300418 slot_bytes = geom[fmt].slot_w * geom[fmt].cpp;
419 min_align = max(min_align, slot_bytes);
420 align = (align > min_align) ? ALIGN(align, min_align) : min_align;
421 align /= slot_bytes;
Andy Gross71e88312011-12-05 19:19:21 -0600422
423 block->fmt = fmt;
424
Andy Gross0d6fa532015-08-12 11:24:38 +0300425 ret = tcm_reserve_2d(containers[fmt], w, h, align, -1, slot_bytes,
426 &block->area);
Andy Gross71e88312011-12-05 19:19:21 -0600427 if (ret) {
428 kfree(block);
Rob Clark1c3a4dc2012-03-21 16:40:23 -0500429 return ERR_PTR(-ENOMEM);
Andy Gross71e88312011-12-05 19:19:21 -0600430 }
431
432 /* add to allocation list */
Andy Grossfaaa0542012-10-12 11:18:11 -0500433 spin_lock_irqsave(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600434 list_add(&block->alloc_node, &omap_dmm->alloc_head);
Andy Grossfaaa0542012-10-12 11:18:11 -0500435 spin_unlock_irqrestore(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600436
437 return block;
438}
439
440struct tiler_block *tiler_reserve_1d(size_t size)
441{
442 struct tiler_block *block = kzalloc(sizeof(*block), GFP_KERNEL);
443 int num_pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
Andy Grossfaaa0542012-10-12 11:18:11 -0500444 unsigned long flags;
Andy Gross71e88312011-12-05 19:19:21 -0600445
446 if (!block)
Andy Grossd7de9932012-08-09 00:14:56 -0500447 return ERR_PTR(-ENOMEM);
Andy Gross71e88312011-12-05 19:19:21 -0600448
449 block->fmt = TILFMT_PAGE;
450
451 if (tcm_reserve_1d(containers[TILFMT_PAGE], num_pages,
452 &block->area)) {
453 kfree(block);
Rob Clark1c3a4dc2012-03-21 16:40:23 -0500454 return ERR_PTR(-ENOMEM);
Andy Gross71e88312011-12-05 19:19:21 -0600455 }
456
Andy Grossfaaa0542012-10-12 11:18:11 -0500457 spin_lock_irqsave(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600458 list_add(&block->alloc_node, &omap_dmm->alloc_head);
Andy Grossfaaa0542012-10-12 11:18:11 -0500459 spin_unlock_irqrestore(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600460
461 return block;
462}
463
464/* note: if you have pin'd pages, you should have already unpin'd first! */
465int tiler_release(struct tiler_block *block)
466{
467 int ret = tcm_free(&block->area);
Andy Grossfaaa0542012-10-12 11:18:11 -0500468 unsigned long flags;
Andy Gross71e88312011-12-05 19:19:21 -0600469
470 if (block->area.tcm)
471 dev_err(omap_dmm->dev, "failed to release block\n");
472
Andy Grossfaaa0542012-10-12 11:18:11 -0500473 spin_lock_irqsave(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600474 list_del(&block->alloc_node);
Andy Grossfaaa0542012-10-12 11:18:11 -0500475 spin_unlock_irqrestore(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600476
477 kfree(block);
478 return ret;
479}
480
481/*
482 * Utils
483 */
484
Rob Clark3c810c62012-08-15 15:18:01 -0500485/* calculate the tiler space address of a pixel in a view orientation...
486 * below description copied from the display subsystem section of TRM:
487 *
488 * When the TILER is addressed, the bits:
489 * [28:27] = 0x0 for 8-bit tiled
490 * 0x1 for 16-bit tiled
491 * 0x2 for 32-bit tiled
492 * 0x3 for page mode
493 * [31:29] = 0x0 for 0-degree view
494 * 0x1 for 180-degree view + mirroring
495 * 0x2 for 0-degree view + mirroring
496 * 0x3 for 180-degree view
497 * 0x4 for 270-degree view + mirroring
498 * 0x5 for 270-degree view
499 * 0x6 for 90-degree view
500 * 0x7 for 90-degree view + mirroring
501 * Otherwise the bits indicated the corresponding bit address to access
502 * the SDRAM.
503 */
504static u32 tiler_get_address(enum tiler_fmt fmt, u32 orient, u32 x, u32 y)
Andy Gross71e88312011-12-05 19:19:21 -0600505{
506 u32 x_bits, y_bits, tmp, x_mask, y_mask, alignment;
507
508 x_bits = CONT_WIDTH_BITS - geom[fmt].x_shft;
509 y_bits = CONT_HEIGHT_BITS - geom[fmt].y_shft;
510 alignment = geom[fmt].x_shft + geom[fmt].y_shft;
511
512 /* validate coordinate */
513 x_mask = MASK(x_bits);
514 y_mask = MASK(y_bits);
515
Rob Clark3c810c62012-08-15 15:18:01 -0500516 if (x < 0 || x > x_mask || y < 0 || y > y_mask) {
517 DBG("invalid coords: %u < 0 || %u > %u || %u < 0 || %u > %u",
518 x, x, x_mask, y, y, y_mask);
Andy Gross71e88312011-12-05 19:19:21 -0600519 return 0;
Rob Clark3c810c62012-08-15 15:18:01 -0500520 }
Andy Gross71e88312011-12-05 19:19:21 -0600521
522 /* account for mirroring */
523 if (orient & MASK_X_INVERT)
524 x ^= x_mask;
525 if (orient & MASK_Y_INVERT)
526 y ^= y_mask;
527
528 /* get coordinate address */
529 if (orient & MASK_XY_FLIP)
530 tmp = ((x << y_bits) + y);
531 else
532 tmp = ((y << x_bits) + x);
533
534 return TIL_ADDR((tmp << alignment), orient, fmt);
535}
536
537dma_addr_t tiler_ssptr(struct tiler_block *block)
538{
539 BUG_ON(!validfmt(block->fmt));
540
Rob Clark3c810c62012-08-15 15:18:01 -0500541 return TILVIEW_8BIT + tiler_get_address(block->fmt, 0,
Andy Gross71e88312011-12-05 19:19:21 -0600542 block->area.p0.x * geom[block->fmt].slot_w,
543 block->area.p0.y * geom[block->fmt].slot_h);
544}
545
Rob Clark3c810c62012-08-15 15:18:01 -0500546dma_addr_t tiler_tsptr(struct tiler_block *block, uint32_t orient,
547 uint32_t x, uint32_t y)
548{
549 struct tcm_pt *p = &block->area.p0;
550 BUG_ON(!validfmt(block->fmt));
551
552 return tiler_get_address(block->fmt, orient,
553 (p->x * geom[block->fmt].slot_w) + x,
554 (p->y * geom[block->fmt].slot_h) + y);
555}
556
Andy Gross71e88312011-12-05 19:19:21 -0600557void tiler_align(enum tiler_fmt fmt, uint16_t *w, uint16_t *h)
558{
559 BUG_ON(!validfmt(fmt));
560 *w = round_up(*w, geom[fmt].slot_w);
561 *h = round_up(*h, geom[fmt].slot_h);
562}
563
Rob Clark3c810c62012-08-15 15:18:01 -0500564uint32_t tiler_stride(enum tiler_fmt fmt, uint32_t orient)
Andy Gross71e88312011-12-05 19:19:21 -0600565{
566 BUG_ON(!validfmt(fmt));
567
Rob Clark3c810c62012-08-15 15:18:01 -0500568 if (orient & MASK_XY_FLIP)
569 return 1 << (CONT_HEIGHT_BITS + geom[fmt].x_shft);
570 else
571 return 1 << (CONT_WIDTH_BITS + geom[fmt].y_shft);
Andy Gross71e88312011-12-05 19:19:21 -0600572}
573
574size_t tiler_size(enum tiler_fmt fmt, uint16_t w, uint16_t h)
575{
576 tiler_align(fmt, &w, &h);
577 return geom[fmt].cpp * w * h;
578}
579
580size_t tiler_vsize(enum tiler_fmt fmt, uint16_t w, uint16_t h)
581{
582 BUG_ON(!validfmt(fmt));
583 return round_up(geom[fmt].cpp * w, PAGE_SIZE) * h;
584}
585
Tomi Valkeinen7cb0d6c2014-09-25 19:24:29 +0000586uint32_t tiler_get_cpu_cache_flags(void)
587{
588 return omap_dmm->plat_data->cpu_cache_flags;
589}
590
Andy Grosse5e4e9b2012-10-17 00:30:03 -0500591bool dmm_is_available(void)
Andy Gross5c137792012-03-05 10:48:39 -0600592{
593 return omap_dmm ? true : false;
594}
595
596static int omap_dmm_remove(struct platform_device *dev)
Andy Gross71e88312011-12-05 19:19:21 -0600597{
598 struct tiler_block *block, *_block;
599 int i;
Andy Grossfaaa0542012-10-12 11:18:11 -0500600 unsigned long flags;
Andy Gross71e88312011-12-05 19:19:21 -0600601
602 if (omap_dmm) {
603 /* free all area regions */
Andy Grossfaaa0542012-10-12 11:18:11 -0500604 spin_lock_irqsave(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600605 list_for_each_entry_safe(block, _block, &omap_dmm->alloc_head,
606 alloc_node) {
607 list_del(&block->alloc_node);
608 kfree(block);
609 }
Andy Grossfaaa0542012-10-12 11:18:11 -0500610 spin_unlock_irqrestore(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600611
612 for (i = 0; i < omap_dmm->num_lut; i++)
613 if (omap_dmm->tcm && omap_dmm->tcm[i])
614 omap_dmm->tcm[i]->deinit(omap_dmm->tcm[i]);
615 kfree(omap_dmm->tcm);
616
617 kfree(omap_dmm->engines);
618 if (omap_dmm->refill_va)
Luis R. Rodriguezf6e45662016-01-22 18:34:22 -0800619 dma_free_wc(omap_dmm->dev,
620 REFILL_BUFFER_SIZE * omap_dmm->num_engines,
621 omap_dmm->refill_va, omap_dmm->refill_pa);
Andy Gross71e88312011-12-05 19:19:21 -0600622 if (omap_dmm->dummy_page)
623 __free_page(omap_dmm->dummy_page);
624
Andy Grossef445932012-05-24 11:43:32 -0500625 if (omap_dmm->irq > 0)
Andy Gross71e88312011-12-05 19:19:21 -0600626 free_irq(omap_dmm->irq, omap_dmm);
627
Andy Gross5c137792012-03-05 10:48:39 -0600628 iounmap(omap_dmm->base);
Andy Gross71e88312011-12-05 19:19:21 -0600629 kfree(omap_dmm);
Andy Gross5c137792012-03-05 10:48:39 -0600630 omap_dmm = NULL;
Andy Gross71e88312011-12-05 19:19:21 -0600631 }
632
633 return 0;
634}
635
Andy Gross5c137792012-03-05 10:48:39 -0600636static int omap_dmm_probe(struct platform_device *dev)
Andy Gross71e88312011-12-05 19:19:21 -0600637{
638 int ret = -EFAULT, i;
639 struct tcm_area area = {0};
Andy Gross0f562d12012-10-11 23:06:43 -0500640 u32 hwinfo, pat_geom;
Andy Gross5c137792012-03-05 10:48:39 -0600641 struct resource *mem;
Andy Gross71e88312011-12-05 19:19:21 -0600642
643 omap_dmm = kzalloc(sizeof(*omap_dmm), GFP_KERNEL);
Joe Perches78110bb2013-02-11 09:41:29 -0800644 if (!omap_dmm)
Andy Gross71e88312011-12-05 19:19:21 -0600645 goto fail;
Andy Gross71e88312011-12-05 19:19:21 -0600646
Andy Grossef445932012-05-24 11:43:32 -0500647 /* initialize lists */
648 INIT_LIST_HEAD(&omap_dmm->alloc_head);
649 INIT_LIST_HEAD(&omap_dmm->idle_head);
650
Andy Grossfaaa0542012-10-12 11:18:11 -0500651 init_waitqueue_head(&omap_dmm->engine_queue);
652
Tomi Valkeinen7cb0d6c2014-09-25 19:24:29 +0000653 if (dev->dev.of_node) {
654 const struct of_device_id *match;
655
656 match = of_match_node(dmm_of_match, dev->dev.of_node);
657 if (!match) {
658 dev_err(&dev->dev, "failed to find matching device node\n");
Christophe JAILLET8677b1a2017-09-24 08:01:03 +0200659 ret = -ENODEV;
660 goto fail;
Tomi Valkeinen7cb0d6c2014-09-25 19:24:29 +0000661 }
662
663 omap_dmm->plat_data = match->data;
664 }
665
Andy Gross71e88312011-12-05 19:19:21 -0600666 /* lookup hwmod data - base address and irq */
Andy Gross5c137792012-03-05 10:48:39 -0600667 mem = platform_get_resource(dev, IORESOURCE_MEM, 0);
668 if (!mem) {
669 dev_err(&dev->dev, "failed to get base address resource\n");
Andy Gross71e88312011-12-05 19:19:21 -0600670 goto fail;
671 }
672
Andy Gross5c137792012-03-05 10:48:39 -0600673 omap_dmm->base = ioremap(mem->start, SZ_2K);
674
675 if (!omap_dmm->base) {
676 dev_err(&dev->dev, "failed to get dmm base address\n");
677 goto fail;
678 }
679
680 omap_dmm->irq = platform_get_irq(dev, 0);
681 if (omap_dmm->irq < 0) {
682 dev_err(&dev->dev, "failed to get IRQ resource\n");
683 goto fail;
684 }
685
686 omap_dmm->dev = &dev->dev;
687
Tomi Valkeinen8e54adf2015-08-07 14:31:28 +0300688 hwinfo = dmm_read(omap_dmm, DMM_PAT_HWINFO);
Andy Gross71e88312011-12-05 19:19:21 -0600689 omap_dmm->num_engines = (hwinfo >> 24) & 0x1F;
690 omap_dmm->num_lut = (hwinfo >> 16) & 0x1F;
691 omap_dmm->container_width = 256;
692 omap_dmm->container_height = 128;
693
Andy Grossfaaa0542012-10-12 11:18:11 -0500694 atomic_set(&omap_dmm->engine_counter, omap_dmm->num_engines);
695
Andy Gross71e88312011-12-05 19:19:21 -0600696 /* read out actual LUT width and height */
Tomi Valkeinen8e54adf2015-08-07 14:31:28 +0300697 pat_geom = dmm_read(omap_dmm, DMM_PAT_GEOMETRY);
Andy Gross71e88312011-12-05 19:19:21 -0600698 omap_dmm->lut_width = ((pat_geom >> 16) & 0xF) << 5;
699 omap_dmm->lut_height = ((pat_geom >> 24) & 0xF) << 5;
700
Andy Grossc6b7ae552012-12-19 14:53:38 -0600701 /* increment LUT by one if on OMAP5 */
702 /* LUT has twice the height, and is split into a separate container */
703 if (omap_dmm->lut_height != omap_dmm->container_height)
704 omap_dmm->num_lut++;
705
Andy Gross71e88312011-12-05 19:19:21 -0600706 /* initialize DMM registers */
Tomi Valkeinen8e54adf2015-08-07 14:31:28 +0300707 dmm_write(omap_dmm, 0x88888888, DMM_PAT_VIEW__0);
708 dmm_write(omap_dmm, 0x88888888, DMM_PAT_VIEW__1);
709 dmm_write(omap_dmm, 0x80808080, DMM_PAT_VIEW_MAP__0);
710 dmm_write(omap_dmm, 0x80000000, DMM_PAT_VIEW_MAP_BASE);
711 dmm_write(omap_dmm, 0x88888888, DMM_TILER_OR__0);
712 dmm_write(omap_dmm, 0x88888888, DMM_TILER_OR__1);
Andy Gross71e88312011-12-05 19:19:21 -0600713
714 ret = request_irq(omap_dmm->irq, omap_dmm_irq_handler, IRQF_SHARED,
715 "omap_dmm_irq_handler", omap_dmm);
716
717 if (ret) {
Andy Gross5c137792012-03-05 10:48:39 -0600718 dev_err(&dev->dev, "couldn't register IRQ %d, error %d\n",
Andy Gross71e88312011-12-05 19:19:21 -0600719 omap_dmm->irq, ret);
720 omap_dmm->irq = -1;
721 goto fail;
722 }
723
Rob Clarka6a91822011-12-09 23:26:08 -0600724 /* Enable all interrupts for each refill engine except
725 * ERR_LUT_MISS<n> (which is just advisory, and we don't care
726 * about because we want to be able to refill live scanout
727 * buffers for accelerated pan/scroll) and FILL_DSC<n> which
728 * we just generally don't care about.
729 */
Tomi Valkeinen8e54adf2015-08-07 14:31:28 +0300730 dmm_write(omap_dmm, 0x7e7e7e7e, DMM_PAT_IRQENABLE_SET);
Andy Gross71e88312011-12-05 19:19:21 -0600731
Andy Gross71e88312011-12-05 19:19:21 -0600732 omap_dmm->dummy_page = alloc_page(GFP_KERNEL | __GFP_DMA32);
733 if (!omap_dmm->dummy_page) {
Andy Gross5c137792012-03-05 10:48:39 -0600734 dev_err(&dev->dev, "could not allocate dummy page\n");
Andy Gross71e88312011-12-05 19:19:21 -0600735 ret = -ENOMEM;
736 goto fail;
737 }
Andy Gross5c137792012-03-05 10:48:39 -0600738
739 /* set dma mask for device */
Russell Kingd6cfaab2013-06-10 18:41:59 +0100740 ret = dma_set_coherent_mask(&dev->dev, DMA_BIT_MASK(32));
741 if (ret)
742 goto fail;
Andy Gross5c137792012-03-05 10:48:39 -0600743
Andy Gross71e88312011-12-05 19:19:21 -0600744 omap_dmm->dummy_pa = page_to_phys(omap_dmm->dummy_page);
745
746 /* alloc refill memory */
Luis R. Rodriguezf6e45662016-01-22 18:34:22 -0800747 omap_dmm->refill_va = dma_alloc_wc(&dev->dev,
748 REFILL_BUFFER_SIZE * omap_dmm->num_engines,
749 &omap_dmm->refill_pa, GFP_KERNEL);
Andy Gross71e88312011-12-05 19:19:21 -0600750 if (!omap_dmm->refill_va) {
Andy Gross5c137792012-03-05 10:48:39 -0600751 dev_err(&dev->dev, "could not allocate refill memory\n");
Andy Gross71e88312011-12-05 19:19:21 -0600752 goto fail;
753 }
754
755 /* alloc engines */
Joe Perches78110bb2013-02-11 09:41:29 -0800756 omap_dmm->engines = kcalloc(omap_dmm->num_engines,
Laurent Pinchartd501b122016-12-12 11:57:24 +0200757 sizeof(*omap_dmm->engines), GFP_KERNEL);
Andy Gross71e88312011-12-05 19:19:21 -0600758 if (!omap_dmm->engines) {
Andy Gross71e88312011-12-05 19:19:21 -0600759 ret = -ENOMEM;
760 goto fail;
761 }
762
Andy Gross71e88312011-12-05 19:19:21 -0600763 for (i = 0; i < omap_dmm->num_engines; i++) {
764 omap_dmm->engines[i].id = i;
765 omap_dmm->engines[i].dmm = omap_dmm;
766 omap_dmm->engines[i].refill_va = omap_dmm->refill_va +
767 (REFILL_BUFFER_SIZE * i);
768 omap_dmm->engines[i].refill_pa = omap_dmm->refill_pa +
769 (REFILL_BUFFER_SIZE * i);
Tomi Valkeinen74395072014-12-17 14:34:23 +0200770 init_completion(&omap_dmm->engines[i].compl);
Andy Gross71e88312011-12-05 19:19:21 -0600771
772 list_add(&omap_dmm->engines[i].idle_node, &omap_dmm->idle_head);
773 }
774
Joe Perches78110bb2013-02-11 09:41:29 -0800775 omap_dmm->tcm = kcalloc(omap_dmm->num_lut, sizeof(*omap_dmm->tcm),
Andy Gross71e88312011-12-05 19:19:21 -0600776 GFP_KERNEL);
777 if (!omap_dmm->tcm) {
Andy Gross71e88312011-12-05 19:19:21 -0600778 ret = -ENOMEM;
779 goto fail;
780 }
781
782 /* init containers */
Andy Grossc6b7ae552012-12-19 14:53:38 -0600783 /* Each LUT is associated with a TCM (container manager). We use the
784 lut_id to denote the lut_id used to identify the correct LUT for
785 programming during reill operations */
Andy Gross71e88312011-12-05 19:19:21 -0600786 for (i = 0; i < omap_dmm->num_lut; i++) {
787 omap_dmm->tcm[i] = sita_init(omap_dmm->container_width,
Andy Gross0d6fa532015-08-12 11:24:38 +0300788 omap_dmm->container_height);
Andy Gross71e88312011-12-05 19:19:21 -0600789
790 if (!omap_dmm->tcm[i]) {
Andy Gross5c137792012-03-05 10:48:39 -0600791 dev_err(&dev->dev, "failed to allocate container\n");
Andy Gross71e88312011-12-05 19:19:21 -0600792 ret = -ENOMEM;
793 goto fail;
794 }
795
796 omap_dmm->tcm[i]->lut_id = i;
797 }
798
799 /* assign access mode containers to applicable tcm container */
800 /* OMAP 4 has 1 container for all 4 views */
Andy Grossc6b7ae552012-12-19 14:53:38 -0600801 /* OMAP 5 has 2 containers, 1 for 2D and 1 for 1D */
Andy Gross71e88312011-12-05 19:19:21 -0600802 containers[TILFMT_8BIT] = omap_dmm->tcm[0];
803 containers[TILFMT_16BIT] = omap_dmm->tcm[0];
804 containers[TILFMT_32BIT] = omap_dmm->tcm[0];
Andy Grossc6b7ae552012-12-19 14:53:38 -0600805
806 if (omap_dmm->container_height != omap_dmm->lut_height) {
807 /* second LUT is used for PAGE mode. Programming must use
808 y offset that is added to all y coordinates. LUT id is still
809 0, because it is the same LUT, just the upper 128 lines */
810 containers[TILFMT_PAGE] = omap_dmm->tcm[1];
811 omap_dmm->tcm[1]->y_offset = OMAP5_LUT_OFFSET;
812 omap_dmm->tcm[1]->lut_id = 0;
813 } else {
814 containers[TILFMT_PAGE] = omap_dmm->tcm[0];
815 }
Andy Gross71e88312011-12-05 19:19:21 -0600816
Andy Gross71e88312011-12-05 19:19:21 -0600817 area = (struct tcm_area) {
Andy Gross71e88312011-12-05 19:19:21 -0600818 .tcm = NULL,
819 .p1.x = omap_dmm->container_width - 1,
820 .p1.y = omap_dmm->container_height - 1,
821 };
822
Andy Gross71e88312011-12-05 19:19:21 -0600823 /* initialize all LUTs to dummy page entries */
824 for (i = 0; i < omap_dmm->num_lut; i++) {
825 area.tcm = omap_dmm->tcm[i];
Rob Clarka6a91822011-12-09 23:26:08 -0600826 if (fill(&area, NULL, 0, 0, true))
Andy Gross71e88312011-12-05 19:19:21 -0600827 dev_err(omap_dmm->dev, "refill failed");
828 }
829
830 dev_info(omap_dmm->dev, "initialized all PAT entries\n");
831
832 return 0;
833
834fail:
Andy Grossef445932012-05-24 11:43:32 -0500835 if (omap_dmm_remove(dev))
836 dev_err(&dev->dev, "cleanup failed\n");
Andy Gross71e88312011-12-05 19:19:21 -0600837 return ret;
838}
Andy Gross6169a1482011-12-15 21:05:17 -0600839
840/*
841 * debugfs support
842 */
843
844#ifdef CONFIG_DEBUG_FS
845
846static const char *alphabet = "abcdefghijklmnopqrstuvwxyz"
847 "ABCDEFGHIJKLMNOPQRSTUVWXYZ0123456789";
848static const char *special = ".,:;'\"`~!^-+";
849
850static void fill_map(char **map, int xdiv, int ydiv, struct tcm_area *a,
851 char c, bool ovw)
852{
853 int x, y;
854 for (y = a->p0.y / ydiv; y <= a->p1.y / ydiv; y++)
855 for (x = a->p0.x / xdiv; x <= a->p1.x / xdiv; x++)
856 if (map[y][x] == ' ' || ovw)
857 map[y][x] = c;
858}
859
860static void fill_map_pt(char **map, int xdiv, int ydiv, struct tcm_pt *p,
861 char c)
862{
863 map[p->y / ydiv][p->x / xdiv] = c;
864}
865
866static char read_map_pt(char **map, int xdiv, int ydiv, struct tcm_pt *p)
867{
868 return map[p->y / ydiv][p->x / xdiv];
869}
870
871static int map_width(int xdiv, int x0, int x1)
872{
873 return (x1 / xdiv) - (x0 / xdiv) + 1;
874}
875
876static void text_map(char **map, int xdiv, char *nice, int yd, int x0, int x1)
877{
878 char *p = map[yd] + (x0 / xdiv);
879 int w = (map_width(xdiv, x0, x1) - strlen(nice)) / 2;
880 if (w >= 0) {
881 p += w;
882 while (*nice)
883 *p++ = *nice++;
884 }
885}
886
887static void map_1d_info(char **map, int xdiv, int ydiv, char *nice,
888 struct tcm_area *a)
889{
890 sprintf(nice, "%dK", tcm_sizeof(*a) * 4);
891 if (a->p0.y + 1 < a->p1.y) {
892 text_map(map, xdiv, nice, (a->p0.y + a->p1.y) / 2 / ydiv, 0,
893 256 - 1);
894 } else if (a->p0.y < a->p1.y) {
895 if (strlen(nice) < map_width(xdiv, a->p0.x, 256 - 1))
896 text_map(map, xdiv, nice, a->p0.y / ydiv,
897 a->p0.x + xdiv, 256 - 1);
898 else if (strlen(nice) < map_width(xdiv, 0, a->p1.x))
899 text_map(map, xdiv, nice, a->p1.y / ydiv,
900 0, a->p1.y - xdiv);
901 } else if (strlen(nice) + 1 < map_width(xdiv, a->p0.x, a->p1.x)) {
902 text_map(map, xdiv, nice, a->p0.y / ydiv, a->p0.x, a->p1.x);
903 }
904}
905
906static void map_2d_info(char **map, int xdiv, int ydiv, char *nice,
907 struct tcm_area *a)
908{
909 sprintf(nice, "(%d*%d)", tcm_awidth(*a), tcm_aheight(*a));
910 if (strlen(nice) + 1 < map_width(xdiv, a->p0.x, a->p1.x))
911 text_map(map, xdiv, nice, (a->p0.y + a->p1.y) / 2 / ydiv,
912 a->p0.x, a->p1.x);
913}
914
915int tiler_map_show(struct seq_file *s, void *arg)
916{
917 int xdiv = 2, ydiv = 1;
918 char **map = NULL, *global_map;
919 struct tiler_block *block;
920 struct tcm_area a, p;
921 int i;
922 const char *m2d = alphabet;
923 const char *a2d = special;
924 const char *m2dp = m2d, *a2dp = a2d;
925 char nice[128];
Andy Gross02646fb2012-03-05 10:48:38 -0600926 int h_adj;
927 int w_adj;
Andy Gross6169a1482011-12-15 21:05:17 -0600928 unsigned long flags;
Andy Grossc6b7ae552012-12-19 14:53:38 -0600929 int lut_idx;
930
Andy Gross6169a1482011-12-15 21:05:17 -0600931
Andy Gross02646fb2012-03-05 10:48:38 -0600932 if (!omap_dmm) {
933 /* early return if dmm/tiler device is not initialized */
934 return 0;
935 }
936
Andy Grossc6b7ae552012-12-19 14:53:38 -0600937 h_adj = omap_dmm->container_height / ydiv;
938 w_adj = omap_dmm->container_width / xdiv;
Andy Gross02646fb2012-03-05 10:48:38 -0600939
Andy Grossc6b7ae552012-12-19 14:53:38 -0600940 map = kmalloc(h_adj * sizeof(*map), GFP_KERNEL);
941 global_map = kmalloc((w_adj + 1) * h_adj, GFP_KERNEL);
Andy Gross6169a1482011-12-15 21:05:17 -0600942
943 if (!map || !global_map)
944 goto error;
945
Andy Grossc6b7ae552012-12-19 14:53:38 -0600946 for (lut_idx = 0; lut_idx < omap_dmm->num_lut; lut_idx++) {
Dan Carpentere1e9c902013-08-22 15:42:50 +0300947 memset(map, 0, h_adj * sizeof(*map));
Andy Grossc6b7ae552012-12-19 14:53:38 -0600948 memset(global_map, ' ', (w_adj + 1) * h_adj);
Andy Gross6169a1482011-12-15 21:05:17 -0600949
Andy Grossc6b7ae552012-12-19 14:53:38 -0600950 for (i = 0; i < omap_dmm->container_height; i++) {
951 map[i] = global_map + i * (w_adj + 1);
952 map[i][w_adj] = 0;
Andy Gross6169a1482011-12-15 21:05:17 -0600953 }
Andy Gross6169a1482011-12-15 21:05:17 -0600954
Andy Grossc6b7ae552012-12-19 14:53:38 -0600955 spin_lock_irqsave(&list_lock, flags);
Andy Gross6169a1482011-12-15 21:05:17 -0600956
Andy Grossc6b7ae552012-12-19 14:53:38 -0600957 list_for_each_entry(block, &omap_dmm->alloc_head, alloc_node) {
958 if (block->area.tcm == omap_dmm->tcm[lut_idx]) {
959 if (block->fmt != TILFMT_PAGE) {
960 fill_map(map, xdiv, ydiv, &block->area,
961 *m2dp, true);
962 if (!*++a2dp)
963 a2dp = a2d;
964 if (!*++m2dp)
965 m2dp = m2d;
966 map_2d_info(map, xdiv, ydiv, nice,
967 &block->area);
968 } else {
969 bool start = read_map_pt(map, xdiv,
970 ydiv, &block->area.p0) == ' ';
971 bool end = read_map_pt(map, xdiv, ydiv,
972 &block->area.p1) == ' ';
973
974 tcm_for_each_slice(a, block->area, p)
975 fill_map(map, xdiv, ydiv, &a,
976 '=', true);
977 fill_map_pt(map, xdiv, ydiv,
978 &block->area.p0,
979 start ? '<' : 'X');
980 fill_map_pt(map, xdiv, ydiv,
981 &block->area.p1,
982 end ? '>' : 'X');
983 map_1d_info(map, xdiv, ydiv, nice,
984 &block->area);
985 }
986 }
987 }
988
989 spin_unlock_irqrestore(&list_lock, flags);
990
991 if (s) {
992 seq_printf(s, "CONTAINER %d DUMP BEGIN\n", lut_idx);
993 for (i = 0; i < 128; i++)
994 seq_printf(s, "%03d:%s\n", i, map[i]);
995 seq_printf(s, "CONTAINER %d DUMP END\n", lut_idx);
996 } else {
997 dev_dbg(omap_dmm->dev, "CONTAINER %d DUMP BEGIN\n",
998 lut_idx);
999 for (i = 0; i < 128; i++)
1000 dev_dbg(omap_dmm->dev, "%03d:%s\n", i, map[i]);
1001 dev_dbg(omap_dmm->dev, "CONTAINER %d DUMP END\n",
1002 lut_idx);
1003 }
Andy Gross6169a1482011-12-15 21:05:17 -06001004 }
1005
1006error:
1007 kfree(map);
1008 kfree(global_map);
1009
1010 return 0;
1011}
1012#endif
Andy Gross5c137792012-03-05 10:48:39 -06001013
Grygorii Strashko1d601da2015-02-25 20:08:20 +02001014#ifdef CONFIG_PM_SLEEP
Andy Grosse78edba2012-12-19 14:53:37 -06001015static int omap_dmm_resume(struct device *dev)
1016{
1017 struct tcm_area area;
1018 int i;
1019
1020 if (!omap_dmm)
1021 return -ENODEV;
1022
1023 area = (struct tcm_area) {
Andy Grosse78edba2012-12-19 14:53:37 -06001024 .tcm = NULL,
1025 .p1.x = omap_dmm->container_width - 1,
1026 .p1.y = omap_dmm->container_height - 1,
1027 };
1028
1029 /* initialize all LUTs to dummy page entries */
1030 for (i = 0; i < omap_dmm->num_lut; i++) {
1031 area.tcm = omap_dmm->tcm[i];
1032 if (fill(&area, NULL, 0, 0, true))
1033 dev_err(dev, "refill failed");
1034 }
1035
1036 return 0;
1037}
Andy Grosse78edba2012-12-19 14:53:37 -06001038#endif
1039
Grygorii Strashko1d601da2015-02-25 20:08:20 +02001040static SIMPLE_DEV_PM_OPS(omap_dmm_pm_ops, NULL, omap_dmm_resume);
1041
Archit Taneja3d232342013-10-15 12:34:20 +05301042#if defined(CONFIG_OF)
Tomi Valkeinen7cb0d6c2014-09-25 19:24:29 +00001043static const struct dmm_platform_data dmm_omap4_platform_data = {
1044 .cpu_cache_flags = OMAP_BO_WC,
1045};
1046
1047static const struct dmm_platform_data dmm_omap5_platform_data = {
1048 .cpu_cache_flags = OMAP_BO_UNCACHED,
1049};
1050
Archit Taneja3d232342013-10-15 12:34:20 +05301051static const struct of_device_id dmm_of_match[] = {
Tomi Valkeinen7cb0d6c2014-09-25 19:24:29 +00001052 {
1053 .compatible = "ti,omap4-dmm",
1054 .data = &dmm_omap4_platform_data,
1055 },
1056 {
1057 .compatible = "ti,omap5-dmm",
1058 .data = &dmm_omap5_platform_data,
1059 },
Archit Taneja3d232342013-10-15 12:34:20 +05301060 {},
1061};
1062#endif
1063
Andy Gross5c137792012-03-05 10:48:39 -06001064struct platform_driver omap_dmm_driver = {
1065 .probe = omap_dmm_probe,
1066 .remove = omap_dmm_remove,
1067 .driver = {
1068 .owner = THIS_MODULE,
1069 .name = DMM_DRIVER_NAME,
Archit Taneja3d232342013-10-15 12:34:20 +05301070 .of_match_table = of_match_ptr(dmm_of_match),
Andy Grosse78edba2012-12-19 14:53:37 -06001071 .pm = &omap_dmm_pm_ops,
Andy Gross5c137792012-03-05 10:48:39 -06001072 },
1073};
1074
1075MODULE_LICENSE("GPL v2");
1076MODULE_AUTHOR("Andy Gross <andy.gross@ti.com>");
1077MODULE_DESCRIPTION("OMAP DMM/Tiler Driver");