blob: 76ed6df0fe536dd4cd846406a51057b998867bab [file] [log] [blame]
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001/*
2 * Broadcom GENET (Gigabit Ethernet) controller driver
3 *
4 * Copyright (c) 2014 Broadcom Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
Florian Fainelli1c1008c2014-02-13 16:08:47 -08009 */
10
11#define pr_fmt(fmt) "bcmgenet: " fmt
12
13#include <linux/kernel.h>
14#include <linux/module.h>
15#include <linux/sched.h>
16#include <linux/types.h>
17#include <linux/fcntl.h>
18#include <linux/interrupt.h>
19#include <linux/string.h>
20#include <linux/if_ether.h>
21#include <linux/init.h>
22#include <linux/errno.h>
23#include <linux/delay.h>
24#include <linux/platform_device.h>
25#include <linux/dma-mapping.h>
26#include <linux/pm.h>
27#include <linux/clk.h>
Florian Fainelli1c1008c2014-02-13 16:08:47 -080028#include <linux/of.h>
29#include <linux/of_address.h>
30#include <linux/of_irq.h>
31#include <linux/of_net.h>
32#include <linux/of_platform.h>
33#include <net/arp.h>
34
35#include <linux/mii.h>
36#include <linux/ethtool.h>
37#include <linux/netdevice.h>
38#include <linux/inetdevice.h>
39#include <linux/etherdevice.h>
40#include <linux/skbuff.h>
41#include <linux/in.h>
42#include <linux/ip.h>
43#include <linux/ipv6.h>
44#include <linux/phy.h>
Petri Gyntherb0ba5122014-12-01 16:18:08 -080045#include <linux/platform_data/bcmgenet.h>
Florian Fainelli1c1008c2014-02-13 16:08:47 -080046
47#include <asm/unaligned.h>
48
49#include "bcmgenet.h"
50
51/* Maximum number of hardware queues, downsized if needed */
52#define GENET_MAX_MQ_CNT 4
53
54/* Default highest priority queue for multi queue support */
55#define GENET_Q0_PRIORITY 0
56
Petri Gynther3feafa02015-03-05 17:40:14 -080057#define GENET_Q16_RX_BD_CNT \
58 (TOTAL_DESC - priv->hw_params->rx_queues * priv->hw_params->rx_bds_per_q)
Petri Gynther51a966a2015-02-23 11:00:46 -080059#define GENET_Q16_TX_BD_CNT \
60 (TOTAL_DESC - priv->hw_params->tx_queues * priv->hw_params->tx_bds_per_q)
Florian Fainelli1c1008c2014-02-13 16:08:47 -080061
62#define RX_BUF_LENGTH 2048
63#define SKB_ALIGNMENT 32
64
65/* Tx/Rx DMA register offset, skip 256 descriptors */
66#define WORDS_PER_BD(p) (p->hw_params->words_per_bd)
67#define DMA_DESC_SIZE (WORDS_PER_BD(priv) * sizeof(u32))
68
69#define GENET_TDMA_REG_OFF (priv->hw_params->tdma_offset + \
70 TOTAL_DESC * DMA_DESC_SIZE)
71
72#define GENET_RDMA_REG_OFF (priv->hw_params->rdma_offset + \
73 TOTAL_DESC * DMA_DESC_SIZE)
74
75static inline void dmadesc_set_length_status(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -070076 void __iomem *d, u32 value)
Florian Fainelli1c1008c2014-02-13 16:08:47 -080077{
78 __raw_writel(value, d + DMA_DESC_LENGTH_STATUS);
79}
80
81static inline u32 dmadesc_get_length_status(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -070082 void __iomem *d)
Florian Fainelli1c1008c2014-02-13 16:08:47 -080083{
84 return __raw_readl(d + DMA_DESC_LENGTH_STATUS);
85}
86
87static inline void dmadesc_set_addr(struct bcmgenet_priv *priv,
88 void __iomem *d,
89 dma_addr_t addr)
90{
91 __raw_writel(lower_32_bits(addr), d + DMA_DESC_ADDRESS_LO);
92
93 /* Register writes to GISB bus can take couple hundred nanoseconds
94 * and are done for each packet, save these expensive writes unless
Brian Norris7fc527f2014-07-29 14:34:14 -070095 * the platform is explicitly configured for 64-bits/LPAE.
Florian Fainelli1c1008c2014-02-13 16:08:47 -080096 */
97#ifdef CONFIG_PHYS_ADDR_T_64BIT
98 if (priv->hw_params->flags & GENET_HAS_40BITS)
99 __raw_writel(upper_32_bits(addr), d + DMA_DESC_ADDRESS_HI);
100#endif
101}
102
103/* Combined address + length/status setter */
104static inline void dmadesc_set(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700105 void __iomem *d, dma_addr_t addr, u32 val)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800106{
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800107 dmadesc_set_addr(priv, d, addr);
Petri Gynther7ee40622016-04-05 14:00:01 -0700108 dmadesc_set_length_status(priv, d, val);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800109}
110
111static inline dma_addr_t dmadesc_get_addr(struct bcmgenet_priv *priv,
112 void __iomem *d)
113{
114 dma_addr_t addr;
115
116 addr = __raw_readl(d + DMA_DESC_ADDRESS_LO);
117
118 /* Register writes to GISB bus can take couple hundred nanoseconds
119 * and are done for each packet, save these expensive writes unless
Brian Norris7fc527f2014-07-29 14:34:14 -0700120 * the platform is explicitly configured for 64-bits/LPAE.
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800121 */
122#ifdef CONFIG_PHYS_ADDR_T_64BIT
123 if (priv->hw_params->flags & GENET_HAS_40BITS)
124 addr |= (u64)__raw_readl(d + DMA_DESC_ADDRESS_HI) << 32;
125#endif
126 return addr;
127}
128
129#define GENET_VER_FMT "%1d.%1d EPHY: 0x%04x"
130
131#define GENET_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | \
132 NETIF_MSG_LINK)
133
134static inline u32 bcmgenet_rbuf_ctrl_get(struct bcmgenet_priv *priv)
135{
136 if (GENET_IS_V1(priv))
137 return bcmgenet_rbuf_readl(priv, RBUF_FLUSH_CTRL_V1);
138 else
139 return bcmgenet_sys_readl(priv, SYS_RBUF_FLUSH_CTRL);
140}
141
142static inline void bcmgenet_rbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
143{
144 if (GENET_IS_V1(priv))
145 bcmgenet_rbuf_writel(priv, val, RBUF_FLUSH_CTRL_V1);
146 else
147 bcmgenet_sys_writel(priv, val, SYS_RBUF_FLUSH_CTRL);
148}
149
150/* These macros are defined to deal with register map change
151 * between GENET1.1 and GENET2. Only those currently being used
152 * by driver are defined.
153 */
154static inline u32 bcmgenet_tbuf_ctrl_get(struct bcmgenet_priv *priv)
155{
156 if (GENET_IS_V1(priv))
157 return bcmgenet_rbuf_readl(priv, TBUF_CTRL_V1);
158 else
159 return __raw_readl(priv->base +
160 priv->hw_params->tbuf_offset + TBUF_CTRL);
161}
162
163static inline void bcmgenet_tbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
164{
165 if (GENET_IS_V1(priv))
166 bcmgenet_rbuf_writel(priv, val, TBUF_CTRL_V1);
167 else
168 __raw_writel(val, priv->base +
169 priv->hw_params->tbuf_offset + TBUF_CTRL);
170}
171
172static inline u32 bcmgenet_bp_mc_get(struct bcmgenet_priv *priv)
173{
174 if (GENET_IS_V1(priv))
175 return bcmgenet_rbuf_readl(priv, TBUF_BP_MC_V1);
176 else
177 return __raw_readl(priv->base +
178 priv->hw_params->tbuf_offset + TBUF_BP_MC);
179}
180
181static inline void bcmgenet_bp_mc_set(struct bcmgenet_priv *priv, u32 val)
182{
183 if (GENET_IS_V1(priv))
184 bcmgenet_rbuf_writel(priv, val, TBUF_BP_MC_V1);
185 else
186 __raw_writel(val, priv->base +
187 priv->hw_params->tbuf_offset + TBUF_BP_MC);
188}
189
190/* RX/TX DMA register accessors */
191enum dma_reg {
192 DMA_RING_CFG = 0,
193 DMA_CTRL,
194 DMA_STATUS,
195 DMA_SCB_BURST_SIZE,
196 DMA_ARB_CTRL,
Petri Gynther37742162014-10-07 09:30:01 -0700197 DMA_PRIORITY_0,
198 DMA_PRIORITY_1,
199 DMA_PRIORITY_2,
Petri Gynther0034de42015-03-13 14:45:00 -0700200 DMA_INDEX2RING_0,
201 DMA_INDEX2RING_1,
202 DMA_INDEX2RING_2,
203 DMA_INDEX2RING_3,
204 DMA_INDEX2RING_4,
205 DMA_INDEX2RING_5,
206 DMA_INDEX2RING_6,
207 DMA_INDEX2RING_7,
Florian Fainelli4a296452015-09-16 16:47:40 -0700208 DMA_RING0_TIMEOUT,
209 DMA_RING1_TIMEOUT,
210 DMA_RING2_TIMEOUT,
211 DMA_RING3_TIMEOUT,
212 DMA_RING4_TIMEOUT,
213 DMA_RING5_TIMEOUT,
214 DMA_RING6_TIMEOUT,
215 DMA_RING7_TIMEOUT,
216 DMA_RING8_TIMEOUT,
217 DMA_RING9_TIMEOUT,
218 DMA_RING10_TIMEOUT,
219 DMA_RING11_TIMEOUT,
220 DMA_RING12_TIMEOUT,
221 DMA_RING13_TIMEOUT,
222 DMA_RING14_TIMEOUT,
223 DMA_RING15_TIMEOUT,
224 DMA_RING16_TIMEOUT,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800225};
226
227static const u8 bcmgenet_dma_regs_v3plus[] = {
228 [DMA_RING_CFG] = 0x00,
229 [DMA_CTRL] = 0x04,
230 [DMA_STATUS] = 0x08,
231 [DMA_SCB_BURST_SIZE] = 0x0C,
232 [DMA_ARB_CTRL] = 0x2C,
Petri Gynther37742162014-10-07 09:30:01 -0700233 [DMA_PRIORITY_0] = 0x30,
234 [DMA_PRIORITY_1] = 0x34,
235 [DMA_PRIORITY_2] = 0x38,
Florian Fainelli4a296452015-09-16 16:47:40 -0700236 [DMA_RING0_TIMEOUT] = 0x2C,
237 [DMA_RING1_TIMEOUT] = 0x30,
238 [DMA_RING2_TIMEOUT] = 0x34,
239 [DMA_RING3_TIMEOUT] = 0x38,
240 [DMA_RING4_TIMEOUT] = 0x3c,
241 [DMA_RING5_TIMEOUT] = 0x40,
242 [DMA_RING6_TIMEOUT] = 0x44,
243 [DMA_RING7_TIMEOUT] = 0x48,
244 [DMA_RING8_TIMEOUT] = 0x4c,
245 [DMA_RING9_TIMEOUT] = 0x50,
246 [DMA_RING10_TIMEOUT] = 0x54,
247 [DMA_RING11_TIMEOUT] = 0x58,
248 [DMA_RING12_TIMEOUT] = 0x5c,
249 [DMA_RING13_TIMEOUT] = 0x60,
250 [DMA_RING14_TIMEOUT] = 0x64,
251 [DMA_RING15_TIMEOUT] = 0x68,
252 [DMA_RING16_TIMEOUT] = 0x6C,
Petri Gynther0034de42015-03-13 14:45:00 -0700253 [DMA_INDEX2RING_0] = 0x70,
254 [DMA_INDEX2RING_1] = 0x74,
255 [DMA_INDEX2RING_2] = 0x78,
256 [DMA_INDEX2RING_3] = 0x7C,
257 [DMA_INDEX2RING_4] = 0x80,
258 [DMA_INDEX2RING_5] = 0x84,
259 [DMA_INDEX2RING_6] = 0x88,
260 [DMA_INDEX2RING_7] = 0x8C,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800261};
262
263static const u8 bcmgenet_dma_regs_v2[] = {
264 [DMA_RING_CFG] = 0x00,
265 [DMA_CTRL] = 0x04,
266 [DMA_STATUS] = 0x08,
267 [DMA_SCB_BURST_SIZE] = 0x0C,
268 [DMA_ARB_CTRL] = 0x30,
Petri Gynther37742162014-10-07 09:30:01 -0700269 [DMA_PRIORITY_0] = 0x34,
270 [DMA_PRIORITY_1] = 0x38,
271 [DMA_PRIORITY_2] = 0x3C,
Florian Fainelli4a296452015-09-16 16:47:40 -0700272 [DMA_RING0_TIMEOUT] = 0x2C,
273 [DMA_RING1_TIMEOUT] = 0x30,
274 [DMA_RING2_TIMEOUT] = 0x34,
275 [DMA_RING3_TIMEOUT] = 0x38,
276 [DMA_RING4_TIMEOUT] = 0x3c,
277 [DMA_RING5_TIMEOUT] = 0x40,
278 [DMA_RING6_TIMEOUT] = 0x44,
279 [DMA_RING7_TIMEOUT] = 0x48,
280 [DMA_RING8_TIMEOUT] = 0x4c,
281 [DMA_RING9_TIMEOUT] = 0x50,
282 [DMA_RING10_TIMEOUT] = 0x54,
283 [DMA_RING11_TIMEOUT] = 0x58,
284 [DMA_RING12_TIMEOUT] = 0x5c,
285 [DMA_RING13_TIMEOUT] = 0x60,
286 [DMA_RING14_TIMEOUT] = 0x64,
287 [DMA_RING15_TIMEOUT] = 0x68,
288 [DMA_RING16_TIMEOUT] = 0x6C,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800289};
290
291static const u8 bcmgenet_dma_regs_v1[] = {
292 [DMA_CTRL] = 0x00,
293 [DMA_STATUS] = 0x04,
294 [DMA_SCB_BURST_SIZE] = 0x0C,
295 [DMA_ARB_CTRL] = 0x30,
Petri Gynther37742162014-10-07 09:30:01 -0700296 [DMA_PRIORITY_0] = 0x34,
297 [DMA_PRIORITY_1] = 0x38,
298 [DMA_PRIORITY_2] = 0x3C,
Florian Fainelli4a296452015-09-16 16:47:40 -0700299 [DMA_RING0_TIMEOUT] = 0x2C,
300 [DMA_RING1_TIMEOUT] = 0x30,
301 [DMA_RING2_TIMEOUT] = 0x34,
302 [DMA_RING3_TIMEOUT] = 0x38,
303 [DMA_RING4_TIMEOUT] = 0x3c,
304 [DMA_RING5_TIMEOUT] = 0x40,
305 [DMA_RING6_TIMEOUT] = 0x44,
306 [DMA_RING7_TIMEOUT] = 0x48,
307 [DMA_RING8_TIMEOUT] = 0x4c,
308 [DMA_RING9_TIMEOUT] = 0x50,
309 [DMA_RING10_TIMEOUT] = 0x54,
310 [DMA_RING11_TIMEOUT] = 0x58,
311 [DMA_RING12_TIMEOUT] = 0x5c,
312 [DMA_RING13_TIMEOUT] = 0x60,
313 [DMA_RING14_TIMEOUT] = 0x64,
314 [DMA_RING15_TIMEOUT] = 0x68,
315 [DMA_RING16_TIMEOUT] = 0x6C,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800316};
317
318/* Set at runtime once bcmgenet version is known */
319static const u8 *bcmgenet_dma_regs;
320
321static inline struct bcmgenet_priv *dev_to_priv(struct device *dev)
322{
323 return netdev_priv(dev_get_drvdata(dev));
324}
325
326static inline u32 bcmgenet_tdma_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700327 enum dma_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800328{
329 return __raw_readl(priv->base + GENET_TDMA_REG_OFF +
330 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
331}
332
333static inline void bcmgenet_tdma_writel(struct bcmgenet_priv *priv,
334 u32 val, enum dma_reg r)
335{
336 __raw_writel(val, priv->base + GENET_TDMA_REG_OFF +
337 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
338}
339
340static inline u32 bcmgenet_rdma_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700341 enum dma_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800342{
343 return __raw_readl(priv->base + GENET_RDMA_REG_OFF +
344 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
345}
346
347static inline void bcmgenet_rdma_writel(struct bcmgenet_priv *priv,
348 u32 val, enum dma_reg r)
349{
350 __raw_writel(val, priv->base + GENET_RDMA_REG_OFF +
351 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
352}
353
354/* RDMA/TDMA ring registers and accessors
355 * we merge the common fields and just prefix with T/D the registers
356 * having different meaning depending on the direction
357 */
358enum dma_ring_reg {
359 TDMA_READ_PTR = 0,
360 RDMA_WRITE_PTR = TDMA_READ_PTR,
361 TDMA_READ_PTR_HI,
362 RDMA_WRITE_PTR_HI = TDMA_READ_PTR_HI,
363 TDMA_CONS_INDEX,
364 RDMA_PROD_INDEX = TDMA_CONS_INDEX,
365 TDMA_PROD_INDEX,
366 RDMA_CONS_INDEX = TDMA_PROD_INDEX,
367 DMA_RING_BUF_SIZE,
368 DMA_START_ADDR,
369 DMA_START_ADDR_HI,
370 DMA_END_ADDR,
371 DMA_END_ADDR_HI,
372 DMA_MBUF_DONE_THRESH,
373 TDMA_FLOW_PERIOD,
374 RDMA_XON_XOFF_THRESH = TDMA_FLOW_PERIOD,
375 TDMA_WRITE_PTR,
376 RDMA_READ_PTR = TDMA_WRITE_PTR,
377 TDMA_WRITE_PTR_HI,
378 RDMA_READ_PTR_HI = TDMA_WRITE_PTR_HI
379};
380
381/* GENET v4 supports 40-bits pointer addressing
382 * for obvious reasons the LO and HI word parts
383 * are contiguous, but this offsets the other
384 * registers.
385 */
386static const u8 genet_dma_ring_regs_v4[] = {
387 [TDMA_READ_PTR] = 0x00,
388 [TDMA_READ_PTR_HI] = 0x04,
389 [TDMA_CONS_INDEX] = 0x08,
390 [TDMA_PROD_INDEX] = 0x0C,
391 [DMA_RING_BUF_SIZE] = 0x10,
392 [DMA_START_ADDR] = 0x14,
393 [DMA_START_ADDR_HI] = 0x18,
394 [DMA_END_ADDR] = 0x1C,
395 [DMA_END_ADDR_HI] = 0x20,
396 [DMA_MBUF_DONE_THRESH] = 0x24,
397 [TDMA_FLOW_PERIOD] = 0x28,
398 [TDMA_WRITE_PTR] = 0x2C,
399 [TDMA_WRITE_PTR_HI] = 0x30,
400};
401
402static const u8 genet_dma_ring_regs_v123[] = {
403 [TDMA_READ_PTR] = 0x00,
404 [TDMA_CONS_INDEX] = 0x04,
405 [TDMA_PROD_INDEX] = 0x08,
406 [DMA_RING_BUF_SIZE] = 0x0C,
407 [DMA_START_ADDR] = 0x10,
408 [DMA_END_ADDR] = 0x14,
409 [DMA_MBUF_DONE_THRESH] = 0x18,
410 [TDMA_FLOW_PERIOD] = 0x1C,
411 [TDMA_WRITE_PTR] = 0x20,
412};
413
414/* Set at runtime once GENET version is known */
415static const u8 *genet_dma_ring_regs;
416
417static inline u32 bcmgenet_tdma_ring_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700418 unsigned int ring,
419 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800420{
421 return __raw_readl(priv->base + GENET_TDMA_REG_OFF +
422 (DMA_RING_SIZE * ring) +
423 genet_dma_ring_regs[r]);
424}
425
426static inline void bcmgenet_tdma_ring_writel(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700427 unsigned int ring, u32 val,
428 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800429{
430 __raw_writel(val, priv->base + GENET_TDMA_REG_OFF +
431 (DMA_RING_SIZE * ring) +
432 genet_dma_ring_regs[r]);
433}
434
435static inline u32 bcmgenet_rdma_ring_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700436 unsigned int ring,
437 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800438{
439 return __raw_readl(priv->base + GENET_RDMA_REG_OFF +
440 (DMA_RING_SIZE * ring) +
441 genet_dma_ring_regs[r]);
442}
443
444static inline void bcmgenet_rdma_ring_writel(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700445 unsigned int ring, u32 val,
446 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800447{
448 __raw_writel(val, priv->base + GENET_RDMA_REG_OFF +
449 (DMA_RING_SIZE * ring) +
450 genet_dma_ring_regs[r]);
451}
452
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800453static int bcmgenet_set_rx_csum(struct net_device *dev,
454 netdev_features_t wanted)
455{
456 struct bcmgenet_priv *priv = netdev_priv(dev);
457 u32 rbuf_chk_ctrl;
458 bool rx_csum_en;
459
460 rx_csum_en = !!(wanted & NETIF_F_RXCSUM);
461
462 rbuf_chk_ctrl = bcmgenet_rbuf_readl(priv, RBUF_CHK_CTRL);
463
464 /* enable rx checksumming */
465 if (rx_csum_en)
466 rbuf_chk_ctrl |= RBUF_RXCHK_EN;
467 else
468 rbuf_chk_ctrl &= ~RBUF_RXCHK_EN;
469 priv->desc_rxchk_en = rx_csum_en;
Florian Fainelliebe5e3c2014-03-26 21:18:39 -0700470
471 /* If UniMAC forwards CRC, we need to skip over it to get
472 * a valid CHK bit to be set in the per-packet status word
473 */
474 if (rx_csum_en && priv->crc_fwd_en)
475 rbuf_chk_ctrl |= RBUF_SKIP_FCS;
476 else
477 rbuf_chk_ctrl &= ~RBUF_SKIP_FCS;
478
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800479 bcmgenet_rbuf_writel(priv, rbuf_chk_ctrl, RBUF_CHK_CTRL);
480
481 return 0;
482}
483
484static int bcmgenet_set_tx_csum(struct net_device *dev,
485 netdev_features_t wanted)
486{
487 struct bcmgenet_priv *priv = netdev_priv(dev);
488 bool desc_64b_en;
489 u32 tbuf_ctrl, rbuf_ctrl;
490
491 tbuf_ctrl = bcmgenet_tbuf_ctrl_get(priv);
492 rbuf_ctrl = bcmgenet_rbuf_readl(priv, RBUF_CTRL);
493
494 desc_64b_en = !!(wanted & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM));
495
496 /* enable 64 bytes descriptor in both directions (RBUF and TBUF) */
497 if (desc_64b_en) {
498 tbuf_ctrl |= RBUF_64B_EN;
499 rbuf_ctrl |= RBUF_64B_EN;
500 } else {
501 tbuf_ctrl &= ~RBUF_64B_EN;
502 rbuf_ctrl &= ~RBUF_64B_EN;
503 }
504 priv->desc_64b_en = desc_64b_en;
505
506 bcmgenet_tbuf_ctrl_set(priv, tbuf_ctrl);
507 bcmgenet_rbuf_writel(priv, rbuf_ctrl, RBUF_CTRL);
508
509 return 0;
510}
511
512static int bcmgenet_set_features(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700513 netdev_features_t features)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800514{
515 netdev_features_t changed = features ^ dev->features;
516 netdev_features_t wanted = dev->wanted_features;
517 int ret = 0;
518
519 if (changed & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM))
520 ret = bcmgenet_set_tx_csum(dev, wanted);
521 if (changed & (NETIF_F_RXCSUM))
522 ret = bcmgenet_set_rx_csum(dev, wanted);
523
524 return ret;
525}
526
527static u32 bcmgenet_get_msglevel(struct net_device *dev)
528{
529 struct bcmgenet_priv *priv = netdev_priv(dev);
530
531 return priv->msg_enable;
532}
533
534static void bcmgenet_set_msglevel(struct net_device *dev, u32 level)
535{
536 struct bcmgenet_priv *priv = netdev_priv(dev);
537
538 priv->msg_enable = level;
539}
540
Florian Fainelli2f913072015-09-16 16:47:39 -0700541static int bcmgenet_get_coalesce(struct net_device *dev,
542 struct ethtool_coalesce *ec)
543{
544 struct bcmgenet_priv *priv = netdev_priv(dev);
545
546 ec->tx_max_coalesced_frames =
547 bcmgenet_tdma_ring_readl(priv, DESC_INDEX,
548 DMA_MBUF_DONE_THRESH);
Florian Fainelli4a296452015-09-16 16:47:40 -0700549 ec->rx_max_coalesced_frames =
550 bcmgenet_rdma_ring_readl(priv, DESC_INDEX,
551 DMA_MBUF_DONE_THRESH);
552 ec->rx_coalesce_usecs =
553 bcmgenet_rdma_readl(priv, DMA_RING16_TIMEOUT) * 8192 / 1000;
Florian Fainelli2f913072015-09-16 16:47:39 -0700554
555 return 0;
556}
557
558static int bcmgenet_set_coalesce(struct net_device *dev,
559 struct ethtool_coalesce *ec)
560{
561 struct bcmgenet_priv *priv = netdev_priv(dev);
562 unsigned int i;
Florian Fainelli4a296452015-09-16 16:47:40 -0700563 u32 reg;
Florian Fainelli2f913072015-09-16 16:47:39 -0700564
Florian Fainelli4a296452015-09-16 16:47:40 -0700565 /* Base system clock is 125Mhz, DMA timeout is this reference clock
566 * divided by 1024, which yields roughly 8.192us, our maximum value
567 * has to fit in the DMA_TIMEOUT_MASK (16 bits)
568 */
Florian Fainelli2f913072015-09-16 16:47:39 -0700569 if (ec->tx_max_coalesced_frames > DMA_INTR_THRESHOLD_MASK ||
Florian Fainelli4a296452015-09-16 16:47:40 -0700570 ec->tx_max_coalesced_frames == 0 ||
571 ec->rx_max_coalesced_frames > DMA_INTR_THRESHOLD_MASK ||
572 ec->rx_coalesce_usecs > (DMA_TIMEOUT_MASK * 8) + 1)
573 return -EINVAL;
574
575 if (ec->rx_coalesce_usecs == 0 && ec->rx_max_coalesced_frames == 0)
Florian Fainelli2f913072015-09-16 16:47:39 -0700576 return -EINVAL;
577
578 /* GENET TDMA hardware does not support a configurable timeout, but will
579 * always generate an interrupt either after MBDONE packets have been
580 * transmitted, or when the ring is emtpy.
581 */
582 if (ec->tx_coalesce_usecs || ec->tx_coalesce_usecs_high ||
Florian Fainelli852bcaf2015-09-18 14:16:53 -0700583 ec->tx_coalesce_usecs_irq || ec->tx_coalesce_usecs_low)
Florian Fainelli2f913072015-09-16 16:47:39 -0700584 return -EOPNOTSUPP;
585
586 /* Program all TX queues with the same values, as there is no
587 * ethtool knob to do coalescing on a per-queue basis
588 */
589 for (i = 0; i < priv->hw_params->tx_queues; i++)
590 bcmgenet_tdma_ring_writel(priv, i,
591 ec->tx_max_coalesced_frames,
592 DMA_MBUF_DONE_THRESH);
593 bcmgenet_tdma_ring_writel(priv, DESC_INDEX,
594 ec->tx_max_coalesced_frames,
595 DMA_MBUF_DONE_THRESH);
596
Florian Fainelli4a296452015-09-16 16:47:40 -0700597 for (i = 0; i < priv->hw_params->rx_queues; i++) {
598 bcmgenet_rdma_ring_writel(priv, i,
599 ec->rx_max_coalesced_frames,
600 DMA_MBUF_DONE_THRESH);
601
602 reg = bcmgenet_rdma_readl(priv, DMA_RING0_TIMEOUT + i);
603 reg &= ~DMA_TIMEOUT_MASK;
604 reg |= DIV_ROUND_UP(ec->rx_coalesce_usecs * 1000, 8192);
605 bcmgenet_rdma_writel(priv, reg, DMA_RING0_TIMEOUT + i);
606 }
607
608 bcmgenet_rdma_ring_writel(priv, DESC_INDEX,
609 ec->rx_max_coalesced_frames,
610 DMA_MBUF_DONE_THRESH);
611
612 reg = bcmgenet_rdma_readl(priv, DMA_RING16_TIMEOUT);
613 reg &= ~DMA_TIMEOUT_MASK;
614 reg |= DIV_ROUND_UP(ec->rx_coalesce_usecs * 1000, 8192);
615 bcmgenet_rdma_writel(priv, reg, DMA_RING16_TIMEOUT);
616
Florian Fainelli2f913072015-09-16 16:47:39 -0700617 return 0;
618}
619
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800620/* standard ethtool support functions. */
621enum bcmgenet_stat_type {
622 BCMGENET_STAT_NETDEV = -1,
623 BCMGENET_STAT_MIB_RX,
624 BCMGENET_STAT_MIB_TX,
625 BCMGENET_STAT_RUNT,
626 BCMGENET_STAT_MISC,
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800627 BCMGENET_STAT_SOFT,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800628};
629
630struct bcmgenet_stats {
631 char stat_string[ETH_GSTRING_LEN];
632 int stat_sizeof;
633 int stat_offset;
634 enum bcmgenet_stat_type type;
635 /* reg offset from UMAC base for misc counters */
636 u16 reg_offset;
637};
638
639#define STAT_NETDEV(m) { \
640 .stat_string = __stringify(m), \
641 .stat_sizeof = sizeof(((struct net_device_stats *)0)->m), \
642 .stat_offset = offsetof(struct net_device_stats, m), \
643 .type = BCMGENET_STAT_NETDEV, \
644}
645
646#define STAT_GENET_MIB(str, m, _type) { \
647 .stat_string = str, \
648 .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
649 .stat_offset = offsetof(struct bcmgenet_priv, m), \
650 .type = _type, \
651}
652
653#define STAT_GENET_MIB_RX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_RX)
654#define STAT_GENET_MIB_TX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_TX)
655#define STAT_GENET_RUNT(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_RUNT)
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800656#define STAT_GENET_SOFT_MIB(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_SOFT)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800657
658#define STAT_GENET_MISC(str, m, offset) { \
659 .stat_string = str, \
660 .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
661 .stat_offset = offsetof(struct bcmgenet_priv, m), \
662 .type = BCMGENET_STAT_MISC, \
663 .reg_offset = offset, \
664}
665
666
667/* There is a 0xC gap between the end of RX and beginning of TX stats and then
668 * between the end of TX stats and the beginning of the RX RUNT
669 */
670#define BCMGENET_STAT_OFFSET 0xc
671
672/* Hardware counters must be kept in sync because the order/offset
673 * is important here (order in structure declaration = order in hardware)
674 */
675static const struct bcmgenet_stats bcmgenet_gstrings_stats[] = {
676 /* general stats */
677 STAT_NETDEV(rx_packets),
678 STAT_NETDEV(tx_packets),
679 STAT_NETDEV(rx_bytes),
680 STAT_NETDEV(tx_bytes),
681 STAT_NETDEV(rx_errors),
682 STAT_NETDEV(tx_errors),
683 STAT_NETDEV(rx_dropped),
684 STAT_NETDEV(tx_dropped),
685 STAT_NETDEV(multicast),
686 /* UniMAC RSV counters */
687 STAT_GENET_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64),
688 STAT_GENET_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127),
689 STAT_GENET_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255),
690 STAT_GENET_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511),
691 STAT_GENET_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023),
692 STAT_GENET_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518),
693 STAT_GENET_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv),
694 STAT_GENET_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047),
695 STAT_GENET_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095),
696 STAT_GENET_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216),
697 STAT_GENET_MIB_RX("rx_pkts", mib.rx.pkt),
698 STAT_GENET_MIB_RX("rx_bytes", mib.rx.bytes),
699 STAT_GENET_MIB_RX("rx_multicast", mib.rx.mca),
700 STAT_GENET_MIB_RX("rx_broadcast", mib.rx.bca),
701 STAT_GENET_MIB_RX("rx_fcs", mib.rx.fcs),
702 STAT_GENET_MIB_RX("rx_control", mib.rx.cf),
703 STAT_GENET_MIB_RX("rx_pause", mib.rx.pf),
704 STAT_GENET_MIB_RX("rx_unknown", mib.rx.uo),
705 STAT_GENET_MIB_RX("rx_align", mib.rx.aln),
706 STAT_GENET_MIB_RX("rx_outrange", mib.rx.flr),
707 STAT_GENET_MIB_RX("rx_code", mib.rx.cde),
708 STAT_GENET_MIB_RX("rx_carrier", mib.rx.fcr),
709 STAT_GENET_MIB_RX("rx_oversize", mib.rx.ovr),
710 STAT_GENET_MIB_RX("rx_jabber", mib.rx.jbr),
711 STAT_GENET_MIB_RX("rx_mtu_err", mib.rx.mtue),
712 STAT_GENET_MIB_RX("rx_good_pkts", mib.rx.pok),
713 STAT_GENET_MIB_RX("rx_unicast", mib.rx.uc),
714 STAT_GENET_MIB_RX("rx_ppp", mib.rx.ppp),
715 STAT_GENET_MIB_RX("rx_crc", mib.rx.rcrc),
716 /* UniMAC TSV counters */
717 STAT_GENET_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64),
718 STAT_GENET_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127),
719 STAT_GENET_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255),
720 STAT_GENET_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511),
721 STAT_GENET_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023),
722 STAT_GENET_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518),
723 STAT_GENET_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv),
724 STAT_GENET_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047),
725 STAT_GENET_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095),
726 STAT_GENET_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216),
727 STAT_GENET_MIB_TX("tx_pkts", mib.tx.pkts),
728 STAT_GENET_MIB_TX("tx_multicast", mib.tx.mca),
729 STAT_GENET_MIB_TX("tx_broadcast", mib.tx.bca),
730 STAT_GENET_MIB_TX("tx_pause", mib.tx.pf),
731 STAT_GENET_MIB_TX("tx_control", mib.tx.cf),
732 STAT_GENET_MIB_TX("tx_fcs_err", mib.tx.fcs),
733 STAT_GENET_MIB_TX("tx_oversize", mib.tx.ovr),
734 STAT_GENET_MIB_TX("tx_defer", mib.tx.drf),
735 STAT_GENET_MIB_TX("tx_excess_defer", mib.tx.edf),
736 STAT_GENET_MIB_TX("tx_single_col", mib.tx.scl),
737 STAT_GENET_MIB_TX("tx_multi_col", mib.tx.mcl),
738 STAT_GENET_MIB_TX("tx_late_col", mib.tx.lcl),
739 STAT_GENET_MIB_TX("tx_excess_col", mib.tx.ecl),
740 STAT_GENET_MIB_TX("tx_frags", mib.tx.frg),
741 STAT_GENET_MIB_TX("tx_total_col", mib.tx.ncl),
742 STAT_GENET_MIB_TX("tx_jabber", mib.tx.jbr),
743 STAT_GENET_MIB_TX("tx_bytes", mib.tx.bytes),
744 STAT_GENET_MIB_TX("tx_good_pkts", mib.tx.pok),
745 STAT_GENET_MIB_TX("tx_unicast", mib.tx.uc),
746 /* UniMAC RUNT counters */
747 STAT_GENET_RUNT("rx_runt_pkts", mib.rx_runt_cnt),
748 STAT_GENET_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs),
749 STAT_GENET_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align),
750 STAT_GENET_RUNT("rx_runt_bytes", mib.rx_runt_bytes),
751 /* Misc UniMAC counters */
752 STAT_GENET_MISC("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt,
753 UMAC_RBUF_OVFL_CNT),
754 STAT_GENET_MISC("rbuf_err_cnt", mib.rbuf_err_cnt, UMAC_RBUF_ERR_CNT),
755 STAT_GENET_MISC("mdf_err_cnt", mib.mdf_err_cnt, UMAC_MDF_ERR_CNT),
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800756 STAT_GENET_SOFT_MIB("alloc_rx_buff_failed", mib.alloc_rx_buff_failed),
757 STAT_GENET_SOFT_MIB("rx_dma_failed", mib.rx_dma_failed),
758 STAT_GENET_SOFT_MIB("tx_dma_failed", mib.tx_dma_failed),
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800759};
760
761#define BCMGENET_STATS_LEN ARRAY_SIZE(bcmgenet_gstrings_stats)
762
763static void bcmgenet_get_drvinfo(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700764 struct ethtool_drvinfo *info)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800765{
766 strlcpy(info->driver, "bcmgenet", sizeof(info->driver));
767 strlcpy(info->version, "v2.0", sizeof(info->version));
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800768}
769
770static int bcmgenet_get_sset_count(struct net_device *dev, int string_set)
771{
772 switch (string_set) {
773 case ETH_SS_STATS:
774 return BCMGENET_STATS_LEN;
775 default:
776 return -EOPNOTSUPP;
777 }
778}
779
Florian Fainellic91b7f62014-07-23 10:42:12 -0700780static void bcmgenet_get_strings(struct net_device *dev, u32 stringset,
781 u8 *data)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800782{
783 int i;
784
785 switch (stringset) {
786 case ETH_SS_STATS:
787 for (i = 0; i < BCMGENET_STATS_LEN; i++) {
788 memcpy(data + i * ETH_GSTRING_LEN,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700789 bcmgenet_gstrings_stats[i].stat_string,
790 ETH_GSTRING_LEN);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800791 }
792 break;
793 }
794}
795
796static void bcmgenet_update_mib_counters(struct bcmgenet_priv *priv)
797{
798 int i, j = 0;
799
800 for (i = 0; i < BCMGENET_STATS_LEN; i++) {
801 const struct bcmgenet_stats *s;
802 u8 offset = 0;
803 u32 val = 0;
804 char *p;
805
806 s = &bcmgenet_gstrings_stats[i];
807 switch (s->type) {
808 case BCMGENET_STAT_NETDEV:
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800809 case BCMGENET_STAT_SOFT:
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800810 continue;
811 case BCMGENET_STAT_MIB_RX:
812 case BCMGENET_STAT_MIB_TX:
813 case BCMGENET_STAT_RUNT:
814 if (s->type != BCMGENET_STAT_MIB_RX)
815 offset = BCMGENET_STAT_OFFSET;
Florian Fainellic91b7f62014-07-23 10:42:12 -0700816 val = bcmgenet_umac_readl(priv,
817 UMAC_MIB_START + j + offset);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800818 break;
819 case BCMGENET_STAT_MISC:
820 val = bcmgenet_umac_readl(priv, s->reg_offset);
821 /* clear if overflowed */
822 if (val == ~0)
823 bcmgenet_umac_writel(priv, 0, s->reg_offset);
824 break;
825 }
826
827 j += s->stat_sizeof;
828 p = (char *)priv + s->stat_offset;
829 *(u32 *)p = val;
830 }
831}
832
833static void bcmgenet_get_ethtool_stats(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700834 struct ethtool_stats *stats,
835 u64 *data)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800836{
837 struct bcmgenet_priv *priv = netdev_priv(dev);
838 int i;
839
840 if (netif_running(dev))
841 bcmgenet_update_mib_counters(priv);
842
843 for (i = 0; i < BCMGENET_STATS_LEN; i++) {
844 const struct bcmgenet_stats *s;
845 char *p;
846
847 s = &bcmgenet_gstrings_stats[i];
848 if (s->type == BCMGENET_STAT_NETDEV)
849 p = (char *)&dev->stats;
850 else
851 p = (char *)priv;
852 p += s->stat_offset;
Eric Dumazet6517eb52016-04-15 10:47:52 -0700853 if (sizeof(unsigned long) != sizeof(u32) &&
854 s->stat_sizeof == sizeof(unsigned long))
855 data[i] = *(unsigned long *)p;
856 else
857 data[i] = *(u32 *)p;
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800858 }
859}
860
Florian Fainelli6ef398e2014-11-25 21:16:35 -0800861static void bcmgenet_eee_enable_set(struct net_device *dev, bool enable)
862{
863 struct bcmgenet_priv *priv = netdev_priv(dev);
864 u32 off = priv->hw_params->tbuf_offset + TBUF_ENERGY_CTRL;
865 u32 reg;
866
867 if (enable && !priv->clk_eee_enabled) {
868 clk_prepare_enable(priv->clk_eee);
869 priv->clk_eee_enabled = true;
870 }
871
872 reg = bcmgenet_umac_readl(priv, UMAC_EEE_CTRL);
873 if (enable)
874 reg |= EEE_EN;
875 else
876 reg &= ~EEE_EN;
877 bcmgenet_umac_writel(priv, reg, UMAC_EEE_CTRL);
878
879 /* Enable EEE and switch to a 27Mhz clock automatically */
880 reg = __raw_readl(priv->base + off);
881 if (enable)
882 reg |= TBUF_EEE_EN | TBUF_PM_EN;
883 else
884 reg &= ~(TBUF_EEE_EN | TBUF_PM_EN);
885 __raw_writel(reg, priv->base + off);
886
887 /* Do the same for thing for RBUF */
888 reg = bcmgenet_rbuf_readl(priv, RBUF_ENERGY_CTRL);
889 if (enable)
890 reg |= RBUF_EEE_EN | RBUF_PM_EN;
891 else
892 reg &= ~(RBUF_EEE_EN | RBUF_PM_EN);
893 bcmgenet_rbuf_writel(priv, reg, RBUF_ENERGY_CTRL);
894
895 if (!enable && priv->clk_eee_enabled) {
896 clk_disable_unprepare(priv->clk_eee);
897 priv->clk_eee_enabled = false;
898 }
899
900 priv->eee.eee_enabled = enable;
901 priv->eee.eee_active = enable;
902}
903
904static int bcmgenet_get_eee(struct net_device *dev, struct ethtool_eee *e)
905{
906 struct bcmgenet_priv *priv = netdev_priv(dev);
907 struct ethtool_eee *p = &priv->eee;
908
909 if (GENET_IS_V1(priv))
910 return -EOPNOTSUPP;
911
912 e->eee_enabled = p->eee_enabled;
913 e->eee_active = p->eee_active;
914 e->tx_lpi_timer = bcmgenet_umac_readl(priv, UMAC_EEE_LPI_TIMER);
915
Philippe Reynes62469c72016-07-03 17:33:56 +0200916 return phy_ethtool_get_eee(dev->phydev, e);
Florian Fainelli6ef398e2014-11-25 21:16:35 -0800917}
918
919static int bcmgenet_set_eee(struct net_device *dev, struct ethtool_eee *e)
920{
921 struct bcmgenet_priv *priv = netdev_priv(dev);
922 struct ethtool_eee *p = &priv->eee;
923 int ret = 0;
924
925 if (GENET_IS_V1(priv))
926 return -EOPNOTSUPP;
927
928 p->eee_enabled = e->eee_enabled;
929
930 if (!p->eee_enabled) {
931 bcmgenet_eee_enable_set(dev, false);
932 } else {
Philippe Reynes62469c72016-07-03 17:33:56 +0200933 ret = phy_init_eee(dev->phydev, 0);
Florian Fainelli6ef398e2014-11-25 21:16:35 -0800934 if (ret) {
935 netif_err(priv, hw, dev, "EEE initialization failed\n");
936 return ret;
937 }
938
939 bcmgenet_umac_writel(priv, e->tx_lpi_timer, UMAC_EEE_LPI_TIMER);
940 bcmgenet_eee_enable_set(dev, true);
941 }
942
Philippe Reynes62469c72016-07-03 17:33:56 +0200943 return phy_ethtool_set_eee(dev->phydev, e);
Florian Fainelli6ef398e2014-11-25 21:16:35 -0800944}
945
Florian Fainelli6b0c5402014-11-25 21:16:36 -0800946static int bcmgenet_nway_reset(struct net_device *dev)
947{
Philippe Reynes62469c72016-07-03 17:33:56 +0200948 return genphy_restart_aneg(dev->phydev);
Florian Fainelli6b0c5402014-11-25 21:16:36 -0800949}
950
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800951/* standard ethtool support functions. */
952static struct ethtool_ops bcmgenet_ethtool_ops = {
953 .get_strings = bcmgenet_get_strings,
954 .get_sset_count = bcmgenet_get_sset_count,
955 .get_ethtool_stats = bcmgenet_get_ethtool_stats,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800956 .get_drvinfo = bcmgenet_get_drvinfo,
957 .get_link = ethtool_op_get_link,
958 .get_msglevel = bcmgenet_get_msglevel,
959 .set_msglevel = bcmgenet_set_msglevel,
Florian Fainelli06ba8372014-07-21 15:29:29 -0700960 .get_wol = bcmgenet_get_wol,
961 .set_wol = bcmgenet_set_wol,
Florian Fainelli6ef398e2014-11-25 21:16:35 -0800962 .get_eee = bcmgenet_get_eee,
963 .set_eee = bcmgenet_set_eee,
Florian Fainelli6b0c5402014-11-25 21:16:36 -0800964 .nway_reset = bcmgenet_nway_reset,
Florian Fainelli2f913072015-09-16 16:47:39 -0700965 .get_coalesce = bcmgenet_get_coalesce,
966 .set_coalesce = bcmgenet_set_coalesce,
Philippe Reynes4386f562016-07-03 17:33:57 +0200967 .get_link_ksettings = phy_ethtool_get_link_ksettings,
968 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800969};
970
971/* Power down the unimac, based on mode. */
Florian Fainellica8cf342015-03-23 15:09:51 -0700972static int bcmgenet_power_down(struct bcmgenet_priv *priv,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800973 enum bcmgenet_power_mode mode)
974{
Philippe Reynes62469c72016-07-03 17:33:56 +0200975 struct net_device *ndev = priv->dev;
Florian Fainellica8cf342015-03-23 15:09:51 -0700976 int ret = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800977 u32 reg;
978
979 switch (mode) {
980 case GENET_POWER_CABLE_SENSE:
Philippe Reynes62469c72016-07-03 17:33:56 +0200981 phy_detach(ndev->phydev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800982 break;
983
Florian Fainellic3ae64a2014-07-21 15:29:25 -0700984 case GENET_POWER_WOL_MAGIC:
Florian Fainellica8cf342015-03-23 15:09:51 -0700985 ret = bcmgenet_wol_power_down_cfg(priv, mode);
Florian Fainellic3ae64a2014-07-21 15:29:25 -0700986 break;
987
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800988 case GENET_POWER_PASSIVE:
989 /* Power down LED */
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800990 if (priv->hw_params->flags & GENET_HAS_EXT) {
991 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
992 reg |= (EXT_PWR_DOWN_PHY |
993 EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_BIAS);
994 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
Florian Fainellia642c4f2015-03-23 15:09:56 -0700995
996 bcmgenet_phy_power_set(priv->dev, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800997 }
998 break;
999 default:
1000 break;
1001 }
Florian Fainellica8cf342015-03-23 15:09:51 -07001002
1003 return 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001004}
1005
1006static void bcmgenet_power_up(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001007 enum bcmgenet_power_mode mode)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001008{
1009 u32 reg;
1010
1011 if (!(priv->hw_params->flags & GENET_HAS_EXT))
1012 return;
1013
1014 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
1015
1016 switch (mode) {
1017 case GENET_POWER_PASSIVE:
1018 reg &= ~(EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_PHY |
1019 EXT_PWR_DOWN_BIAS);
1020 /* fallthrough */
1021 case GENET_POWER_CABLE_SENSE:
1022 /* enable APD */
1023 reg |= EXT_PWR_DN_EN_LD;
1024 break;
Florian Fainellic3ae64a2014-07-21 15:29:25 -07001025 case GENET_POWER_WOL_MAGIC:
1026 bcmgenet_wol_power_up_cfg(priv, mode);
1027 return;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001028 default:
1029 break;
1030 }
1031
1032 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
Florian Fainelli5dbebbb2015-10-29 18:11:35 -07001033 if (mode == GENET_POWER_PASSIVE) {
Florian Fainellibd4060a2015-07-16 15:51:16 -07001034 bcmgenet_phy_power_set(priv->dev, true);
Florian Fainelli5dbebbb2015-10-29 18:11:35 -07001035 bcmgenet_mii_reset(priv->dev);
1036 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001037}
1038
1039/* ioctl handle special commands that are not present in ethtool. */
1040static int bcmgenet_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
1041{
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001042 int val = 0;
1043
1044 if (!netif_running(dev))
1045 return -EINVAL;
1046
1047 switch (cmd) {
1048 case SIOCGMIIPHY:
1049 case SIOCGMIIREG:
1050 case SIOCSMIIREG:
Philippe Reynes62469c72016-07-03 17:33:56 +02001051 if (!dev->phydev)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001052 val = -ENODEV;
1053 else
Philippe Reynes62469c72016-07-03 17:33:56 +02001054 val = phy_mii_ioctl(dev->phydev, rq, cmd);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001055 break;
1056
1057 default:
1058 val = -EINVAL;
1059 break;
1060 }
1061
1062 return val;
1063}
1064
1065static struct enet_cb *bcmgenet_get_txcb(struct bcmgenet_priv *priv,
1066 struct bcmgenet_tx_ring *ring)
1067{
1068 struct enet_cb *tx_cb_ptr;
1069
1070 tx_cb_ptr = ring->cbs;
1071 tx_cb_ptr += ring->write_ptr - ring->cb_ptr;
Petri Gynther014012a2015-02-23 11:00:45 -08001072
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001073 /* Advancing local write pointer */
1074 if (ring->write_ptr == ring->end_ptr)
1075 ring->write_ptr = ring->cb_ptr;
1076 else
1077 ring->write_ptr++;
1078
1079 return tx_cb_ptr;
1080}
1081
1082/* Simple helper to free a control block's resources */
1083static void bcmgenet_free_cb(struct enet_cb *cb)
1084{
1085 dev_kfree_skb_any(cb->skb);
1086 cb->skb = NULL;
1087 dma_unmap_addr_set(cb, dma_addr, 0);
1088}
1089
Petri Gynther4055eae2015-03-25 12:35:16 -07001090static inline void bcmgenet_rx_ring16_int_disable(struct bcmgenet_rx_ring *ring)
1091{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001092 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_RXDMA_DONE,
Petri Gynther4055eae2015-03-25 12:35:16 -07001093 INTRL2_CPU_MASK_SET);
1094}
1095
1096static inline void bcmgenet_rx_ring16_int_enable(struct bcmgenet_rx_ring *ring)
1097{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001098 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_RXDMA_DONE,
Petri Gynther4055eae2015-03-25 12:35:16 -07001099 INTRL2_CPU_MASK_CLEAR);
1100}
1101
1102static inline void bcmgenet_rx_ring_int_disable(struct bcmgenet_rx_ring *ring)
1103{
1104 bcmgenet_intrl2_1_writel(ring->priv,
1105 1 << (UMAC_IRQ1_RX_INTR_SHIFT + ring->index),
1106 INTRL2_CPU_MASK_SET);
1107}
1108
1109static inline void bcmgenet_rx_ring_int_enable(struct bcmgenet_rx_ring *ring)
1110{
1111 bcmgenet_intrl2_1_writel(ring->priv,
1112 1 << (UMAC_IRQ1_RX_INTR_SHIFT + ring->index),
1113 INTRL2_CPU_MASK_CLEAR);
1114}
1115
Petri Gynther9dbac282015-03-25 12:35:10 -07001116static inline void bcmgenet_tx_ring16_int_disable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001117{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001118 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_TXDMA_DONE,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001119 INTRL2_CPU_MASK_SET);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001120}
1121
Petri Gynther9dbac282015-03-25 12:35:10 -07001122static inline void bcmgenet_tx_ring16_int_enable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001123{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001124 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_TXDMA_DONE,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001125 INTRL2_CPU_MASK_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001126}
1127
Petri Gynther9dbac282015-03-25 12:35:10 -07001128static inline void bcmgenet_tx_ring_int_enable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001129{
Petri Gynther9dbac282015-03-25 12:35:10 -07001130 bcmgenet_intrl2_1_writel(ring->priv, 1 << ring->index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001131 INTRL2_CPU_MASK_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001132}
1133
Petri Gynther9dbac282015-03-25 12:35:10 -07001134static inline void bcmgenet_tx_ring_int_disable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001135{
Petri Gynther9dbac282015-03-25 12:35:10 -07001136 bcmgenet_intrl2_1_writel(ring->priv, 1 << ring->index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001137 INTRL2_CPU_MASK_SET);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001138}
1139
1140/* Unlocked version of the reclaim routine */
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001141static unsigned int __bcmgenet_tx_reclaim(struct net_device *dev,
1142 struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001143{
1144 struct bcmgenet_priv *priv = netdev_priv(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001145 struct enet_cb *tx_cb_ptr;
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001146 struct netdev_queue *txq;
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001147 unsigned int pkts_compl = 0;
Petri Gynther55868122016-03-24 11:27:20 -07001148 unsigned int bytes_compl = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001149 unsigned int c_index;
Petri Gynther66d06752015-03-04 14:30:01 -08001150 unsigned int txbds_ready;
1151 unsigned int txbds_processed = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001152
Brian Norris7fc527f2014-07-29 14:34:14 -07001153 /* Compute how many buffers are transmitted since last xmit call */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001154 c_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_CONS_INDEX);
Petri Gynther66d06752015-03-04 14:30:01 -08001155 c_index &= DMA_C_INDEX_MASK;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001156
Petri Gynther66d06752015-03-04 14:30:01 -08001157 if (likely(c_index >= ring->c_index))
1158 txbds_ready = c_index - ring->c_index;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001159 else
Petri Gynther66d06752015-03-04 14:30:01 -08001160 txbds_ready = (DMA_C_INDEX_MASK + 1) - ring->c_index + c_index;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001161
1162 netif_dbg(priv, tx_done, dev,
Petri Gynther66d06752015-03-04 14:30:01 -08001163 "%s ring=%d old_c_index=%u c_index=%u txbds_ready=%u\n",
1164 __func__, ring->index, ring->c_index, c_index, txbds_ready);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001165
1166 /* Reclaim transmitted buffers */
Petri Gynther66d06752015-03-04 14:30:01 -08001167 while (txbds_processed < txbds_ready) {
1168 tx_cb_ptr = &priv->tx_cbs[ring->clean_ptr];
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001169 if (tx_cb_ptr->skb) {
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001170 pkts_compl++;
Petri Gynther55868122016-03-24 11:27:20 -07001171 bytes_compl += GENET_CB(tx_cb_ptr->skb)->bytes_sent;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001172 dma_unmap_single(&dev->dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001173 dma_unmap_addr(tx_cb_ptr, dma_addr),
Eric Dumazeteee57722016-03-17 11:57:06 -07001174 dma_unmap_len(tx_cb_ptr, dma_len),
Florian Fainellic91b7f62014-07-23 10:42:12 -07001175 DMA_TO_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001176 bcmgenet_free_cb(tx_cb_ptr);
1177 } else if (dma_unmap_addr(tx_cb_ptr, dma_addr)) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001178 dma_unmap_page(&dev->dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001179 dma_unmap_addr(tx_cb_ptr, dma_addr),
1180 dma_unmap_len(tx_cb_ptr, dma_len),
1181 DMA_TO_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001182 dma_unmap_addr_set(tx_cb_ptr, dma_addr, 0);
1183 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001184
Petri Gynther66d06752015-03-04 14:30:01 -08001185 txbds_processed++;
1186 if (likely(ring->clean_ptr < ring->end_ptr))
1187 ring->clean_ptr++;
1188 else
1189 ring->clean_ptr = ring->cb_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001190 }
1191
Petri Gynther66d06752015-03-04 14:30:01 -08001192 ring->free_bds += txbds_processed;
1193 ring->c_index = (ring->c_index + txbds_processed) & DMA_C_INDEX_MASK;
1194
Petri Gynther55868122016-03-24 11:27:20 -07001195 dev->stats.tx_packets += pkts_compl;
1196 dev->stats.tx_bytes += bytes_compl;
1197
Petri Gynthere178c8c2016-04-09 00:20:36 -07001198 txq = netdev_get_tx_queue(dev, ring->queue);
1199 netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
1200
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001201 if (ring->free_bds > (MAX_SKB_FRAGS + 1)) {
1202 if (netif_tx_queue_stopped(txq))
1203 netif_tx_wake_queue(txq);
1204 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001205
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001206 return pkts_compl;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001207}
1208
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001209static unsigned int bcmgenet_tx_reclaim(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001210 struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001211{
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001212 unsigned int released;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001213 unsigned long flags;
1214
1215 spin_lock_irqsave(&ring->lock, flags);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001216 released = __bcmgenet_tx_reclaim(dev, ring);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001217 spin_unlock_irqrestore(&ring->lock, flags);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001218
1219 return released;
1220}
1221
1222static int bcmgenet_tx_poll(struct napi_struct *napi, int budget)
1223{
1224 struct bcmgenet_tx_ring *ring =
1225 container_of(napi, struct bcmgenet_tx_ring, napi);
1226 unsigned int work_done = 0;
1227
1228 work_done = bcmgenet_tx_reclaim(ring->priv->dev, ring);
1229
1230 if (work_done == 0) {
1231 napi_complete(napi);
Petri Gynther9dbac282015-03-25 12:35:10 -07001232 ring->int_enable(ring);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001233
1234 return 0;
1235 }
1236
1237 return budget;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001238}
1239
1240static void bcmgenet_tx_reclaim_all(struct net_device *dev)
1241{
1242 struct bcmgenet_priv *priv = netdev_priv(dev);
1243 int i;
1244
1245 if (netif_is_multiqueue(dev)) {
1246 for (i = 0; i < priv->hw_params->tx_queues; i++)
1247 bcmgenet_tx_reclaim(dev, &priv->tx_rings[i]);
1248 }
1249
1250 bcmgenet_tx_reclaim(dev, &priv->tx_rings[DESC_INDEX]);
1251}
1252
1253/* Transmits a single SKB (either head of a fragment or a single SKB)
1254 * caller must hold priv->lock
1255 */
1256static int bcmgenet_xmit_single(struct net_device *dev,
1257 struct sk_buff *skb,
1258 u16 dma_desc_flags,
1259 struct bcmgenet_tx_ring *ring)
1260{
1261 struct bcmgenet_priv *priv = netdev_priv(dev);
1262 struct device *kdev = &priv->pdev->dev;
1263 struct enet_cb *tx_cb_ptr;
1264 unsigned int skb_len;
1265 dma_addr_t mapping;
1266 u32 length_status;
1267 int ret;
1268
1269 tx_cb_ptr = bcmgenet_get_txcb(priv, ring);
1270
1271 if (unlikely(!tx_cb_ptr))
1272 BUG();
1273
1274 tx_cb_ptr->skb = skb;
1275
Petri Gynther7dd39912016-03-24 11:27:21 -07001276 skb_len = skb_headlen(skb);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001277
1278 mapping = dma_map_single(kdev, skb->data, skb_len, DMA_TO_DEVICE);
1279 ret = dma_mapping_error(kdev, mapping);
1280 if (ret) {
Florian Fainelli44c8bc32014-11-19 10:29:56 -08001281 priv->mib.tx_dma_failed++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001282 netif_err(priv, tx_err, dev, "Tx DMA map failed\n");
1283 dev_kfree_skb(skb);
1284 return ret;
1285 }
1286
1287 dma_unmap_addr_set(tx_cb_ptr, dma_addr, mapping);
Eric Dumazeteee57722016-03-17 11:57:06 -07001288 dma_unmap_len_set(tx_cb_ptr, dma_len, skb_len);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001289 length_status = (skb_len << DMA_BUFLENGTH_SHIFT) | dma_desc_flags |
1290 (priv->hw_params->qtag_mask << DMA_TX_QTAG_SHIFT) |
1291 DMA_TX_APPEND_CRC;
1292
1293 if (skb->ip_summed == CHECKSUM_PARTIAL)
1294 length_status |= DMA_TX_DO_CSUM;
1295
1296 dmadesc_set(priv, tx_cb_ptr->bd_addr, mapping, length_status);
1297
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001298 return 0;
1299}
1300
Brian Norris7fc527f2014-07-29 14:34:14 -07001301/* Transmit a SKB fragment */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001302static int bcmgenet_xmit_frag(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001303 skb_frag_t *frag,
1304 u16 dma_desc_flags,
1305 struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001306{
1307 struct bcmgenet_priv *priv = netdev_priv(dev);
1308 struct device *kdev = &priv->pdev->dev;
1309 struct enet_cb *tx_cb_ptr;
Petri Gynther824ba602016-04-05 14:00:00 -07001310 unsigned int frag_size;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001311 dma_addr_t mapping;
1312 int ret;
1313
1314 tx_cb_ptr = bcmgenet_get_txcb(priv, ring);
1315
1316 if (unlikely(!tx_cb_ptr))
1317 BUG();
Petri Gynther824ba602016-04-05 14:00:00 -07001318
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001319 tx_cb_ptr->skb = NULL;
1320
Petri Gynther824ba602016-04-05 14:00:00 -07001321 frag_size = skb_frag_size(frag);
1322
1323 mapping = skb_frag_dma_map(kdev, frag, 0, frag_size, DMA_TO_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001324 ret = dma_mapping_error(kdev, mapping);
1325 if (ret) {
Florian Fainelli44c8bc32014-11-19 10:29:56 -08001326 priv->mib.tx_dma_failed++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001327 netif_err(priv, tx_err, dev, "%s: Tx DMA map failed\n",
Florian Fainellic91b7f62014-07-23 10:42:12 -07001328 __func__);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001329 return ret;
1330 }
1331
1332 dma_unmap_addr_set(tx_cb_ptr, dma_addr, mapping);
Petri Gynther824ba602016-04-05 14:00:00 -07001333 dma_unmap_len_set(tx_cb_ptr, dma_len, frag_size);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001334
1335 dmadesc_set(priv, tx_cb_ptr->bd_addr, mapping,
Petri Gynther824ba602016-04-05 14:00:00 -07001336 (frag_size << DMA_BUFLENGTH_SHIFT) | dma_desc_flags |
Florian Fainellic91b7f62014-07-23 10:42:12 -07001337 (priv->hw_params->qtag_mask << DMA_TX_QTAG_SHIFT));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001338
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001339 return 0;
1340}
1341
1342/* Reallocate the SKB to put enough headroom in front of it and insert
1343 * the transmit checksum offsets in the descriptors
1344 */
Petri Gyntherbc233332014-10-01 11:30:01 -07001345static struct sk_buff *bcmgenet_put_tx_csum(struct net_device *dev,
1346 struct sk_buff *skb)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001347{
1348 struct status_64 *status = NULL;
1349 struct sk_buff *new_skb;
1350 u16 offset;
1351 u8 ip_proto;
1352 u16 ip_ver;
1353 u32 tx_csum_info;
1354
1355 if (unlikely(skb_headroom(skb) < sizeof(*status))) {
1356 /* If 64 byte status block enabled, must make sure skb has
1357 * enough headroom for us to insert 64B status block.
1358 */
1359 new_skb = skb_realloc_headroom(skb, sizeof(*status));
1360 dev_kfree_skb(skb);
1361 if (!new_skb) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001362 dev->stats.tx_dropped++;
Petri Gyntherbc233332014-10-01 11:30:01 -07001363 return NULL;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001364 }
1365 skb = new_skb;
1366 }
1367
1368 skb_push(skb, sizeof(*status));
1369 status = (struct status_64 *)skb->data;
1370
1371 if (skb->ip_summed == CHECKSUM_PARTIAL) {
1372 ip_ver = htons(skb->protocol);
1373 switch (ip_ver) {
1374 case ETH_P_IP:
1375 ip_proto = ip_hdr(skb)->protocol;
1376 break;
1377 case ETH_P_IPV6:
1378 ip_proto = ipv6_hdr(skb)->nexthdr;
1379 break;
1380 default:
Petri Gyntherbc233332014-10-01 11:30:01 -07001381 return skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001382 }
1383
1384 offset = skb_checksum_start_offset(skb) - sizeof(*status);
1385 tx_csum_info = (offset << STATUS_TX_CSUM_START_SHIFT) |
1386 (offset + skb->csum_offset);
1387
1388 /* Set the length valid bit for TCP and UDP and just set
1389 * the special UDP flag for IPv4, else just set to 0.
1390 */
1391 if (ip_proto == IPPROTO_TCP || ip_proto == IPPROTO_UDP) {
1392 tx_csum_info |= STATUS_TX_CSUM_LV;
1393 if (ip_proto == IPPROTO_UDP && ip_ver == ETH_P_IP)
1394 tx_csum_info |= STATUS_TX_CSUM_PROTO_UDP;
Florian Fainelli8900ea572014-07-23 10:42:14 -07001395 } else {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001396 tx_csum_info = 0;
Florian Fainelli8900ea572014-07-23 10:42:14 -07001397 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001398
1399 status->tx_csum_info = tx_csum_info;
1400 }
1401
Petri Gyntherbc233332014-10-01 11:30:01 -07001402 return skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001403}
1404
1405static netdev_tx_t bcmgenet_xmit(struct sk_buff *skb, struct net_device *dev)
1406{
1407 struct bcmgenet_priv *priv = netdev_priv(dev);
1408 struct bcmgenet_tx_ring *ring = NULL;
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001409 struct netdev_queue *txq;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001410 unsigned long flags = 0;
1411 int nr_frags, index;
1412 u16 dma_desc_flags;
1413 int ret;
1414 int i;
1415
1416 index = skb_get_queue_mapping(skb);
1417 /* Mapping strategy:
1418 * queue_mapping = 0, unclassified, packet xmited through ring16
1419 * queue_mapping = 1, goes to ring 0. (highest priority queue
1420 * queue_mapping = 2, goes to ring 1.
1421 * queue_mapping = 3, goes to ring 2.
1422 * queue_mapping = 4, goes to ring 3.
1423 */
1424 if (index == 0)
1425 index = DESC_INDEX;
1426 else
1427 index -= 1;
1428
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001429 ring = &priv->tx_rings[index];
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001430 txq = netdev_get_tx_queue(dev, ring->queue);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001431
Petri Gyntherf5a9ec22016-04-05 13:59:59 -07001432 nr_frags = skb_shinfo(skb)->nr_frags;
1433
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001434 spin_lock_irqsave(&ring->lock, flags);
Petri Gyntherf5a9ec22016-04-05 13:59:59 -07001435 if (ring->free_bds <= (nr_frags + 1)) {
1436 if (!netif_tx_queue_stopped(txq)) {
1437 netif_tx_stop_queue(txq);
1438 netdev_err(dev,
1439 "%s: tx ring %d full when queue %d awake\n",
1440 __func__, index, ring->queue);
1441 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001442 ret = NETDEV_TX_BUSY;
1443 goto out;
1444 }
1445
Florian Fainelli474ea9c2014-07-22 11:01:52 -07001446 if (skb_padto(skb, ETH_ZLEN)) {
1447 ret = NETDEV_TX_OK;
1448 goto out;
1449 }
1450
Petri Gynther55868122016-03-24 11:27:20 -07001451 /* Retain how many bytes will be sent on the wire, without TSB inserted
1452 * by transmit checksum offload
1453 */
1454 GENET_CB(skb)->bytes_sent = skb->len;
1455
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001456 /* set the SKB transmit checksum */
1457 if (priv->desc_64b_en) {
Petri Gyntherbc233332014-10-01 11:30:01 -07001458 skb = bcmgenet_put_tx_csum(dev, skb);
1459 if (!skb) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001460 ret = NETDEV_TX_OK;
1461 goto out;
1462 }
1463 }
1464
1465 dma_desc_flags = DMA_SOP;
1466 if (nr_frags == 0)
1467 dma_desc_flags |= DMA_EOP;
1468
1469 /* Transmit single SKB or head of fragment list */
1470 ret = bcmgenet_xmit_single(dev, skb, dma_desc_flags, ring);
1471 if (ret) {
1472 ret = NETDEV_TX_OK;
1473 goto out;
1474 }
1475
1476 /* xmit fragment */
1477 for (i = 0; i < nr_frags; i++) {
1478 ret = bcmgenet_xmit_frag(dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001479 &skb_shinfo(skb)->frags[i],
1480 (i == nr_frags - 1) ? DMA_EOP : 0,
1481 ring);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001482 if (ret) {
1483 ret = NETDEV_TX_OK;
1484 goto out;
1485 }
1486 }
1487
Florian Fainellid03825f2014-03-20 10:53:21 -07001488 skb_tx_timestamp(skb);
1489
Florian Fainelliae67bf02015-03-13 12:11:06 -07001490 /* Decrement total BD count and advance our write pointer */
1491 ring->free_bds -= nr_frags + 1;
1492 ring->prod_index += nr_frags + 1;
1493 ring->prod_index &= DMA_P_INDEX_MASK;
1494
Petri Gynthere178c8c2016-04-09 00:20:36 -07001495 netdev_tx_sent_queue(txq, GENET_CB(skb)->bytes_sent);
1496
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001497 if (ring->free_bds <= (MAX_SKB_FRAGS + 1))
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001498 netif_tx_stop_queue(txq);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001499
Florian Fainelliddd0ca52015-03-13 12:11:07 -07001500 if (!skb->xmit_more || netif_xmit_stopped(txq))
1501 /* Packets are ready, update producer index */
1502 bcmgenet_tdma_ring_writel(priv, ring->index,
1503 ring->prod_index, TDMA_PROD_INDEX);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001504out:
1505 spin_unlock_irqrestore(&ring->lock, flags);
1506
1507 return ret;
1508}
1509
Petri Gyntherd6707be2015-03-12 15:48:00 -07001510static struct sk_buff *bcmgenet_rx_refill(struct bcmgenet_priv *priv,
1511 struct enet_cb *cb)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001512{
1513 struct device *kdev = &priv->pdev->dev;
1514 struct sk_buff *skb;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001515 struct sk_buff *rx_skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001516 dma_addr_t mapping;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001517
Petri Gyntherd6707be2015-03-12 15:48:00 -07001518 /* Allocate a new Rx skb */
Florian Fainellic91b7f62014-07-23 10:42:12 -07001519 skb = netdev_alloc_skb(priv->dev, priv->rx_buf_len + SKB_ALIGNMENT);
Petri Gyntherd6707be2015-03-12 15:48:00 -07001520 if (!skb) {
1521 priv->mib.alloc_rx_buff_failed++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001522 netif_err(priv, rx_err, priv->dev,
Petri Gyntherd6707be2015-03-12 15:48:00 -07001523 "%s: Rx skb allocation failed\n", __func__);
1524 return NULL;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001525 }
1526
Petri Gyntherd6707be2015-03-12 15:48:00 -07001527 /* DMA-map the new Rx skb */
1528 mapping = dma_map_single(kdev, skb->data, priv->rx_buf_len,
1529 DMA_FROM_DEVICE);
1530 if (dma_mapping_error(kdev, mapping)) {
1531 priv->mib.rx_dma_failed++;
1532 dev_kfree_skb_any(skb);
1533 netif_err(priv, rx_err, priv->dev,
1534 "%s: Rx skb DMA mapping failed\n", __func__);
1535 return NULL;
1536 }
1537
1538 /* Grab the current Rx skb from the ring and DMA-unmap it */
1539 rx_skb = cb->skb;
1540 if (likely(rx_skb))
1541 dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
1542 priv->rx_buf_len, DMA_FROM_DEVICE);
1543
1544 /* Put the new Rx skb on the ring */
1545 cb->skb = skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001546 dma_unmap_addr_set(cb, dma_addr, mapping);
Petri Gynther8ac467e2015-03-09 13:40:00 -07001547 dmadesc_set_addr(priv, cb->bd_addr, mapping);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001548
Petri Gyntherd6707be2015-03-12 15:48:00 -07001549 /* Return the current Rx skb to caller */
1550 return rx_skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001551}
1552
1553/* bcmgenet_desc_rx - descriptor based rx process.
1554 * this could be called from bottom half, or from NAPI polling method.
1555 */
Petri Gynther4055eae2015-03-25 12:35:16 -07001556static unsigned int bcmgenet_desc_rx(struct bcmgenet_rx_ring *ring,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001557 unsigned int budget)
1558{
Petri Gynther4055eae2015-03-25 12:35:16 -07001559 struct bcmgenet_priv *priv = ring->priv;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001560 struct net_device *dev = priv->dev;
1561 struct enet_cb *cb;
1562 struct sk_buff *skb;
1563 u32 dma_length_status;
1564 unsigned long dma_flag;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001565 int len;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001566 unsigned int rxpktprocessed = 0, rxpkttoprocess;
1567 unsigned int p_index;
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001568 unsigned int discards;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001569 unsigned int chksum_ok = 0;
1570
Petri Gynther4055eae2015-03-25 12:35:16 -07001571 p_index = bcmgenet_rdma_ring_readl(priv, ring->index, RDMA_PROD_INDEX);
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001572
1573 discards = (p_index >> DMA_P_INDEX_DISCARD_CNT_SHIFT) &
1574 DMA_P_INDEX_DISCARD_CNT_MASK;
1575 if (discards > ring->old_discards) {
1576 discards = discards - ring->old_discards;
1577 dev->stats.rx_missed_errors += discards;
1578 dev->stats.rx_errors += discards;
1579 ring->old_discards += discards;
1580
1581 /* Clear HW register when we reach 75% of maximum 0xFFFF */
1582 if (ring->old_discards >= 0xC000) {
1583 ring->old_discards = 0;
Petri Gynther4055eae2015-03-25 12:35:16 -07001584 bcmgenet_rdma_ring_writel(priv, ring->index, 0,
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001585 RDMA_PROD_INDEX);
1586 }
1587 }
1588
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001589 p_index &= DMA_P_INDEX_MASK;
1590
Petri Gynther8ac467e2015-03-09 13:40:00 -07001591 if (likely(p_index >= ring->c_index))
1592 rxpkttoprocess = p_index - ring->c_index;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001593 else
Petri Gynther8ac467e2015-03-09 13:40:00 -07001594 rxpkttoprocess = (DMA_C_INDEX_MASK + 1) - ring->c_index +
1595 p_index;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001596
1597 netif_dbg(priv, rx_status, dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001598 "RDMA: rxpkttoprocess=%d\n", rxpkttoprocess);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001599
1600 while ((rxpktprocessed < rxpkttoprocess) &&
Florian Fainellic91b7f62014-07-23 10:42:12 -07001601 (rxpktprocessed < budget)) {
Petri Gynther8ac467e2015-03-09 13:40:00 -07001602 cb = &priv->rx_cbs[ring->read_ptr];
Petri Gyntherd6707be2015-03-12 15:48:00 -07001603 skb = bcmgenet_rx_refill(priv, cb);
Florian Fainellib629be52014-09-08 11:37:52 -07001604
Florian Fainellib629be52014-09-08 11:37:52 -07001605 if (unlikely(!skb)) {
1606 dev->stats.rx_dropped++;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001607 goto next;
Florian Fainellib629be52014-09-08 11:37:52 -07001608 }
1609
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001610 if (!priv->desc_64b_en) {
Florian Fainellic91b7f62014-07-23 10:42:12 -07001611 dma_length_status =
Petri Gynther8ac467e2015-03-09 13:40:00 -07001612 dmadesc_get_length_status(priv, cb->bd_addr);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001613 } else {
1614 struct status_64 *status;
Florian Fainelli164d4f22014-07-23 10:42:13 -07001615
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001616 status = (struct status_64 *)skb->data;
1617 dma_length_status = status->length_status;
1618 }
1619
1620 /* DMA flags and length are still valid no matter how
1621 * we got the Receive Status Vector (64B RSB or register)
1622 */
1623 dma_flag = dma_length_status & 0xffff;
1624 len = dma_length_status >> DMA_BUFLENGTH_SHIFT;
1625
1626 netif_dbg(priv, rx_status, dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001627 "%s:p_ind=%d c_ind=%d read_ptr=%d len_stat=0x%08x\n",
Petri Gynther8ac467e2015-03-09 13:40:00 -07001628 __func__, p_index, ring->c_index,
1629 ring->read_ptr, dma_length_status);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001630
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001631 if (unlikely(!(dma_flag & DMA_EOP) || !(dma_flag & DMA_SOP))) {
1632 netif_err(priv, rx_status, dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001633 "dropping fragmented packet!\n");
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001634 dev->stats.rx_errors++;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001635 dev_kfree_skb_any(skb);
1636 goto next;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001637 }
Petri Gyntherd6707be2015-03-12 15:48:00 -07001638
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001639 /* report errors */
1640 if (unlikely(dma_flag & (DMA_RX_CRC_ERROR |
1641 DMA_RX_OV |
1642 DMA_RX_NO |
1643 DMA_RX_LG |
1644 DMA_RX_RXER))) {
1645 netif_err(priv, rx_status, dev, "dma_flag=0x%x\n",
Florian Fainellic91b7f62014-07-23 10:42:12 -07001646 (unsigned int)dma_flag);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001647 if (dma_flag & DMA_RX_CRC_ERROR)
1648 dev->stats.rx_crc_errors++;
1649 if (dma_flag & DMA_RX_OV)
1650 dev->stats.rx_over_errors++;
1651 if (dma_flag & DMA_RX_NO)
1652 dev->stats.rx_frame_errors++;
1653 if (dma_flag & DMA_RX_LG)
1654 dev->stats.rx_length_errors++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001655 dev->stats.rx_errors++;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001656 dev_kfree_skb_any(skb);
1657 goto next;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001658 } /* error packet */
1659
1660 chksum_ok = (dma_flag & priv->dma_rx_chk_bit) &&
Florian Fainellic91b7f62014-07-23 10:42:12 -07001661 priv->desc_rxchk_en;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001662
1663 skb_put(skb, len);
1664 if (priv->desc_64b_en) {
1665 skb_pull(skb, 64);
1666 len -= 64;
1667 }
1668
1669 if (likely(chksum_ok))
1670 skb->ip_summed = CHECKSUM_UNNECESSARY;
1671
1672 /* remove hardware 2bytes added for IP alignment */
1673 skb_pull(skb, 2);
1674 len -= 2;
1675
1676 if (priv->crc_fwd_en) {
1677 skb_trim(skb, len - ETH_FCS_LEN);
1678 len -= ETH_FCS_LEN;
1679 }
1680
1681 /*Finish setting up the received SKB and send it to the kernel*/
1682 skb->protocol = eth_type_trans(skb, priv->dev);
1683 dev->stats.rx_packets++;
1684 dev->stats.rx_bytes += len;
1685 if (dma_flag & DMA_RX_MULT)
1686 dev->stats.multicast++;
1687
1688 /* Notify kernel */
Petri Gynther4055eae2015-03-25 12:35:16 -07001689 napi_gro_receive(&ring->napi, skb);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001690 netif_dbg(priv, rx_status, dev, "pushed up to kernel\n");
1691
Petri Gyntherd6707be2015-03-12 15:48:00 -07001692next:
Florian Fainellicf377d82014-10-10 10:51:52 -07001693 rxpktprocessed++;
Petri Gynther8ac467e2015-03-09 13:40:00 -07001694 if (likely(ring->read_ptr < ring->end_ptr))
1695 ring->read_ptr++;
1696 else
1697 ring->read_ptr = ring->cb_ptr;
1698
1699 ring->c_index = (ring->c_index + 1) & DMA_C_INDEX_MASK;
Petri Gynther4055eae2015-03-25 12:35:16 -07001700 bcmgenet_rdma_ring_writel(priv, ring->index, ring->c_index, RDMA_CONS_INDEX);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001701 }
1702
1703 return rxpktprocessed;
1704}
1705
Petri Gynther3ab11332015-03-25 12:35:15 -07001706/* Rx NAPI polling method */
1707static int bcmgenet_rx_poll(struct napi_struct *napi, int budget)
1708{
Petri Gynther4055eae2015-03-25 12:35:16 -07001709 struct bcmgenet_rx_ring *ring = container_of(napi,
1710 struct bcmgenet_rx_ring, napi);
Petri Gynther3ab11332015-03-25 12:35:15 -07001711 unsigned int work_done;
1712
Petri Gynther4055eae2015-03-25 12:35:16 -07001713 work_done = bcmgenet_desc_rx(ring, budget);
Petri Gynther3ab11332015-03-25 12:35:15 -07001714
1715 if (work_done < budget) {
Eric Dumazeteb96ce02016-04-08 22:06:40 -07001716 napi_complete_done(napi, work_done);
Petri Gynther4055eae2015-03-25 12:35:16 -07001717 ring->int_enable(ring);
Petri Gynther3ab11332015-03-25 12:35:15 -07001718 }
1719
1720 return work_done;
1721}
1722
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001723/* Assign skb to RX DMA descriptor. */
Petri Gynther8ac467e2015-03-09 13:40:00 -07001724static int bcmgenet_alloc_rx_buffers(struct bcmgenet_priv *priv,
1725 struct bcmgenet_rx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001726{
1727 struct enet_cb *cb;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001728 struct sk_buff *skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001729 int i;
1730
Petri Gynther8ac467e2015-03-09 13:40:00 -07001731 netif_dbg(priv, hw, priv->dev, "%s\n", __func__);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001732
1733 /* loop here for each buffer needing assign */
Petri Gynther8ac467e2015-03-09 13:40:00 -07001734 for (i = 0; i < ring->size; i++) {
1735 cb = ring->cbs + i;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001736 skb = bcmgenet_rx_refill(priv, cb);
1737 if (skb)
1738 dev_kfree_skb_any(skb);
1739 if (!cb->skb)
1740 return -ENOMEM;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001741 }
1742
Petri Gyntherd6707be2015-03-12 15:48:00 -07001743 return 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001744}
1745
1746static void bcmgenet_free_rx_buffers(struct bcmgenet_priv *priv)
1747{
1748 struct enet_cb *cb;
1749 int i;
1750
1751 for (i = 0; i < priv->num_rx_bds; i++) {
1752 cb = &priv->rx_cbs[i];
1753
1754 if (dma_unmap_addr(cb, dma_addr)) {
1755 dma_unmap_single(&priv->dev->dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001756 dma_unmap_addr(cb, dma_addr),
1757 priv->rx_buf_len, DMA_FROM_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001758 dma_unmap_addr_set(cb, dma_addr, 0);
1759 }
1760
1761 if (cb->skb)
1762 bcmgenet_free_cb(cb);
1763 }
1764}
1765
Florian Fainellic91b7f62014-07-23 10:42:12 -07001766static void umac_enable_set(struct bcmgenet_priv *priv, u32 mask, bool enable)
Florian Fainellie29585b2014-07-21 15:29:20 -07001767{
1768 u32 reg;
1769
1770 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
1771 if (enable)
1772 reg |= mask;
1773 else
1774 reg &= ~mask;
1775 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
1776
1777 /* UniMAC stops on a packet boundary, wait for a full-size packet
1778 * to be processed
1779 */
1780 if (enable == 0)
1781 usleep_range(1000, 2000);
1782}
1783
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001784static int reset_umac(struct bcmgenet_priv *priv)
1785{
1786 struct device *kdev = &priv->pdev->dev;
1787 unsigned int timeout = 0;
1788 u32 reg;
1789
1790 /* 7358a0/7552a0: bad default in RBUF_FLUSH_CTRL.umac_sw_rst */
1791 bcmgenet_rbuf_ctrl_set(priv, 0);
1792 udelay(10);
1793
1794 /* disable MAC while updating its registers */
1795 bcmgenet_umac_writel(priv, 0, UMAC_CMD);
1796
1797 /* issue soft reset, wait for it to complete */
1798 bcmgenet_umac_writel(priv, CMD_SW_RESET, UMAC_CMD);
1799 while (timeout++ < 1000) {
1800 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
1801 if (!(reg & CMD_SW_RESET))
1802 return 0;
1803
1804 udelay(1);
1805 }
1806
1807 if (timeout == 1000) {
1808 dev_err(kdev,
Brian Norris7fc527f2014-07-29 14:34:14 -07001809 "timeout waiting for MAC to come out of reset\n");
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001810 return -ETIMEDOUT;
1811 }
1812
1813 return 0;
1814}
1815
Florian Fainelli909ff5e2014-07-21 15:29:21 -07001816static void bcmgenet_intr_disable(struct bcmgenet_priv *priv)
1817{
1818 /* Mask all interrupts.*/
1819 bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_MASK_SET);
1820 bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_CLEAR);
1821 bcmgenet_intrl2_0_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
1822 bcmgenet_intrl2_1_writel(priv, 0xFFFFFFFF, INTRL2_CPU_MASK_SET);
1823 bcmgenet_intrl2_1_writel(priv, 0xFFFFFFFF, INTRL2_CPU_CLEAR);
1824 bcmgenet_intrl2_1_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
1825}
1826
Florian Fainelli37850e32015-10-17 14:22:46 -07001827static void bcmgenet_link_intr_enable(struct bcmgenet_priv *priv)
1828{
1829 u32 int0_enable = 0;
1830
1831 /* Monitor cable plug/unplugged event for internal PHY, external PHY
1832 * and MoCA PHY
1833 */
1834 if (priv->internal_phy) {
1835 int0_enable |= UMAC_IRQ_LINK_EVENT;
1836 } else if (priv->ext_phy) {
1837 int0_enable |= UMAC_IRQ_LINK_EVENT;
1838 } else if (priv->phy_interface == PHY_INTERFACE_MODE_MOCA) {
1839 if (priv->hw_params->flags & GENET_HAS_MOCA_LINK_DET)
1840 int0_enable |= UMAC_IRQ_LINK_EVENT;
1841 }
1842 bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
1843}
1844
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001845static int init_umac(struct bcmgenet_priv *priv)
1846{
1847 struct device *kdev = &priv->pdev->dev;
1848 int ret;
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001849 u32 reg;
1850 u32 int0_enable = 0;
1851 u32 int1_enable = 0;
1852 int i;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001853
1854 dev_dbg(&priv->pdev->dev, "bcmgenet: init_umac\n");
1855
1856 ret = reset_umac(priv);
1857 if (ret)
1858 return ret;
1859
1860 bcmgenet_umac_writel(priv, 0, UMAC_CMD);
1861 /* clear tx/rx counter */
1862 bcmgenet_umac_writel(priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001863 MIB_RESET_RX | MIB_RESET_TX | MIB_RESET_RUNT,
1864 UMAC_MIB_CTRL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001865 bcmgenet_umac_writel(priv, 0, UMAC_MIB_CTRL);
1866
1867 bcmgenet_umac_writel(priv, ENET_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
1868
1869 /* init rx registers, enable ip header optimization */
1870 reg = bcmgenet_rbuf_readl(priv, RBUF_CTRL);
1871 reg |= RBUF_ALIGN_2B;
1872 bcmgenet_rbuf_writel(priv, reg, RBUF_CTRL);
1873
1874 if (!GENET_IS_V1(priv) && !GENET_IS_V2(priv))
1875 bcmgenet_rbuf_writel(priv, 1, RBUF_TBUF_SIZE_CTRL);
1876
Florian Fainelli909ff5e2014-07-21 15:29:21 -07001877 bcmgenet_intr_disable(priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001878
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001879 /* Enable Rx default queue 16 interrupts */
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001880 int0_enable |= UMAC_IRQ_RXDMA_DONE;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001881
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001882 /* Enable Tx default queue 16 interrupts */
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001883 int0_enable |= UMAC_IRQ_TXDMA_DONE;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001884
Florian Fainelli37850e32015-10-17 14:22:46 -07001885 /* Configure backpressure vectors for MoCA */
1886 if (priv->phy_interface == PHY_INTERFACE_MODE_MOCA) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001887 reg = bcmgenet_bp_mc_get(priv);
1888 reg |= BIT(priv->hw_params->bp_in_en_shift);
1889
1890 /* bp_mask: back pressure mask */
1891 if (netif_is_multiqueue(priv->dev))
1892 reg |= priv->hw_params->bp_in_mask;
1893 else
1894 reg &= ~priv->hw_params->bp_in_mask;
1895 bcmgenet_bp_mc_set(priv, reg);
1896 }
1897
1898 /* Enable MDIO interrupts on GENET v3+ */
1899 if (priv->hw_params->flags & GENET_HAS_MDIO_INTR)
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001900 int0_enable |= (UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001901
Petri Gynther4055eae2015-03-25 12:35:16 -07001902 /* Enable Rx priority queue interrupts */
1903 for (i = 0; i < priv->hw_params->rx_queues; ++i)
1904 int1_enable |= (1 << (UMAC_IRQ1_RX_INTR_SHIFT + i));
1905
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001906 /* Enable Tx priority queue interrupts */
1907 for (i = 0; i < priv->hw_params->tx_queues; ++i)
1908 int1_enable |= (1 << i);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001909
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001910 bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
1911 bcmgenet_intrl2_1_writel(priv, int1_enable, INTRL2_CPU_MASK_CLEAR);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001912
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001913 /* Enable rx/tx engine.*/
1914 dev_dbg(kdev, "done init umac\n");
1915
1916 return 0;
1917}
1918
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001919/* Initialize a Tx ring along with corresponding hardware registers */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001920static void bcmgenet_init_tx_ring(struct bcmgenet_priv *priv,
1921 unsigned int index, unsigned int size,
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001922 unsigned int start_ptr, unsigned int end_ptr)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001923{
1924 struct bcmgenet_tx_ring *ring = &priv->tx_rings[index];
1925 u32 words_per_bd = WORDS_PER_BD(priv);
1926 u32 flow_period_val = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001927
1928 spin_lock_init(&ring->lock);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001929 ring->priv = priv;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001930 ring->index = index;
1931 if (index == DESC_INDEX) {
1932 ring->queue = 0;
1933 ring->int_enable = bcmgenet_tx_ring16_int_enable;
1934 ring->int_disable = bcmgenet_tx_ring16_int_disable;
1935 } else {
1936 ring->queue = index + 1;
1937 ring->int_enable = bcmgenet_tx_ring_int_enable;
1938 ring->int_disable = bcmgenet_tx_ring_int_disable;
1939 }
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001940 ring->cbs = priv->tx_cbs + start_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001941 ring->size = size;
Petri Gynther66d06752015-03-04 14:30:01 -08001942 ring->clean_ptr = start_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001943 ring->c_index = 0;
1944 ring->free_bds = size;
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001945 ring->write_ptr = start_ptr;
1946 ring->cb_ptr = start_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001947 ring->end_ptr = end_ptr - 1;
1948 ring->prod_index = 0;
1949
1950 /* Set flow period for ring != 16 */
1951 if (index != DESC_INDEX)
1952 flow_period_val = ENET_MAX_MTU_SIZE << 16;
1953
1954 bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_PROD_INDEX);
1955 bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_CONS_INDEX);
1956 bcmgenet_tdma_ring_writel(priv, index, 1, DMA_MBUF_DONE_THRESH);
1957 /* Disable rate control for now */
1958 bcmgenet_tdma_ring_writel(priv, index, flow_period_val,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001959 TDMA_FLOW_PERIOD);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001960 bcmgenet_tdma_ring_writel(priv, index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001961 ((size << DMA_RING_SIZE_SHIFT) |
1962 RX_BUF_LENGTH), DMA_RING_BUF_SIZE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001963
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001964 /* Set start and end address, read and write pointers */
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001965 bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001966 DMA_START_ADDR);
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001967 bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001968 TDMA_READ_PTR);
Petri Gynther4f8b2d72015-02-23 11:00:45 -08001969 bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001970 TDMA_WRITE_PTR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001971 bcmgenet_tdma_ring_writel(priv, index, end_ptr * words_per_bd - 1,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001972 DMA_END_ADDR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001973}
1974
1975/* Initialize a RDMA ring */
1976static int bcmgenet_init_rx_ring(struct bcmgenet_priv *priv,
Petri Gynther8ac467e2015-03-09 13:40:00 -07001977 unsigned int index, unsigned int size,
1978 unsigned int start_ptr, unsigned int end_ptr)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001979{
Petri Gynther8ac467e2015-03-09 13:40:00 -07001980 struct bcmgenet_rx_ring *ring = &priv->rx_rings[index];
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001981 u32 words_per_bd = WORDS_PER_BD(priv);
1982 int ret;
1983
Petri Gynther4055eae2015-03-25 12:35:16 -07001984 ring->priv = priv;
Petri Gynther8ac467e2015-03-09 13:40:00 -07001985 ring->index = index;
Petri Gynther4055eae2015-03-25 12:35:16 -07001986 if (index == DESC_INDEX) {
1987 ring->int_enable = bcmgenet_rx_ring16_int_enable;
1988 ring->int_disable = bcmgenet_rx_ring16_int_disable;
1989 } else {
1990 ring->int_enable = bcmgenet_rx_ring_int_enable;
1991 ring->int_disable = bcmgenet_rx_ring_int_disable;
1992 }
Petri Gynther8ac467e2015-03-09 13:40:00 -07001993 ring->cbs = priv->rx_cbs + start_ptr;
1994 ring->size = size;
1995 ring->c_index = 0;
1996 ring->read_ptr = start_ptr;
1997 ring->cb_ptr = start_ptr;
1998 ring->end_ptr = end_ptr - 1;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001999
Petri Gynther8ac467e2015-03-09 13:40:00 -07002000 ret = bcmgenet_alloc_rx_buffers(priv, ring);
2001 if (ret)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002002 return ret;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002003
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002004 bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_PROD_INDEX);
2005 bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_CONS_INDEX);
Petri Gynther6f5a2722015-03-06 13:45:00 -08002006 bcmgenet_rdma_ring_writel(priv, index, 1, DMA_MBUF_DONE_THRESH);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002007 bcmgenet_rdma_ring_writel(priv, index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002008 ((size << DMA_RING_SIZE_SHIFT) |
2009 RX_BUF_LENGTH), DMA_RING_BUF_SIZE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002010 bcmgenet_rdma_ring_writel(priv, index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002011 (DMA_FC_THRESH_LO <<
2012 DMA_XOFF_THRESHOLD_SHIFT) |
2013 DMA_FC_THRESH_HI, RDMA_XON_XOFF_THRESH);
Petri Gynther6f5a2722015-03-06 13:45:00 -08002014
2015 /* Set start and end address, read and write pointers */
Petri Gynther8ac467e2015-03-09 13:40:00 -07002016 bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
2017 DMA_START_ADDR);
2018 bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
2019 RDMA_READ_PTR);
2020 bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
2021 RDMA_WRITE_PTR);
2022 bcmgenet_rdma_ring_writel(priv, index, end_ptr * words_per_bd - 1,
Petri Gynther6f5a2722015-03-06 13:45:00 -08002023 DMA_END_ADDR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002024
2025 return ret;
2026}
2027
Petri Gynthere2aadb42015-03-25 12:35:14 -07002028static void bcmgenet_init_tx_napi(struct bcmgenet_priv *priv)
2029{
2030 unsigned int i;
2031 struct bcmgenet_tx_ring *ring;
2032
2033 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2034 ring = &priv->tx_rings[i];
Eric Dumazetd64b5e82015-11-18 06:31:00 -08002035 netif_tx_napi_add(priv->dev, &ring->napi, bcmgenet_tx_poll, 64);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002036 }
2037
2038 ring = &priv->tx_rings[DESC_INDEX];
Eric Dumazetd64b5e82015-11-18 06:31:00 -08002039 netif_tx_napi_add(priv->dev, &ring->napi, bcmgenet_tx_poll, 64);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002040}
2041
2042static void bcmgenet_enable_tx_napi(struct bcmgenet_priv *priv)
2043{
2044 unsigned int i;
2045 struct bcmgenet_tx_ring *ring;
2046
2047 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2048 ring = &priv->tx_rings[i];
2049 napi_enable(&ring->napi);
2050 }
2051
2052 ring = &priv->tx_rings[DESC_INDEX];
2053 napi_enable(&ring->napi);
2054}
2055
2056static void bcmgenet_disable_tx_napi(struct bcmgenet_priv *priv)
2057{
2058 unsigned int i;
2059 struct bcmgenet_tx_ring *ring;
2060
2061 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2062 ring = &priv->tx_rings[i];
2063 napi_disable(&ring->napi);
2064 }
2065
2066 ring = &priv->tx_rings[DESC_INDEX];
2067 napi_disable(&ring->napi);
2068}
2069
2070static void bcmgenet_fini_tx_napi(struct bcmgenet_priv *priv)
2071{
2072 unsigned int i;
2073 struct bcmgenet_tx_ring *ring;
2074
2075 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2076 ring = &priv->tx_rings[i];
2077 netif_napi_del(&ring->napi);
2078 }
2079
2080 ring = &priv->tx_rings[DESC_INDEX];
2081 netif_napi_del(&ring->napi);
2082}
2083
Petri Gynther16c6d662015-02-23 11:00:45 -08002084/* Initialize Tx queues
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002085 *
Petri Gynther16c6d662015-02-23 11:00:45 -08002086 * Queues 0-3 are priority-based, each one has 32 descriptors,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002087 * with queue 0 being the highest priority queue.
2088 *
Petri Gynther16c6d662015-02-23 11:00:45 -08002089 * Queue 16 is the default Tx queue with
Petri Gynther51a966a2015-02-23 11:00:46 -08002090 * GENET_Q16_TX_BD_CNT = 256 - 4 * 32 = 128 descriptors.
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002091 *
Petri Gynther16c6d662015-02-23 11:00:45 -08002092 * The transmit control block pool is then partitioned as follows:
2093 * - Tx queue 0 uses tx_cbs[0..31]
2094 * - Tx queue 1 uses tx_cbs[32..63]
2095 * - Tx queue 2 uses tx_cbs[64..95]
2096 * - Tx queue 3 uses tx_cbs[96..127]
2097 * - Tx queue 16 uses tx_cbs[128..255]
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002098 */
Petri Gynther16c6d662015-02-23 11:00:45 -08002099static void bcmgenet_init_tx_queues(struct net_device *dev)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002100{
2101 struct bcmgenet_priv *priv = netdev_priv(dev);
Petri Gynther16c6d662015-02-23 11:00:45 -08002102 u32 i, dma_enable;
2103 u32 dma_ctrl, ring_cfg;
Petri Gynther37742162014-10-07 09:30:01 -07002104 u32 dma_priority[3] = {0, 0, 0};
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002105
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002106 dma_ctrl = bcmgenet_tdma_readl(priv, DMA_CTRL);
2107 dma_enable = dma_ctrl & DMA_EN;
2108 dma_ctrl &= ~DMA_EN;
2109 bcmgenet_tdma_writel(priv, dma_ctrl, DMA_CTRL);
2110
Petri Gynther16c6d662015-02-23 11:00:45 -08002111 dma_ctrl = 0;
2112 ring_cfg = 0;
2113
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002114 /* Enable strict priority arbiter mode */
2115 bcmgenet_tdma_writel(priv, DMA_ARBITER_SP, DMA_ARB_CTRL);
2116
Petri Gynther16c6d662015-02-23 11:00:45 -08002117 /* Initialize Tx priority queues */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002118 for (i = 0; i < priv->hw_params->tx_queues; i++) {
Petri Gynther51a966a2015-02-23 11:00:46 -08002119 bcmgenet_init_tx_ring(priv, i, priv->hw_params->tx_bds_per_q,
2120 i * priv->hw_params->tx_bds_per_q,
2121 (i + 1) * priv->hw_params->tx_bds_per_q);
Petri Gynther16c6d662015-02-23 11:00:45 -08002122 ring_cfg |= (1 << i);
2123 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
Petri Gynther37742162014-10-07 09:30:01 -07002124 dma_priority[DMA_PRIO_REG_INDEX(i)] |=
2125 ((GENET_Q0_PRIORITY + i) << DMA_PRIO_REG_SHIFT(i));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002126 }
2127
Petri Gynther16c6d662015-02-23 11:00:45 -08002128 /* Initialize Tx default queue 16 */
Petri Gynther51a966a2015-02-23 11:00:46 -08002129 bcmgenet_init_tx_ring(priv, DESC_INDEX, GENET_Q16_TX_BD_CNT,
Petri Gynther16c6d662015-02-23 11:00:45 -08002130 priv->hw_params->tx_queues *
Petri Gynther51a966a2015-02-23 11:00:46 -08002131 priv->hw_params->tx_bds_per_q,
Petri Gynther16c6d662015-02-23 11:00:45 -08002132 TOTAL_DESC);
2133 ring_cfg |= (1 << DESC_INDEX);
2134 dma_ctrl |= (1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT));
Petri Gynther37742162014-10-07 09:30:01 -07002135 dma_priority[DMA_PRIO_REG_INDEX(DESC_INDEX)] |=
2136 ((GENET_Q0_PRIORITY + priv->hw_params->tx_queues) <<
2137 DMA_PRIO_REG_SHIFT(DESC_INDEX));
Petri Gynther16c6d662015-02-23 11:00:45 -08002138
2139 /* Set Tx queue priorities */
Petri Gynther37742162014-10-07 09:30:01 -07002140 bcmgenet_tdma_writel(priv, dma_priority[0], DMA_PRIORITY_0);
2141 bcmgenet_tdma_writel(priv, dma_priority[1], DMA_PRIORITY_1);
2142 bcmgenet_tdma_writel(priv, dma_priority[2], DMA_PRIORITY_2);
2143
Petri Gynthere2aadb42015-03-25 12:35:14 -07002144 /* Initialize Tx NAPI */
2145 bcmgenet_init_tx_napi(priv);
2146
Petri Gynther16c6d662015-02-23 11:00:45 -08002147 /* Enable Tx queues */
2148 bcmgenet_tdma_writel(priv, ring_cfg, DMA_RING_CFG);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002149
Petri Gynther16c6d662015-02-23 11:00:45 -08002150 /* Enable Tx DMA */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002151 if (dma_enable)
Petri Gynther16c6d662015-02-23 11:00:45 -08002152 dma_ctrl |= DMA_EN;
2153 bcmgenet_tdma_writel(priv, dma_ctrl, DMA_CTRL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002154}
2155
Petri Gynther3ab11332015-03-25 12:35:15 -07002156static void bcmgenet_init_rx_napi(struct bcmgenet_priv *priv)
2157{
Petri Gynther4055eae2015-03-25 12:35:16 -07002158 unsigned int i;
2159 struct bcmgenet_rx_ring *ring;
2160
2161 for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2162 ring = &priv->rx_rings[i];
2163 netif_napi_add(priv->dev, &ring->napi, bcmgenet_rx_poll, 64);
2164 }
2165
2166 ring = &priv->rx_rings[DESC_INDEX];
2167 netif_napi_add(priv->dev, &ring->napi, bcmgenet_rx_poll, 64);
Petri Gynther3ab11332015-03-25 12:35:15 -07002168}
2169
2170static void bcmgenet_enable_rx_napi(struct bcmgenet_priv *priv)
2171{
Petri Gynther4055eae2015-03-25 12:35:16 -07002172 unsigned int i;
2173 struct bcmgenet_rx_ring *ring;
2174
2175 for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2176 ring = &priv->rx_rings[i];
2177 napi_enable(&ring->napi);
2178 }
2179
2180 ring = &priv->rx_rings[DESC_INDEX];
2181 napi_enable(&ring->napi);
Petri Gynther3ab11332015-03-25 12:35:15 -07002182}
2183
2184static void bcmgenet_disable_rx_napi(struct bcmgenet_priv *priv)
2185{
Petri Gynther4055eae2015-03-25 12:35:16 -07002186 unsigned int i;
2187 struct bcmgenet_rx_ring *ring;
2188
2189 for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2190 ring = &priv->rx_rings[i];
2191 napi_disable(&ring->napi);
2192 }
2193
2194 ring = &priv->rx_rings[DESC_INDEX];
2195 napi_disable(&ring->napi);
Petri Gynther3ab11332015-03-25 12:35:15 -07002196}
2197
2198static void bcmgenet_fini_rx_napi(struct bcmgenet_priv *priv)
2199{
Petri Gynther4055eae2015-03-25 12:35:16 -07002200 unsigned int i;
2201 struct bcmgenet_rx_ring *ring;
2202
2203 for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2204 ring = &priv->rx_rings[i];
2205 netif_napi_del(&ring->napi);
2206 }
2207
2208 ring = &priv->rx_rings[DESC_INDEX];
2209 netif_napi_del(&ring->napi);
Petri Gynther3ab11332015-03-25 12:35:15 -07002210}
2211
Petri Gynther8ac467e2015-03-09 13:40:00 -07002212/* Initialize Rx queues
2213 *
2214 * Queues 0-15 are priority queues. Hardware Filtering Block (HFB) can be
2215 * used to direct traffic to these queues.
2216 *
2217 * Queue 16 is the default Rx queue with GENET_Q16_RX_BD_CNT descriptors.
2218 */
2219static int bcmgenet_init_rx_queues(struct net_device *dev)
2220{
2221 struct bcmgenet_priv *priv = netdev_priv(dev);
2222 u32 i;
2223 u32 dma_enable;
2224 u32 dma_ctrl;
2225 u32 ring_cfg;
2226 int ret;
2227
2228 dma_ctrl = bcmgenet_rdma_readl(priv, DMA_CTRL);
2229 dma_enable = dma_ctrl & DMA_EN;
2230 dma_ctrl &= ~DMA_EN;
2231 bcmgenet_rdma_writel(priv, dma_ctrl, DMA_CTRL);
2232
2233 dma_ctrl = 0;
2234 ring_cfg = 0;
2235
2236 /* Initialize Rx priority queues */
2237 for (i = 0; i < priv->hw_params->rx_queues; i++) {
2238 ret = bcmgenet_init_rx_ring(priv, i,
2239 priv->hw_params->rx_bds_per_q,
2240 i * priv->hw_params->rx_bds_per_q,
2241 (i + 1) *
2242 priv->hw_params->rx_bds_per_q);
2243 if (ret)
2244 return ret;
2245
2246 ring_cfg |= (1 << i);
2247 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
2248 }
2249
2250 /* Initialize Rx default queue 16 */
2251 ret = bcmgenet_init_rx_ring(priv, DESC_INDEX, GENET_Q16_RX_BD_CNT,
2252 priv->hw_params->rx_queues *
2253 priv->hw_params->rx_bds_per_q,
2254 TOTAL_DESC);
2255 if (ret)
2256 return ret;
2257
2258 ring_cfg |= (1 << DESC_INDEX);
2259 dma_ctrl |= (1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT));
2260
Petri Gynther3ab11332015-03-25 12:35:15 -07002261 /* Initialize Rx NAPI */
2262 bcmgenet_init_rx_napi(priv);
2263
Petri Gynther8ac467e2015-03-09 13:40:00 -07002264 /* Enable rings */
2265 bcmgenet_rdma_writel(priv, ring_cfg, DMA_RING_CFG);
2266
2267 /* Configure ring as descriptor ring and re-enable DMA if enabled */
2268 if (dma_enable)
2269 dma_ctrl |= DMA_EN;
2270 bcmgenet_rdma_writel(priv, dma_ctrl, DMA_CTRL);
2271
2272 return 0;
2273}
2274
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002275static int bcmgenet_dma_teardown(struct bcmgenet_priv *priv)
2276{
2277 int ret = 0;
2278 int timeout = 0;
2279 u32 reg;
Jaedon Shinb6df7d62015-08-21 10:08:26 +09002280 u32 dma_ctrl;
2281 int i;
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002282
2283 /* Disable TDMA to stop add more frames in TX DMA */
2284 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2285 reg &= ~DMA_EN;
2286 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2287
2288 /* Check TDMA status register to confirm TDMA is disabled */
2289 while (timeout++ < DMA_TIMEOUT_VAL) {
2290 reg = bcmgenet_tdma_readl(priv, DMA_STATUS);
2291 if (reg & DMA_DISABLED)
2292 break;
2293
2294 udelay(1);
2295 }
2296
2297 if (timeout == DMA_TIMEOUT_VAL) {
2298 netdev_warn(priv->dev, "Timed out while disabling TX DMA\n");
2299 ret = -ETIMEDOUT;
2300 }
2301
2302 /* Wait 10ms for packet drain in both tx and rx dma */
2303 usleep_range(10000, 20000);
2304
2305 /* Disable RDMA */
2306 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2307 reg &= ~DMA_EN;
2308 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2309
2310 timeout = 0;
2311 /* Check RDMA status register to confirm RDMA is disabled */
2312 while (timeout++ < DMA_TIMEOUT_VAL) {
2313 reg = bcmgenet_rdma_readl(priv, DMA_STATUS);
2314 if (reg & DMA_DISABLED)
2315 break;
2316
2317 udelay(1);
2318 }
2319
2320 if (timeout == DMA_TIMEOUT_VAL) {
2321 netdev_warn(priv->dev, "Timed out while disabling RX DMA\n");
2322 ret = -ETIMEDOUT;
2323 }
2324
Jaedon Shinb6df7d62015-08-21 10:08:26 +09002325 dma_ctrl = 0;
2326 for (i = 0; i < priv->hw_params->rx_queues; i++)
2327 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
2328 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2329 reg &= ~dma_ctrl;
2330 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2331
2332 dma_ctrl = 0;
2333 for (i = 0; i < priv->hw_params->tx_queues; i++)
2334 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
2335 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2336 reg &= ~dma_ctrl;
2337 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2338
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002339 return ret;
2340}
2341
Petri Gynther9abab962015-03-30 00:29:01 -07002342static void bcmgenet_fini_dma(struct bcmgenet_priv *priv)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002343{
2344 int i;
Petri Gynthere178c8c2016-04-09 00:20:36 -07002345 struct netdev_queue *txq;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002346
Petri Gynther9abab962015-03-30 00:29:01 -07002347 bcmgenet_fini_rx_napi(priv);
2348 bcmgenet_fini_tx_napi(priv);
2349
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002350 /* disable DMA */
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002351 bcmgenet_dma_teardown(priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002352
2353 for (i = 0; i < priv->num_tx_bds; i++) {
2354 if (priv->tx_cbs[i].skb != NULL) {
2355 dev_kfree_skb(priv->tx_cbs[i].skb);
2356 priv->tx_cbs[i].skb = NULL;
2357 }
2358 }
2359
Petri Gynthere178c8c2016-04-09 00:20:36 -07002360 for (i = 0; i < priv->hw_params->tx_queues; i++) {
2361 txq = netdev_get_tx_queue(priv->dev, priv->tx_rings[i].queue);
2362 netdev_tx_reset_queue(txq);
2363 }
2364
2365 txq = netdev_get_tx_queue(priv->dev, priv->tx_rings[DESC_INDEX].queue);
2366 netdev_tx_reset_queue(txq);
2367
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002368 bcmgenet_free_rx_buffers(priv);
2369 kfree(priv->rx_cbs);
2370 kfree(priv->tx_cbs);
2371}
2372
2373/* init_edma: Initialize DMA control register */
2374static int bcmgenet_init_dma(struct bcmgenet_priv *priv)
2375{
2376 int ret;
Petri Gynther014012a2015-02-23 11:00:45 -08002377 unsigned int i;
2378 struct enet_cb *cb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002379
Petri Gynther6f5a2722015-03-06 13:45:00 -08002380 netif_dbg(priv, hw, priv->dev, "%s\n", __func__);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002381
Petri Gynther6f5a2722015-03-06 13:45:00 -08002382 /* Initialize common Rx ring structures */
2383 priv->rx_bds = priv->base + priv->hw_params->rdma_offset;
2384 priv->num_rx_bds = TOTAL_DESC;
2385 priv->rx_cbs = kcalloc(priv->num_rx_bds, sizeof(struct enet_cb),
2386 GFP_KERNEL);
2387 if (!priv->rx_cbs)
2388 return -ENOMEM;
2389
2390 for (i = 0; i < priv->num_rx_bds; i++) {
2391 cb = priv->rx_cbs + i;
2392 cb->bd_addr = priv->rx_bds + i * DMA_DESC_SIZE;
2393 }
2394
Brian Norris7fc527f2014-07-29 14:34:14 -07002395 /* Initialize common TX ring structures */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002396 priv->tx_bds = priv->base + priv->hw_params->tdma_offset;
2397 priv->num_tx_bds = TOTAL_DESC;
Florian Fainellic489be02014-07-23 10:42:15 -07002398 priv->tx_cbs = kcalloc(priv->num_tx_bds, sizeof(struct enet_cb),
Florian Fainellic91b7f62014-07-23 10:42:12 -07002399 GFP_KERNEL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002400 if (!priv->tx_cbs) {
Petri Gyntherebbd96f2015-03-25 12:35:11 -07002401 kfree(priv->rx_cbs);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002402 return -ENOMEM;
2403 }
2404
Petri Gynther014012a2015-02-23 11:00:45 -08002405 for (i = 0; i < priv->num_tx_bds; i++) {
2406 cb = priv->tx_cbs + i;
2407 cb->bd_addr = priv->tx_bds + i * DMA_DESC_SIZE;
2408 }
2409
Petri Gyntherebbd96f2015-03-25 12:35:11 -07002410 /* Init rDma */
2411 bcmgenet_rdma_writel(priv, DMA_MAX_BURST_LENGTH, DMA_SCB_BURST_SIZE);
2412
2413 /* Initialize Rx queues */
2414 ret = bcmgenet_init_rx_queues(priv->dev);
2415 if (ret) {
2416 netdev_err(priv->dev, "failed to initialize Rx queues\n");
2417 bcmgenet_free_rx_buffers(priv);
2418 kfree(priv->rx_cbs);
2419 kfree(priv->tx_cbs);
2420 return ret;
2421 }
2422
2423 /* Init tDma */
2424 bcmgenet_tdma_writel(priv, DMA_MAX_BURST_LENGTH, DMA_SCB_BURST_SIZE);
2425
Petri Gynther16c6d662015-02-23 11:00:45 -08002426 /* Initialize Tx queues */
2427 bcmgenet_init_tx_queues(priv->dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002428
2429 return 0;
2430}
2431
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002432/* Interrupt bottom half */
2433static void bcmgenet_irq_task(struct work_struct *work)
2434{
2435 struct bcmgenet_priv *priv = container_of(
2436 work, struct bcmgenet_priv, bcmgenet_irq_work);
Philippe Reynes62469c72016-07-03 17:33:56 +02002437 struct net_device *ndev = priv->dev;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002438
2439 netif_dbg(priv, intr, priv->dev, "%s\n", __func__);
2440
Florian Fainelli8fdb0e02014-07-21 15:29:26 -07002441 if (priv->irq0_stat & UMAC_IRQ_MPD_R) {
2442 priv->irq0_stat &= ~UMAC_IRQ_MPD_R;
2443 netif_dbg(priv, wol, priv->dev,
2444 "magic packet detected, waking up\n");
2445 bcmgenet_power_up(priv, GENET_POWER_WOL_MAGIC);
2446 }
2447
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002448 /* Link UP/DOWN event */
Jaedon Shind07c0272016-02-19 13:48:50 +09002449 if (priv->irq0_stat & UMAC_IRQ_LINK_EVENT) {
Philippe Reynes62469c72016-07-03 17:33:56 +02002450 phy_mac_interrupt(ndev->phydev,
Petri Gynther451e1ca2015-03-30 00:29:35 -07002451 !!(priv->irq0_stat & UMAC_IRQ_LINK_UP));
Petri Gynthere122966d2015-03-30 00:29:24 -07002452 priv->irq0_stat &= ~UMAC_IRQ_LINK_EVENT;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002453 }
2454}
2455
Petri Gynther4055eae2015-03-25 12:35:16 -07002456/* bcmgenet_isr1: handle Rx and Tx priority queues */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002457static irqreturn_t bcmgenet_isr1(int irq, void *dev_id)
2458{
2459 struct bcmgenet_priv *priv = dev_id;
Petri Gynther4055eae2015-03-25 12:35:16 -07002460 struct bcmgenet_rx_ring *rx_ring;
2461 struct bcmgenet_tx_ring *tx_ring;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002462 unsigned int index;
2463
2464 /* Save irq status for bottom-half processing. */
2465 priv->irq1_stat =
2466 bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_STAT) &
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002467 ~bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
Petri Gynther4055eae2015-03-25 12:35:16 -07002468
Brian Norris7fc527f2014-07-29 14:34:14 -07002469 /* clear interrupts */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002470 bcmgenet_intrl2_1_writel(priv, priv->irq1_stat, INTRL2_CPU_CLEAR);
2471
2472 netif_dbg(priv, intr, priv->dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002473 "%s: IRQ=0x%x\n", __func__, priv->irq1_stat);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002474
Petri Gynther4055eae2015-03-25 12:35:16 -07002475 /* Check Rx priority queue interrupts */
2476 for (index = 0; index < priv->hw_params->rx_queues; index++) {
2477 if (!(priv->irq1_stat & BIT(UMAC_IRQ1_RX_INTR_SHIFT + index)))
2478 continue;
2479
2480 rx_ring = &priv->rx_rings[index];
2481
2482 if (likely(napi_schedule_prep(&rx_ring->napi))) {
2483 rx_ring->int_disable(rx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002484 __napi_schedule_irqoff(&rx_ring->napi);
Petri Gynther4055eae2015-03-25 12:35:16 -07002485 }
2486 }
2487
2488 /* Check Tx priority queue interrupts */
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002489 for (index = 0; index < priv->hw_params->tx_queues; index++) {
2490 if (!(priv->irq1_stat & BIT(index)))
2491 continue;
2492
Petri Gynther4055eae2015-03-25 12:35:16 -07002493 tx_ring = &priv->tx_rings[index];
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002494
Petri Gynther4055eae2015-03-25 12:35:16 -07002495 if (likely(napi_schedule_prep(&tx_ring->napi))) {
2496 tx_ring->int_disable(tx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002497 __napi_schedule_irqoff(&tx_ring->napi);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002498 }
2499 }
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002500
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002501 return IRQ_HANDLED;
2502}
2503
Petri Gynther4055eae2015-03-25 12:35:16 -07002504/* bcmgenet_isr0: handle Rx and Tx default queues + other stuff */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002505static irqreturn_t bcmgenet_isr0(int irq, void *dev_id)
2506{
2507 struct bcmgenet_priv *priv = dev_id;
Petri Gynther4055eae2015-03-25 12:35:16 -07002508 struct bcmgenet_rx_ring *rx_ring;
2509 struct bcmgenet_tx_ring *tx_ring;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002510
2511 /* Save irq status for bottom-half processing. */
2512 priv->irq0_stat =
2513 bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_STAT) &
2514 ~bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
Petri Gynther4055eae2015-03-25 12:35:16 -07002515
Brian Norris7fc527f2014-07-29 14:34:14 -07002516 /* clear interrupts */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002517 bcmgenet_intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
2518
2519 netif_dbg(priv, intr, priv->dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002520 "IRQ=0x%x\n", priv->irq0_stat);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002521
Petri Gyntheree7d8c22015-03-30 00:28:50 -07002522 if (priv->irq0_stat & UMAC_IRQ_RXDMA_DONE) {
Petri Gynther4055eae2015-03-25 12:35:16 -07002523 rx_ring = &priv->rx_rings[DESC_INDEX];
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002524
Petri Gynther4055eae2015-03-25 12:35:16 -07002525 if (likely(napi_schedule_prep(&rx_ring->napi))) {
2526 rx_ring->int_disable(rx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002527 __napi_schedule_irqoff(&rx_ring->napi);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002528 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002529 }
Petri Gynther4055eae2015-03-25 12:35:16 -07002530
Petri Gyntheree7d8c22015-03-30 00:28:50 -07002531 if (priv->irq0_stat & UMAC_IRQ_TXDMA_DONE) {
Petri Gynther4055eae2015-03-25 12:35:16 -07002532 tx_ring = &priv->tx_rings[DESC_INDEX];
2533
2534 if (likely(napi_schedule_prep(&tx_ring->napi))) {
2535 tx_ring->int_disable(tx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002536 __napi_schedule_irqoff(&tx_ring->napi);
Petri Gynther4055eae2015-03-25 12:35:16 -07002537 }
2538 }
2539
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002540 if (priv->irq0_stat & (UMAC_IRQ_PHY_DET_R |
2541 UMAC_IRQ_PHY_DET_F |
Petri Gynthere122966d2015-03-30 00:29:24 -07002542 UMAC_IRQ_LINK_EVENT |
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002543 UMAC_IRQ_HFB_SM |
2544 UMAC_IRQ_HFB_MM |
2545 UMAC_IRQ_MPD_R)) {
2546 /* all other interested interrupts handled in bottom half */
2547 schedule_work(&priv->bcmgenet_irq_work);
2548 }
2549
2550 if ((priv->hw_params->flags & GENET_HAS_MDIO_INTR) &&
Florian Fainellic91b7f62014-07-23 10:42:12 -07002551 priv->irq0_stat & (UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR)) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002552 priv->irq0_stat &= ~(UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR);
2553 wake_up(&priv->wq);
2554 }
2555
2556 return IRQ_HANDLED;
2557}
2558
Florian Fainelli85620562014-07-21 15:29:23 -07002559static irqreturn_t bcmgenet_wol_isr(int irq, void *dev_id)
2560{
2561 struct bcmgenet_priv *priv = dev_id;
2562
2563 pm_wakeup_event(&priv->pdev->dev, 0);
2564
2565 return IRQ_HANDLED;
2566}
2567
Florian Fainelli4d2e8882015-07-31 11:42:54 -07002568#ifdef CONFIG_NET_POLL_CONTROLLER
2569static void bcmgenet_poll_controller(struct net_device *dev)
2570{
2571 struct bcmgenet_priv *priv = netdev_priv(dev);
2572
2573 /* Invoke the main RX/TX interrupt handler */
2574 disable_irq(priv->irq0);
2575 bcmgenet_isr0(priv->irq0, priv);
2576 enable_irq(priv->irq0);
2577
2578 /* And the interrupt handler for RX/TX priority queues */
2579 disable_irq(priv->irq1);
2580 bcmgenet_isr1(priv->irq1, priv);
2581 enable_irq(priv->irq1);
2582}
2583#endif
2584
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002585static void bcmgenet_umac_reset(struct bcmgenet_priv *priv)
2586{
2587 u32 reg;
2588
2589 reg = bcmgenet_rbuf_ctrl_get(priv);
2590 reg |= BIT(1);
2591 bcmgenet_rbuf_ctrl_set(priv, reg);
2592 udelay(10);
2593
2594 reg &= ~BIT(1);
2595 bcmgenet_rbuf_ctrl_set(priv, reg);
2596 udelay(10);
2597}
2598
2599static void bcmgenet_set_hw_addr(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002600 unsigned char *addr)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002601{
2602 bcmgenet_umac_writel(priv, (addr[0] << 24) | (addr[1] << 16) |
2603 (addr[2] << 8) | addr[3], UMAC_MAC0);
2604 bcmgenet_umac_writel(priv, (addr[4] << 8) | addr[5], UMAC_MAC1);
2605}
2606
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002607/* Returns a reusable dma control register value */
2608static u32 bcmgenet_dma_disable(struct bcmgenet_priv *priv)
2609{
2610 u32 reg;
2611 u32 dma_ctrl;
2612
2613 /* disable DMA */
2614 dma_ctrl = 1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT) | DMA_EN;
2615 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2616 reg &= ~dma_ctrl;
2617 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2618
2619 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2620 reg &= ~dma_ctrl;
2621 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2622
2623 bcmgenet_umac_writel(priv, 1, UMAC_TX_FLUSH);
2624 udelay(10);
2625 bcmgenet_umac_writel(priv, 0, UMAC_TX_FLUSH);
2626
2627 return dma_ctrl;
2628}
2629
2630static void bcmgenet_enable_dma(struct bcmgenet_priv *priv, u32 dma_ctrl)
2631{
2632 u32 reg;
2633
2634 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2635 reg |= dma_ctrl;
2636 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2637
2638 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2639 reg |= dma_ctrl;
2640 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2641}
2642
Petri Gynther0034de42015-03-13 14:45:00 -07002643static bool bcmgenet_hfb_is_filter_enabled(struct bcmgenet_priv *priv,
2644 u32 f_index)
2645{
2646 u32 offset;
2647 u32 reg;
2648
2649 offset = HFB_FLT_ENABLE_V3PLUS + (f_index < 32) * sizeof(u32);
2650 reg = bcmgenet_hfb_reg_readl(priv, offset);
2651 return !!(reg & (1 << (f_index % 32)));
2652}
2653
2654static void bcmgenet_hfb_enable_filter(struct bcmgenet_priv *priv, u32 f_index)
2655{
2656 u32 offset;
2657 u32 reg;
2658
2659 offset = HFB_FLT_ENABLE_V3PLUS + (f_index < 32) * sizeof(u32);
2660 reg = bcmgenet_hfb_reg_readl(priv, offset);
2661 reg |= (1 << (f_index % 32));
2662 bcmgenet_hfb_reg_writel(priv, reg, offset);
2663}
2664
2665static void bcmgenet_hfb_set_filter_rx_queue_mapping(struct bcmgenet_priv *priv,
2666 u32 f_index, u32 rx_queue)
2667{
2668 u32 offset;
2669 u32 reg;
2670
2671 offset = f_index / 8;
2672 reg = bcmgenet_rdma_readl(priv, DMA_INDEX2RING_0 + offset);
2673 reg &= ~(0xF << (4 * (f_index % 8)));
2674 reg |= ((rx_queue & 0xF) << (4 * (f_index % 8)));
2675 bcmgenet_rdma_writel(priv, reg, DMA_INDEX2RING_0 + offset);
2676}
2677
2678static void bcmgenet_hfb_set_filter_length(struct bcmgenet_priv *priv,
2679 u32 f_index, u32 f_length)
2680{
2681 u32 offset;
2682 u32 reg;
2683
2684 offset = HFB_FLT_LEN_V3PLUS +
2685 ((priv->hw_params->hfb_filter_cnt - 1 - f_index) / 4) *
2686 sizeof(u32);
2687 reg = bcmgenet_hfb_reg_readl(priv, offset);
2688 reg &= ~(0xFF << (8 * (f_index % 4)));
2689 reg |= ((f_length & 0xFF) << (8 * (f_index % 4)));
2690 bcmgenet_hfb_reg_writel(priv, reg, offset);
2691}
2692
2693static int bcmgenet_hfb_find_unused_filter(struct bcmgenet_priv *priv)
2694{
2695 u32 f_index;
2696
2697 for (f_index = 0; f_index < priv->hw_params->hfb_filter_cnt; f_index++)
2698 if (!bcmgenet_hfb_is_filter_enabled(priv, f_index))
2699 return f_index;
2700
2701 return -ENOMEM;
2702}
2703
2704/* bcmgenet_hfb_add_filter
2705 *
2706 * Add new filter to Hardware Filter Block to match and direct Rx traffic to
2707 * desired Rx queue.
2708 *
2709 * f_data is an array of unsigned 32-bit integers where each 32-bit integer
2710 * provides filter data for 2 bytes (4 nibbles) of Rx frame:
2711 *
2712 * bits 31:20 - unused
2713 * bit 19 - nibble 0 match enable
2714 * bit 18 - nibble 1 match enable
2715 * bit 17 - nibble 2 match enable
2716 * bit 16 - nibble 3 match enable
2717 * bits 15:12 - nibble 0 data
2718 * bits 11:8 - nibble 1 data
2719 * bits 7:4 - nibble 2 data
2720 * bits 3:0 - nibble 3 data
2721 *
2722 * Example:
2723 * In order to match:
2724 * - Ethernet frame type = 0x0800 (IP)
2725 * - IP version field = 4
2726 * - IP protocol field = 0x11 (UDP)
2727 *
2728 * The following filter is needed:
2729 * u32 hfb_filter_ipv4_udp[] = {
2730 * Rx frame offset 0x00: 0x00000000, 0x00000000, 0x00000000, 0x00000000,
2731 * Rx frame offset 0x08: 0x00000000, 0x00000000, 0x000F0800, 0x00084000,
2732 * Rx frame offset 0x10: 0x00000000, 0x00000000, 0x00000000, 0x00030011,
2733 * };
2734 *
2735 * To add the filter to HFB and direct the traffic to Rx queue 0, call:
2736 * bcmgenet_hfb_add_filter(priv, hfb_filter_ipv4_udp,
2737 * ARRAY_SIZE(hfb_filter_ipv4_udp), 0);
2738 */
2739int bcmgenet_hfb_add_filter(struct bcmgenet_priv *priv, u32 *f_data,
2740 u32 f_length, u32 rx_queue)
2741{
2742 int f_index;
2743 u32 i;
2744
2745 f_index = bcmgenet_hfb_find_unused_filter(priv);
2746 if (f_index < 0)
2747 return -ENOMEM;
2748
2749 if (f_length > priv->hw_params->hfb_filter_size)
2750 return -EINVAL;
2751
2752 for (i = 0; i < f_length; i++)
2753 bcmgenet_hfb_writel(priv, f_data[i],
2754 (f_index * priv->hw_params->hfb_filter_size + i) *
2755 sizeof(u32));
2756
2757 bcmgenet_hfb_set_filter_length(priv, f_index, 2 * f_length);
2758 bcmgenet_hfb_set_filter_rx_queue_mapping(priv, f_index, rx_queue);
2759 bcmgenet_hfb_enable_filter(priv, f_index);
2760 bcmgenet_hfb_reg_writel(priv, 0x1, HFB_CTRL);
2761
2762 return 0;
2763}
2764
2765/* bcmgenet_hfb_clear
2766 *
2767 * Clear Hardware Filter Block and disable all filtering.
2768 */
2769static void bcmgenet_hfb_clear(struct bcmgenet_priv *priv)
2770{
2771 u32 i;
2772
2773 bcmgenet_hfb_reg_writel(priv, 0x0, HFB_CTRL);
2774 bcmgenet_hfb_reg_writel(priv, 0x0, HFB_FLT_ENABLE_V3PLUS);
2775 bcmgenet_hfb_reg_writel(priv, 0x0, HFB_FLT_ENABLE_V3PLUS + 4);
2776
2777 for (i = DMA_INDEX2RING_0; i <= DMA_INDEX2RING_7; i++)
2778 bcmgenet_rdma_writel(priv, 0x0, i);
2779
2780 for (i = 0; i < (priv->hw_params->hfb_filter_cnt / 4); i++)
2781 bcmgenet_hfb_reg_writel(priv, 0x0,
2782 HFB_FLT_LEN_V3PLUS + i * sizeof(u32));
2783
2784 for (i = 0; i < priv->hw_params->hfb_filter_cnt *
2785 priv->hw_params->hfb_filter_size; i++)
2786 bcmgenet_hfb_writel(priv, 0x0, i * sizeof(u32));
2787}
2788
2789static void bcmgenet_hfb_init(struct bcmgenet_priv *priv)
2790{
2791 if (GENET_IS_V1(priv) || GENET_IS_V2(priv))
2792 return;
2793
2794 bcmgenet_hfb_clear(priv);
2795}
2796
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002797static void bcmgenet_netif_start(struct net_device *dev)
2798{
2799 struct bcmgenet_priv *priv = netdev_priv(dev);
2800
2801 /* Start the network engine */
Petri Gynther3ab11332015-03-25 12:35:15 -07002802 bcmgenet_enable_rx_napi(priv);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002803 bcmgenet_enable_tx_napi(priv);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002804
2805 umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, true);
2806
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002807 netif_tx_start_all_queues(dev);
2808
Florian Fainelli37850e32015-10-17 14:22:46 -07002809 /* Monitor link interrupts now */
2810 bcmgenet_link_intr_enable(priv);
2811
Philippe Reynes62469c72016-07-03 17:33:56 +02002812 phy_start(dev->phydev);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002813}
2814
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002815static int bcmgenet_open(struct net_device *dev)
2816{
2817 struct bcmgenet_priv *priv = netdev_priv(dev);
2818 unsigned long dma_ctrl;
2819 u32 reg;
2820 int ret;
2821
2822 netif_dbg(priv, ifup, dev, "bcmgenet_open\n");
2823
2824 /* Turn on the clock */
Florian Fainelli7d5d3072015-07-22 17:28:23 -07002825 clk_prepare_enable(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002826
Florian Fainellia642c4f2015-03-23 15:09:56 -07002827 /* If this is an internal GPHY, power it back on now, before UniMAC is
2828 * brought out of reset as absolutely no UniMAC activity is allowed
2829 */
Florian Fainellic624f892015-07-16 15:51:17 -07002830 if (priv->internal_phy)
Florian Fainellia642c4f2015-03-23 15:09:56 -07002831 bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
2832
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002833 /* take MAC out of reset */
2834 bcmgenet_umac_reset(priv);
2835
2836 ret = init_umac(priv);
2837 if (ret)
2838 goto err_clk_disable;
2839
2840 /* disable ethernet MAC while updating its registers */
Florian Fainellie29585b2014-07-21 15:29:20 -07002841 umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002842
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002843 /* Make sure we reflect the value of CRC_CMD_FWD */
2844 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
2845 priv->crc_fwd_en = !!(reg & CMD_CRC_FWD);
2846
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002847 bcmgenet_set_hw_addr(priv, dev->dev_addr);
2848
Florian Fainellic624f892015-07-16 15:51:17 -07002849 if (priv->internal_phy) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002850 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
2851 reg |= EXT_ENERGY_DET_MASK;
2852 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
2853 }
2854
2855 /* Disable RX/TX DMA and flush TX queues */
2856 dma_ctrl = bcmgenet_dma_disable(priv);
2857
2858 /* Reinitialize TDMA and RDMA and SW housekeeping */
2859 ret = bcmgenet_init_dma(priv);
2860 if (ret) {
2861 netdev_err(dev, "failed to initialize DMA\n");
Petri Gyntherfac25942015-03-30 00:29:13 -07002862 goto err_clk_disable;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002863 }
2864
2865 /* Always enable ring 16 - descriptor ring */
2866 bcmgenet_enable_dma(priv, dma_ctrl);
2867
Petri Gynther0034de42015-03-13 14:45:00 -07002868 /* HFB init */
2869 bcmgenet_hfb_init(priv);
2870
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002871 ret = request_irq(priv->irq0, bcmgenet_isr0, IRQF_SHARED,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002872 dev->name, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002873 if (ret < 0) {
2874 netdev_err(dev, "can't request IRQ %d\n", priv->irq0);
2875 goto err_fini_dma;
2876 }
2877
2878 ret = request_irq(priv->irq1, bcmgenet_isr1, IRQF_SHARED,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002879 dev->name, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002880 if (ret < 0) {
2881 netdev_err(dev, "can't request IRQ %d\n", priv->irq1);
2882 goto err_irq0;
2883 }
2884
Florian Fainelli6cc8e6d2015-07-16 15:51:18 -07002885 ret = bcmgenet_mii_probe(dev);
2886 if (ret) {
2887 netdev_err(dev, "failed to connect to PHY\n");
2888 goto err_irq1;
2889 }
Florian Fainellic96e7312014-11-10 18:06:20 -08002890
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002891 bcmgenet_netif_start(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002892
2893 return 0;
2894
Florian Fainelli6cc8e6d2015-07-16 15:51:18 -07002895err_irq1:
2896 free_irq(priv->irq1, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002897err_irq0:
Florian Fainelli978ffac2015-07-16 15:51:15 -07002898 free_irq(priv->irq0, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002899err_fini_dma:
2900 bcmgenet_fini_dma(priv);
2901err_clk_disable:
Florian Fainelli7d5d3072015-07-22 17:28:23 -07002902 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002903 return ret;
2904}
2905
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002906static void bcmgenet_netif_stop(struct net_device *dev)
2907{
2908 struct bcmgenet_priv *priv = netdev_priv(dev);
2909
2910 netif_tx_stop_all_queues(dev);
Philippe Reynes62469c72016-07-03 17:33:56 +02002911 phy_stop(dev->phydev);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002912 bcmgenet_intr_disable(priv);
Petri Gynther3ab11332015-03-25 12:35:15 -07002913 bcmgenet_disable_rx_napi(priv);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002914 bcmgenet_disable_tx_napi(priv);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002915
2916 /* Wait for pending work items to complete. Since interrupts are
2917 * disabled no new work will be scheduled.
2918 */
2919 cancel_work_sync(&priv->bcmgenet_irq_work);
Florian Fainellicc013fb2014-08-11 14:50:43 -07002920
Florian Fainellicc013fb2014-08-11 14:50:43 -07002921 priv->old_link = -1;
Petri Gynther5ad6e6c2014-10-03 12:25:01 -07002922 priv->old_speed = -1;
Florian Fainellicc013fb2014-08-11 14:50:43 -07002923 priv->old_duplex = -1;
Petri Gynther5ad6e6c2014-10-03 12:25:01 -07002924 priv->old_pause = -1;
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002925}
2926
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002927static int bcmgenet_close(struct net_device *dev)
2928{
2929 struct bcmgenet_priv *priv = netdev_priv(dev);
2930 int ret;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002931
2932 netif_dbg(priv, ifdown, dev, "bcmgenet_close\n");
2933
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002934 bcmgenet_netif_stop(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002935
Florian Fainellic96e7312014-11-10 18:06:20 -08002936 /* Really kill the PHY state machine and disconnect from it */
Philippe Reynes62469c72016-07-03 17:33:56 +02002937 phy_disconnect(dev->phydev);
Florian Fainellic96e7312014-11-10 18:06:20 -08002938
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002939 /* Disable MAC receive */
Florian Fainellie29585b2014-07-21 15:29:20 -07002940 umac_enable_set(priv, CMD_RX_EN, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002941
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002942 ret = bcmgenet_dma_teardown(priv);
2943 if (ret)
2944 return ret;
2945
2946 /* Disable MAC transmit. TX DMA disabled have to done before this */
Florian Fainellie29585b2014-07-21 15:29:20 -07002947 umac_enable_set(priv, CMD_TX_EN, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002948
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002949 /* tx reclaim */
2950 bcmgenet_tx_reclaim_all(dev);
2951 bcmgenet_fini_dma(priv);
2952
2953 free_irq(priv->irq0, priv);
2954 free_irq(priv->irq1, priv);
2955
Florian Fainellic624f892015-07-16 15:51:17 -07002956 if (priv->internal_phy)
Florian Fainellica8cf342015-03-23 15:09:51 -07002957 ret = bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002958
Florian Fainelli7d5d3072015-07-22 17:28:23 -07002959 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002960
Florian Fainellica8cf342015-03-23 15:09:51 -07002961 return ret;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002962}
2963
Florian Fainelli13ea6572015-06-04 16:15:50 -07002964static void bcmgenet_dump_tx_queue(struct bcmgenet_tx_ring *ring)
2965{
2966 struct bcmgenet_priv *priv = ring->priv;
2967 u32 p_index, c_index, intsts, intmsk;
2968 struct netdev_queue *txq;
2969 unsigned int free_bds;
2970 unsigned long flags;
2971 bool txq_stopped;
2972
2973 if (!netif_msg_tx_err(priv))
2974 return;
2975
2976 txq = netdev_get_tx_queue(priv->dev, ring->queue);
2977
2978 spin_lock_irqsave(&ring->lock, flags);
2979 if (ring->index == DESC_INDEX) {
2980 intsts = ~bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
2981 intmsk = UMAC_IRQ_TXDMA_DONE | UMAC_IRQ_TXDMA_MBDONE;
2982 } else {
2983 intsts = ~bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
2984 intmsk = 1 << ring->index;
2985 }
2986 c_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_CONS_INDEX);
2987 p_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_PROD_INDEX);
2988 txq_stopped = netif_tx_queue_stopped(txq);
2989 free_bds = ring->free_bds;
2990 spin_unlock_irqrestore(&ring->lock, flags);
2991
2992 netif_err(priv, tx_err, priv->dev, "Ring %d queue %d status summary\n"
2993 "TX queue status: %s, interrupts: %s\n"
2994 "(sw)free_bds: %d (sw)size: %d\n"
2995 "(sw)p_index: %d (hw)p_index: %d\n"
2996 "(sw)c_index: %d (hw)c_index: %d\n"
2997 "(sw)clean_p: %d (sw)write_p: %d\n"
2998 "(sw)cb_ptr: %d (sw)end_ptr: %d\n",
2999 ring->index, ring->queue,
3000 txq_stopped ? "stopped" : "active",
3001 intsts & intmsk ? "enabled" : "disabled",
3002 free_bds, ring->size,
3003 ring->prod_index, p_index & DMA_P_INDEX_MASK,
3004 ring->c_index, c_index & DMA_C_INDEX_MASK,
3005 ring->clean_ptr, ring->write_ptr,
3006 ring->cb_ptr, ring->end_ptr);
3007}
3008
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003009static void bcmgenet_timeout(struct net_device *dev)
3010{
3011 struct bcmgenet_priv *priv = netdev_priv(dev);
Florian Fainelli13ea6572015-06-04 16:15:50 -07003012 u32 int0_enable = 0;
3013 u32 int1_enable = 0;
3014 unsigned int q;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003015
3016 netif_dbg(priv, tx_err, dev, "bcmgenet_timeout\n");
3017
Florian Fainelli13ea6572015-06-04 16:15:50 -07003018 for (q = 0; q < priv->hw_params->tx_queues; q++)
3019 bcmgenet_dump_tx_queue(&priv->tx_rings[q]);
3020 bcmgenet_dump_tx_queue(&priv->tx_rings[DESC_INDEX]);
3021
3022 bcmgenet_tx_reclaim_all(dev);
3023
3024 for (q = 0; q < priv->hw_params->tx_queues; q++)
3025 int1_enable |= (1 << q);
3026
3027 int0_enable = UMAC_IRQ_TXDMA_DONE;
3028
3029 /* Re-enable TX interrupts if disabled */
3030 bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
3031 bcmgenet_intrl2_1_writel(priv, int1_enable, INTRL2_CPU_MASK_CLEAR);
3032
Florian Westphal860e9532016-05-03 16:33:13 +02003033 netif_trans_update(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003034
3035 dev->stats.tx_errors++;
3036
3037 netif_tx_wake_all_queues(dev);
3038}
3039
3040#define MAX_MC_COUNT 16
3041
3042static inline void bcmgenet_set_mdf_addr(struct bcmgenet_priv *priv,
3043 unsigned char *addr,
3044 int *i,
3045 int *mc)
3046{
3047 u32 reg;
3048
Florian Fainellic91b7f62014-07-23 10:42:12 -07003049 bcmgenet_umac_writel(priv, addr[0] << 8 | addr[1],
3050 UMAC_MDF_ADDR + (*i * 4));
3051 bcmgenet_umac_writel(priv, addr[2] << 24 | addr[3] << 16 |
3052 addr[4] << 8 | addr[5],
3053 UMAC_MDF_ADDR + ((*i + 1) * 4));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003054 reg = bcmgenet_umac_readl(priv, UMAC_MDF_CTRL);
3055 reg |= (1 << (MAX_MC_COUNT - *mc));
3056 bcmgenet_umac_writel(priv, reg, UMAC_MDF_CTRL);
3057 *i += 2;
3058 (*mc)++;
3059}
3060
3061static void bcmgenet_set_rx_mode(struct net_device *dev)
3062{
3063 struct bcmgenet_priv *priv = netdev_priv(dev);
3064 struct netdev_hw_addr *ha;
3065 int i, mc;
3066 u32 reg;
3067
3068 netif_dbg(priv, hw, dev, "%s: %08X\n", __func__, dev->flags);
3069
Brian Norris7fc527f2014-07-29 14:34:14 -07003070 /* Promiscuous mode */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003071 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
3072 if (dev->flags & IFF_PROMISC) {
3073 reg |= CMD_PROMISC;
3074 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
3075 bcmgenet_umac_writel(priv, 0, UMAC_MDF_CTRL);
3076 return;
3077 } else {
3078 reg &= ~CMD_PROMISC;
3079 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
3080 }
3081
3082 /* UniMac doesn't support ALLMULTI */
3083 if (dev->flags & IFF_ALLMULTI) {
3084 netdev_warn(dev, "ALLMULTI is not supported\n");
3085 return;
3086 }
3087
3088 /* update MDF filter */
3089 i = 0;
3090 mc = 0;
3091 /* Broadcast */
3092 bcmgenet_set_mdf_addr(priv, dev->broadcast, &i, &mc);
3093 /* my own address.*/
3094 bcmgenet_set_mdf_addr(priv, dev->dev_addr, &i, &mc);
3095 /* Unicast list*/
3096 if (netdev_uc_count(dev) > (MAX_MC_COUNT - mc))
3097 return;
3098
3099 if (!netdev_uc_empty(dev))
3100 netdev_for_each_uc_addr(ha, dev)
3101 bcmgenet_set_mdf_addr(priv, ha->addr, &i, &mc);
3102 /* Multicast */
3103 if (netdev_mc_empty(dev) || netdev_mc_count(dev) >= (MAX_MC_COUNT - mc))
3104 return;
3105
3106 netdev_for_each_mc_addr(ha, dev)
3107 bcmgenet_set_mdf_addr(priv, ha->addr, &i, &mc);
3108}
3109
3110/* Set the hardware MAC address. */
3111static int bcmgenet_set_mac_addr(struct net_device *dev, void *p)
3112{
3113 struct sockaddr *addr = p;
3114
3115 /* Setting the MAC address at the hardware level is not possible
3116 * without disabling the UniMAC RX/TX enable bits.
3117 */
3118 if (netif_running(dev))
3119 return -EBUSY;
3120
3121 ether_addr_copy(dev->dev_addr, addr->sa_data);
3122
3123 return 0;
3124}
3125
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003126static const struct net_device_ops bcmgenet_netdev_ops = {
3127 .ndo_open = bcmgenet_open,
3128 .ndo_stop = bcmgenet_close,
3129 .ndo_start_xmit = bcmgenet_xmit,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003130 .ndo_tx_timeout = bcmgenet_timeout,
3131 .ndo_set_rx_mode = bcmgenet_set_rx_mode,
3132 .ndo_set_mac_address = bcmgenet_set_mac_addr,
3133 .ndo_do_ioctl = bcmgenet_ioctl,
3134 .ndo_set_features = bcmgenet_set_features,
Florian Fainelli4d2e8882015-07-31 11:42:54 -07003135#ifdef CONFIG_NET_POLL_CONTROLLER
3136 .ndo_poll_controller = bcmgenet_poll_controller,
3137#endif
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003138};
3139
3140/* Array of GENET hardware parameters/characteristics */
3141static struct bcmgenet_hw_params bcmgenet_hw_params[] = {
3142 [GENET_V1] = {
3143 .tx_queues = 0,
Petri Gynther51a966a2015-02-23 11:00:46 -08003144 .tx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003145 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003146 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003147 .bp_in_en_shift = 16,
3148 .bp_in_mask = 0xffff,
3149 .hfb_filter_cnt = 16,
3150 .qtag_mask = 0x1F,
3151 .hfb_offset = 0x1000,
3152 .rdma_offset = 0x2000,
3153 .tdma_offset = 0x3000,
3154 .words_per_bd = 2,
3155 },
3156 [GENET_V2] = {
3157 .tx_queues = 4,
Petri Gynther51a966a2015-02-23 11:00:46 -08003158 .tx_bds_per_q = 32,
Petri Gynther7e906e02015-03-05 17:40:10 -08003159 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003160 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003161 .bp_in_en_shift = 16,
3162 .bp_in_mask = 0xffff,
3163 .hfb_filter_cnt = 16,
3164 .qtag_mask = 0x1F,
3165 .tbuf_offset = 0x0600,
3166 .hfb_offset = 0x1000,
3167 .hfb_reg_offset = 0x2000,
3168 .rdma_offset = 0x3000,
3169 .tdma_offset = 0x4000,
3170 .words_per_bd = 2,
3171 .flags = GENET_HAS_EXT,
3172 },
3173 [GENET_V3] = {
3174 .tx_queues = 4,
Petri Gynther51a966a2015-02-23 11:00:46 -08003175 .tx_bds_per_q = 32,
Petri Gynther7e906e02015-03-05 17:40:10 -08003176 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003177 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003178 .bp_in_en_shift = 17,
3179 .bp_in_mask = 0x1ffff,
3180 .hfb_filter_cnt = 48,
Petri Gynther0034de42015-03-13 14:45:00 -07003181 .hfb_filter_size = 128,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003182 .qtag_mask = 0x3F,
3183 .tbuf_offset = 0x0600,
3184 .hfb_offset = 0x8000,
3185 .hfb_reg_offset = 0xfc00,
3186 .rdma_offset = 0x10000,
3187 .tdma_offset = 0x11000,
3188 .words_per_bd = 2,
Petri Gynther8d88c6e2015-04-01 00:40:00 -07003189 .flags = GENET_HAS_EXT | GENET_HAS_MDIO_INTR |
3190 GENET_HAS_MOCA_LINK_DET,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003191 },
3192 [GENET_V4] = {
3193 .tx_queues = 4,
Petri Gynther51a966a2015-02-23 11:00:46 -08003194 .tx_bds_per_q = 32,
Petri Gynther7e906e02015-03-05 17:40:10 -08003195 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003196 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003197 .bp_in_en_shift = 17,
3198 .bp_in_mask = 0x1ffff,
3199 .hfb_filter_cnt = 48,
Petri Gynther0034de42015-03-13 14:45:00 -07003200 .hfb_filter_size = 128,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003201 .qtag_mask = 0x3F,
3202 .tbuf_offset = 0x0600,
3203 .hfb_offset = 0x8000,
3204 .hfb_reg_offset = 0xfc00,
3205 .rdma_offset = 0x2000,
3206 .tdma_offset = 0x4000,
3207 .words_per_bd = 3,
Petri Gynther8d88c6e2015-04-01 00:40:00 -07003208 .flags = GENET_HAS_40BITS | GENET_HAS_EXT |
3209 GENET_HAS_MDIO_INTR | GENET_HAS_MOCA_LINK_DET,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003210 },
3211};
3212
3213/* Infer hardware parameters from the detected GENET version */
3214static void bcmgenet_set_hw_params(struct bcmgenet_priv *priv)
3215{
3216 struct bcmgenet_hw_params *params;
3217 u32 reg;
3218 u8 major;
Florian Fainellib04a2f52014-12-03 09:56:59 -08003219 u16 gphy_rev;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003220
3221 if (GENET_IS_V4(priv)) {
3222 bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
3223 genet_dma_ring_regs = genet_dma_ring_regs_v4;
3224 priv->dma_rx_chk_bit = DMA_RX_CHK_V3PLUS;
3225 priv->version = GENET_V4;
3226 } else if (GENET_IS_V3(priv)) {
3227 bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
3228 genet_dma_ring_regs = genet_dma_ring_regs_v123;
3229 priv->dma_rx_chk_bit = DMA_RX_CHK_V3PLUS;
3230 priv->version = GENET_V3;
3231 } else if (GENET_IS_V2(priv)) {
3232 bcmgenet_dma_regs = bcmgenet_dma_regs_v2;
3233 genet_dma_ring_regs = genet_dma_ring_regs_v123;
3234 priv->dma_rx_chk_bit = DMA_RX_CHK_V12;
3235 priv->version = GENET_V2;
3236 } else if (GENET_IS_V1(priv)) {
3237 bcmgenet_dma_regs = bcmgenet_dma_regs_v1;
3238 genet_dma_ring_regs = genet_dma_ring_regs_v123;
3239 priv->dma_rx_chk_bit = DMA_RX_CHK_V12;
3240 priv->version = GENET_V1;
3241 }
3242
3243 /* enum genet_version starts at 1 */
3244 priv->hw_params = &bcmgenet_hw_params[priv->version];
3245 params = priv->hw_params;
3246
3247 /* Read GENET HW version */
3248 reg = bcmgenet_sys_readl(priv, SYS_REV_CTRL);
3249 major = (reg >> 24 & 0x0f);
3250 if (major == 5)
3251 major = 4;
3252 else if (major == 0)
3253 major = 1;
3254 if (major != priv->version) {
3255 dev_err(&priv->pdev->dev,
3256 "GENET version mismatch, got: %d, configured for: %d\n",
3257 major, priv->version);
3258 }
3259
3260 /* Print the GENET core version */
3261 dev_info(&priv->pdev->dev, "GENET " GENET_VER_FMT,
Florian Fainellic91b7f62014-07-23 10:42:12 -07003262 major, (reg >> 16) & 0x0f, reg & 0xffff);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003263
Florian Fainelli487320c2014-09-19 13:07:53 -07003264 /* Store the integrated PHY revision for the MDIO probing function
3265 * to pass this information to the PHY driver. The PHY driver expects
3266 * to find the PHY major revision in bits 15:8 while the GENET register
3267 * stores that information in bits 7:0, account for that.
Florian Fainellib04a2f52014-12-03 09:56:59 -08003268 *
3269 * On newer chips, starting with PHY revision G0, a new scheme is
3270 * deployed similar to the Starfighter 2 switch with GPHY major
3271 * revision in bits 15:8 and patch level in bits 7:0. Major revision 0
3272 * is reserved as well as special value 0x01ff, we have a small
3273 * heuristic to check for the new GPHY revision and re-arrange things
3274 * so the GPHY driver is happy.
Florian Fainelli487320c2014-09-19 13:07:53 -07003275 */
Florian Fainellib04a2f52014-12-03 09:56:59 -08003276 gphy_rev = reg & 0xffff;
3277
3278 /* This is the good old scheme, just GPHY major, no minor nor patch */
3279 if ((gphy_rev & 0xf0) != 0)
3280 priv->gphy_rev = gphy_rev << 8;
3281
3282 /* This is the new scheme, GPHY major rolls over with 0x10 = rev G0 */
3283 else if ((gphy_rev & 0xff00) != 0)
3284 priv->gphy_rev = gphy_rev;
3285
3286 /* This is reserved so should require special treatment */
3287 else if (gphy_rev == 0 || gphy_rev == 0x01ff) {
3288 pr_warn("Invalid GPHY revision detected: 0x%04x\n", gphy_rev);
3289 return;
3290 }
Florian Fainelli487320c2014-09-19 13:07:53 -07003291
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003292#ifdef CONFIG_PHYS_ADDR_T_64BIT
3293 if (!(params->flags & GENET_HAS_40BITS))
3294 pr_warn("GENET does not support 40-bits PA\n");
3295#endif
3296
3297 pr_debug("Configuration for version: %d\n"
Petri Gynther3feafa02015-03-05 17:40:14 -08003298 "TXq: %1d, TXqBDs: %1d, RXq: %1d, RXqBDs: %1d\n"
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003299 "BP << en: %2d, BP msk: 0x%05x\n"
3300 "HFB count: %2d, QTAQ msk: 0x%05x\n"
3301 "TBUF: 0x%04x, HFB: 0x%04x, HFBreg: 0x%04x\n"
3302 "RDMA: 0x%05x, TDMA: 0x%05x\n"
3303 "Words/BD: %d\n",
3304 priv->version,
Petri Gynther51a966a2015-02-23 11:00:46 -08003305 params->tx_queues, params->tx_bds_per_q,
Petri Gynther3feafa02015-03-05 17:40:14 -08003306 params->rx_queues, params->rx_bds_per_q,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003307 params->bp_in_en_shift, params->bp_in_mask,
3308 params->hfb_filter_cnt, params->qtag_mask,
3309 params->tbuf_offset, params->hfb_offset,
3310 params->hfb_reg_offset,
3311 params->rdma_offset, params->tdma_offset,
3312 params->words_per_bd);
3313}
3314
3315static const struct of_device_id bcmgenet_match[] = {
3316 { .compatible = "brcm,genet-v1", .data = (void *)GENET_V1 },
3317 { .compatible = "brcm,genet-v2", .data = (void *)GENET_V2 },
3318 { .compatible = "brcm,genet-v3", .data = (void *)GENET_V3 },
3319 { .compatible = "brcm,genet-v4", .data = (void *)GENET_V4 },
3320 { },
3321};
Luis de Bethencourte8048e52015-09-18 17:55:02 +02003322MODULE_DEVICE_TABLE(of, bcmgenet_match);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003323
3324static int bcmgenet_probe(struct platform_device *pdev)
3325{
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003326 struct bcmgenet_platform_data *pd = pdev->dev.platform_data;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003327 struct device_node *dn = pdev->dev.of_node;
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003328 const struct of_device_id *of_id = NULL;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003329 struct bcmgenet_priv *priv;
3330 struct net_device *dev;
3331 const void *macaddr;
3332 struct resource *r;
3333 int err = -EIO;
3334
Petri Gynther3feafee2015-03-05 17:40:12 -08003335 /* Up to GENET_MAX_MQ_CNT + 1 TX queues and RX queues */
3336 dev = alloc_etherdev_mqs(sizeof(*priv), GENET_MAX_MQ_CNT + 1,
3337 GENET_MAX_MQ_CNT + 1);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003338 if (!dev) {
3339 dev_err(&pdev->dev, "can't allocate net device\n");
3340 return -ENOMEM;
3341 }
3342
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003343 if (dn) {
3344 of_id = of_match_node(bcmgenet_match, dn);
3345 if (!of_id)
3346 return -EINVAL;
3347 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003348
3349 priv = netdev_priv(dev);
3350 priv->irq0 = platform_get_irq(pdev, 0);
3351 priv->irq1 = platform_get_irq(pdev, 1);
Florian Fainelli85620562014-07-21 15:29:23 -07003352 priv->wol_irq = platform_get_irq(pdev, 2);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003353 if (!priv->irq0 || !priv->irq1) {
3354 dev_err(&pdev->dev, "can't find IRQs\n");
3355 err = -EINVAL;
3356 goto err;
3357 }
3358
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003359 if (dn) {
3360 macaddr = of_get_mac_address(dn);
3361 if (!macaddr) {
3362 dev_err(&pdev->dev, "can't find MAC address\n");
3363 err = -EINVAL;
3364 goto err;
3365 }
3366 } else {
3367 macaddr = pd->mac_address;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003368 }
3369
3370 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Fabio Estevam5343a102014-02-24 00:47:24 -03003371 priv->base = devm_ioremap_resource(&pdev->dev, r);
3372 if (IS_ERR(priv->base)) {
3373 err = PTR_ERR(priv->base);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003374 goto err;
3375 }
3376
3377 SET_NETDEV_DEV(dev, &pdev->dev);
3378 dev_set_drvdata(&pdev->dev, dev);
3379 ether_addr_copy(dev->dev_addr, macaddr);
3380 dev->watchdog_timeo = 2 * HZ;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003381 dev->ethtool_ops = &bcmgenet_ethtool_ops;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003382 dev->netdev_ops = &bcmgenet_netdev_ops;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003383
3384 priv->msg_enable = netif_msg_init(-1, GENET_MSG_DEFAULT);
3385
3386 /* Set hardware features */
3387 dev->hw_features |= NETIF_F_SG | NETIF_F_IP_CSUM |
3388 NETIF_F_IPV6_CSUM | NETIF_F_RXCSUM;
3389
Florian Fainelli85620562014-07-21 15:29:23 -07003390 /* Request the WOL interrupt and advertise suspend if available */
3391 priv->wol_irq_disabled = true;
3392 err = devm_request_irq(&pdev->dev, priv->wol_irq, bcmgenet_wol_isr, 0,
3393 dev->name, priv);
3394 if (!err)
3395 device_set_wakeup_capable(&pdev->dev, 1);
3396
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003397 /* Set the needed headroom to account for any possible
3398 * features enabling/disabling at runtime
3399 */
3400 dev->needed_headroom += 64;
3401
3402 netdev_boot_setup_check(dev);
3403
3404 priv->dev = dev;
3405 priv->pdev = pdev;
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003406 if (of_id)
3407 priv->version = (enum bcmgenet_version)of_id->data;
3408 else
3409 priv->version = pd->genet_version;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003410
Florian Fainellie4a60a92014-08-11 14:50:42 -07003411 priv->clk = devm_clk_get(&priv->pdev->dev, "enet");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003412 if (IS_ERR(priv->clk)) {
Florian Fainellie4a60a92014-08-11 14:50:42 -07003413 dev_warn(&priv->pdev->dev, "failed to get enet clock\n");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003414 priv->clk = NULL;
3415 }
Florian Fainellie4a60a92014-08-11 14:50:42 -07003416
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003417 clk_prepare_enable(priv->clk);
Florian Fainellie4a60a92014-08-11 14:50:42 -07003418
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003419 bcmgenet_set_hw_params(priv);
3420
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003421 /* Mii wait queue */
3422 init_waitqueue_head(&priv->wq);
3423 /* Always use RX_BUF_LENGTH (2KB) buffer for all chips */
3424 priv->rx_buf_len = RX_BUF_LENGTH;
3425 INIT_WORK(&priv->bcmgenet_irq_work, bcmgenet_irq_task);
3426
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003427 priv->clk_wol = devm_clk_get(&priv->pdev->dev, "enet-wol");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003428 if (IS_ERR(priv->clk_wol)) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003429 dev_warn(&priv->pdev->dev, "failed to get enet-wol clock\n");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003430 priv->clk_wol = NULL;
3431 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003432
Florian Fainelli6ef398e2014-11-25 21:16:35 -08003433 priv->clk_eee = devm_clk_get(&priv->pdev->dev, "enet-eee");
3434 if (IS_ERR(priv->clk_eee)) {
3435 dev_warn(&priv->pdev->dev, "failed to get enet-eee clock\n");
3436 priv->clk_eee = NULL;
3437 }
3438
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003439 err = reset_umac(priv);
3440 if (err)
3441 goto err_clk_disable;
3442
3443 err = bcmgenet_mii_init(dev);
3444 if (err)
3445 goto err_clk_disable;
3446
3447 /* setup number of real queues + 1 (GENET_V1 has 0 hardware queues
3448 * just the ring 16 descriptor based TX
3449 */
3450 netif_set_real_num_tx_queues(priv->dev, priv->hw_params->tx_queues + 1);
3451 netif_set_real_num_rx_queues(priv->dev, priv->hw_params->rx_queues + 1);
3452
Florian Fainelli219575e2014-06-26 10:26:21 -07003453 /* libphy will determine the link state */
3454 netif_carrier_off(dev);
3455
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003456 /* Turn off the main clock, WOL clock is handled separately */
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003457 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003458
Florian Fainelli0f50ce92014-06-26 10:26:20 -07003459 err = register_netdev(dev);
3460 if (err)
3461 goto err;
3462
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003463 return err;
3464
3465err_clk_disable:
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003466 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003467err:
3468 free_netdev(dev);
3469 return err;
3470}
3471
3472static int bcmgenet_remove(struct platform_device *pdev)
3473{
3474 struct bcmgenet_priv *priv = dev_to_priv(&pdev->dev);
3475
3476 dev_set_drvdata(&pdev->dev, NULL);
3477 unregister_netdev(priv->dev);
3478 bcmgenet_mii_exit(priv->dev);
3479 free_netdev(priv->dev);
3480
3481 return 0;
3482}
3483
Florian Fainellib6e978e2014-07-21 15:29:22 -07003484#ifdef CONFIG_PM_SLEEP
3485static int bcmgenet_suspend(struct device *d)
3486{
3487 struct net_device *dev = dev_get_drvdata(d);
3488 struct bcmgenet_priv *priv = netdev_priv(dev);
3489 int ret;
3490
3491 if (!netif_running(dev))
3492 return 0;
3493
3494 bcmgenet_netif_stop(dev);
3495
Philippe Reynes62469c72016-07-03 17:33:56 +02003496 phy_suspend(dev->phydev);
Florian Fainellicc013fb2014-08-11 14:50:43 -07003497
Florian Fainellib6e978e2014-07-21 15:29:22 -07003498 netif_device_detach(dev);
3499
3500 /* Disable MAC receive */
3501 umac_enable_set(priv, CMD_RX_EN, false);
3502
3503 ret = bcmgenet_dma_teardown(priv);
3504 if (ret)
3505 return ret;
3506
3507 /* Disable MAC transmit. TX DMA disabled have to done before this */
3508 umac_enable_set(priv, CMD_TX_EN, false);
3509
3510 /* tx reclaim */
3511 bcmgenet_tx_reclaim_all(dev);
3512 bcmgenet_fini_dma(priv);
3513
Florian Fainelli8c90db72014-07-21 15:29:28 -07003514 /* Prepare the device for Wake-on-LAN and switch to the slow clock */
3515 if (device_may_wakeup(d) && priv->wolopts) {
Florian Fainellica8cf342015-03-23 15:09:51 -07003516 ret = bcmgenet_power_down(priv, GENET_POWER_WOL_MAGIC);
Florian Fainelli8c90db72014-07-21 15:29:28 -07003517 clk_prepare_enable(priv->clk_wol);
Florian Fainellic624f892015-07-16 15:51:17 -07003518 } else if (priv->internal_phy) {
Florian Fainellia6f31f52015-03-23 15:09:57 -07003519 ret = bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
Florian Fainelli8c90db72014-07-21 15:29:28 -07003520 }
3521
Florian Fainellib6e978e2014-07-21 15:29:22 -07003522 /* Turn off the clocks */
3523 clk_disable_unprepare(priv->clk);
3524
Florian Fainellica8cf342015-03-23 15:09:51 -07003525 return ret;
Florian Fainellib6e978e2014-07-21 15:29:22 -07003526}
3527
3528static int bcmgenet_resume(struct device *d)
3529{
3530 struct net_device *dev = dev_get_drvdata(d);
3531 struct bcmgenet_priv *priv = netdev_priv(dev);
3532 unsigned long dma_ctrl;
3533 int ret;
3534 u32 reg;
3535
3536 if (!netif_running(dev))
3537 return 0;
3538
3539 /* Turn on the clock */
3540 ret = clk_prepare_enable(priv->clk);
3541 if (ret)
3542 return ret;
3543
Florian Fainellia6f31f52015-03-23 15:09:57 -07003544 /* If this is an internal GPHY, power it back on now, before UniMAC is
3545 * brought out of reset as absolutely no UniMAC activity is allowed
3546 */
Florian Fainellic624f892015-07-16 15:51:17 -07003547 if (priv->internal_phy)
Florian Fainellia6f31f52015-03-23 15:09:57 -07003548 bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
3549
Florian Fainellib6e978e2014-07-21 15:29:22 -07003550 bcmgenet_umac_reset(priv);
3551
3552 ret = init_umac(priv);
3553 if (ret)
3554 goto out_clk_disable;
3555
Tobias Klauser0a29b3d2014-09-23 15:19:41 +02003556 /* From WOL-enabled suspend, switch to regular clock */
3557 if (priv->wolopts)
3558 clk_disable_unprepare(priv->clk_wol);
3559
Philippe Reynes62469c72016-07-03 17:33:56 +02003560 phy_init_hw(dev->phydev);
Tobias Klauser0a29b3d2014-09-23 15:19:41 +02003561 /* Speed settings must be restored */
Florian Fainelli28b45912015-07-16 15:51:19 -07003562 bcmgenet_mii_config(priv->dev);
Florian Fainelli8c90db72014-07-21 15:29:28 -07003563
Florian Fainellib6e978e2014-07-21 15:29:22 -07003564 /* disable ethernet MAC while updating its registers */
3565 umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, false);
3566
3567 bcmgenet_set_hw_addr(priv, dev->dev_addr);
3568
Florian Fainellic624f892015-07-16 15:51:17 -07003569 if (priv->internal_phy) {
Florian Fainellib6e978e2014-07-21 15:29:22 -07003570 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
3571 reg |= EXT_ENERGY_DET_MASK;
3572 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
3573 }
3574
Florian Fainelli98bb7392014-08-11 14:50:45 -07003575 if (priv->wolopts)
3576 bcmgenet_power_up(priv, GENET_POWER_WOL_MAGIC);
3577
Florian Fainellib6e978e2014-07-21 15:29:22 -07003578 /* Disable RX/TX DMA and flush TX queues */
3579 dma_ctrl = bcmgenet_dma_disable(priv);
3580
3581 /* Reinitialize TDMA and RDMA and SW housekeeping */
3582 ret = bcmgenet_init_dma(priv);
3583 if (ret) {
3584 netdev_err(dev, "failed to initialize DMA\n");
3585 goto out_clk_disable;
3586 }
3587
3588 /* Always enable ring 16 - descriptor ring */
3589 bcmgenet_enable_dma(priv, dma_ctrl);
3590
3591 netif_device_attach(dev);
3592
Philippe Reynes62469c72016-07-03 17:33:56 +02003593 phy_resume(dev->phydev);
Florian Fainellicc013fb2014-08-11 14:50:43 -07003594
Florian Fainelli6ef398e2014-11-25 21:16:35 -08003595 if (priv->eee.eee_enabled)
3596 bcmgenet_eee_enable_set(dev, true);
3597
Florian Fainellib6e978e2014-07-21 15:29:22 -07003598 bcmgenet_netif_start(dev);
3599
3600 return 0;
3601
3602out_clk_disable:
3603 clk_disable_unprepare(priv->clk);
3604 return ret;
3605}
3606#endif /* CONFIG_PM_SLEEP */
3607
3608static SIMPLE_DEV_PM_OPS(bcmgenet_pm_ops, bcmgenet_suspend, bcmgenet_resume);
3609
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003610static struct platform_driver bcmgenet_driver = {
3611 .probe = bcmgenet_probe,
3612 .remove = bcmgenet_remove,
3613 .driver = {
3614 .name = "bcmgenet",
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003615 .of_match_table = bcmgenet_match,
Florian Fainellib6e978e2014-07-21 15:29:22 -07003616 .pm = &bcmgenet_pm_ops,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003617 },
3618};
3619module_platform_driver(bcmgenet_driver);
3620
3621MODULE_AUTHOR("Broadcom Corporation");
3622MODULE_DESCRIPTION("Broadcom GENET Ethernet controller driver");
3623MODULE_ALIAS("platform:bcmgenet");
3624MODULE_LICENSE("GPL");