blob: 3c9414c56acac2399c5f01160adde4ce0008eaa5 [file] [log] [blame]
Russell Kingd40af7b2018-07-30 11:52:34 +01001/*
2 * Copyright (C) 2012 Russell King
3 * Rewritten from the dovefb driver, and Armada510 manuals.
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 */
9#include <drm/drmP.h>
10#include <drm/drm_atomic.h>
11#include <drm/drm_atomic_helper.h>
12#include <drm/drm_plane_helper.h>
13#include "armada_crtc.h"
14#include "armada_drm.h"
15#include "armada_fb.h"
16#include "armada_gem.h"
17#include "armada_hw.h"
18#include "armada_plane.h"
19#include "armada_trace.h"
20
21static const uint32_t armada_primary_formats[] = {
22 DRM_FORMAT_UYVY,
23 DRM_FORMAT_YUYV,
24 DRM_FORMAT_VYUY,
25 DRM_FORMAT_YVYU,
26 DRM_FORMAT_ARGB8888,
27 DRM_FORMAT_ABGR8888,
28 DRM_FORMAT_XRGB8888,
29 DRM_FORMAT_XBGR8888,
30 DRM_FORMAT_RGB888,
31 DRM_FORMAT_BGR888,
32 DRM_FORMAT_ARGB1555,
33 DRM_FORMAT_ABGR1555,
34 DRM_FORMAT_RGB565,
35 DRM_FORMAT_BGR565,
36};
37
Russell King4aafe002018-07-30 11:52:34 +010038void armada_drm_plane_calc(struct drm_plane_state *state, u32 addrs[3],
39 u16 pitches[3])
Russell Kingd40af7b2018-07-30 11:52:34 +010040{
Russell Kingb4df3ba2018-07-30 11:52:34 +010041 struct drm_framebuffer *fb = state->fb;
Russell Kingd40af7b2018-07-30 11:52:34 +010042 const struct drm_format_info *format = fb->format;
43 unsigned int num_planes = format->num_planes;
Russell Kingb4df3ba2018-07-30 11:52:34 +010044 unsigned int x = state->src.x1 >> 16;
45 unsigned int y = state->src.y1 >> 16;
Russell Kingd40af7b2018-07-30 11:52:34 +010046 u32 addr = drm_fb_obj(fb)->dev_addr;
47 int i;
48
Russell Kingb4df3ba2018-07-30 11:52:34 +010049 DRM_DEBUG_KMS("pitch %u x %d y %d bpp %d\n",
50 fb->pitches[0], x, y, format->cpp[0] * 8);
51
Russell Kingd40af7b2018-07-30 11:52:34 +010052 if (num_planes > 3)
53 num_planes = 3;
54
55 addrs[0] = addr + fb->offsets[0] + y * fb->pitches[0] +
56 x * format->cpp[0];
Russell King4aafe002018-07-30 11:52:34 +010057 pitches[0] = fb->pitches[0];
Russell Kingd40af7b2018-07-30 11:52:34 +010058
59 y /= format->vsub;
60 x /= format->hsub;
61
Russell King4aafe002018-07-30 11:52:34 +010062 for (i = 1; i < num_planes; i++) {
Russell Kingd40af7b2018-07-30 11:52:34 +010063 addrs[i] = addr + fb->offsets[i] + y * fb->pitches[i] +
64 x * format->cpp[i];
Russell King4aafe002018-07-30 11:52:34 +010065 pitches[i] = fb->pitches[i];
66 }
67 for (; i < 3; i++) {
Russell Kingd40af7b2018-07-30 11:52:34 +010068 addrs[i] = 0;
Russell King4aafe002018-07-30 11:52:34 +010069 pitches[i] = 0;
70 }
Russell Kingd40af7b2018-07-30 11:52:34 +010071}
72
Russell Kingb4df3ba2018-07-30 11:52:34 +010073static unsigned armada_drm_crtc_calc_fb(struct drm_plane_state *state,
74 struct armada_regs *regs, bool interlaced)
Russell Kingd40af7b2018-07-30 11:52:34 +010075{
Russell King4aafe002018-07-30 11:52:34 +010076 u16 pitches[3];
Russell Kingd40af7b2018-07-30 11:52:34 +010077 u32 addrs[3], addr_odd, addr_even;
78 unsigned i = 0;
79
Russell King4aafe002018-07-30 11:52:34 +010080 armada_drm_plane_calc(state, addrs, pitches);
Russell Kingd40af7b2018-07-30 11:52:34 +010081
82 addr_odd = addr_even = addrs[0];
83
84 if (interlaced) {
Russell King4aafe002018-07-30 11:52:34 +010085 addr_even += pitches[0];
86 pitches[0] *= 2;
Russell Kingd40af7b2018-07-30 11:52:34 +010087 }
88
89 /* write offset, base, and pitch */
90 armada_reg_queue_set(regs, i, addr_odd, LCD_CFG_GRA_START_ADDR0);
91 armada_reg_queue_set(regs, i, addr_even, LCD_CFG_GRA_START_ADDR1);
Russell King4aafe002018-07-30 11:52:34 +010092 armada_reg_queue_mod(regs, i, pitches[0], 0xffff, LCD_CFG_GRA_PITCH);
Russell Kingd40af7b2018-07-30 11:52:34 +010093
94 return i;
95}
96
97int armada_drm_plane_prepare_fb(struct drm_plane *plane,
98 struct drm_plane_state *state)
99{
100 DRM_DEBUG_KMS("[PLANE:%d:%s] [FB:%d]\n",
101 plane->base.id, plane->name,
102 state->fb ? state->fb->base.id : 0);
103
104 /*
105 * Take a reference on the new framebuffer - we want to
106 * hold on to it while the hardware is displaying it.
107 */
108 if (state->fb)
109 drm_framebuffer_get(state->fb);
110 return 0;
111}
112
113void armada_drm_plane_cleanup_fb(struct drm_plane *plane,
114 struct drm_plane_state *old_state)
115{
116 DRM_DEBUG_KMS("[PLANE:%d:%s] [FB:%d]\n",
117 plane->base.id, plane->name,
118 old_state->fb ? old_state->fb->base.id : 0);
119
120 if (old_state->fb)
121 drm_framebuffer_put(old_state->fb);
122}
123
124int armada_drm_plane_atomic_check(struct drm_plane *plane,
125 struct drm_plane_state *state)
126{
127 if (state->fb && !WARN_ON(!state->crtc)) {
128 struct drm_crtc *crtc = state->crtc;
129 struct drm_crtc_state *crtc_state;
130
131 if (state->state)
132 crtc_state = drm_atomic_get_existing_crtc_state(state->state, crtc);
133 else
134 crtc_state = crtc->state;
135 return drm_atomic_helper_check_plane_state(state, crtc_state,
136 0, INT_MAX,
137 true, false);
138 } else {
139 state->visible = false;
140 }
141 return 0;
142}
143
144static void armada_drm_primary_plane_atomic_update(struct drm_plane *plane,
145 struct drm_plane_state *old_state)
146{
147 struct drm_plane_state *state = plane->state;
148 struct armada_crtc *dcrtc;
149 struct armada_regs *regs;
150 u32 cfg, cfg_mask, val;
151 unsigned int idx;
152
153 DRM_DEBUG_KMS("[PLANE:%d:%s]\n", plane->base.id, plane->name);
154
155 if (!state->fb || WARN_ON(!state->crtc))
156 return;
157
158 DRM_DEBUG_KMS("[PLANE:%d:%s] is on [CRTC:%d:%s] with [FB:%d] visible %u->%u\n",
159 plane->base.id, plane->name,
160 state->crtc->base.id, state->crtc->name,
161 state->fb->base.id,
162 old_state->visible, state->visible);
163
164 dcrtc = drm_to_armada_crtc(state->crtc);
165 regs = dcrtc->regs + dcrtc->regs_idx;
166
167 idx = 0;
168 if (!old_state->visible && state->visible) {
169 val = CFG_PDWN64x66;
170 if (drm_fb_to_armada_fb(state->fb)->fmt > CFG_420)
171 val |= CFG_PDWN256x24;
172 armada_reg_queue_mod(regs, idx, 0, val, LCD_SPU_SRAM_PARA1);
173 }
174 val = armada_rect_hw_fp(&state->src);
175 if (armada_rect_hw_fp(&old_state->src) != val)
176 armada_reg_queue_set(regs, idx, val, LCD_SPU_GRA_HPXL_VLN);
177 val = armada_rect_yx(&state->dst);
178 if (armada_rect_yx(&old_state->dst) != val)
179 armada_reg_queue_set(regs, idx, val, LCD_SPU_GRA_OVSA_HPXL_VLN);
180 val = armada_rect_hw(&state->dst);
181 if (armada_rect_hw(&old_state->dst) != val)
182 armada_reg_queue_set(regs, idx, val, LCD_SPU_GZM_HPXL_VLN);
183 if (old_state->src.x1 != state->src.x1 ||
184 old_state->src.y1 != state->src.y1 ||
185 old_state->fb != state->fb) {
Russell Kingb4df3ba2018-07-30 11:52:34 +0100186 idx += armada_drm_crtc_calc_fb(state, regs + idx,
Russell Kingd40af7b2018-07-30 11:52:34 +0100187 dcrtc->interlaced);
188 }
189 if (old_state->fb != state->fb) {
190 cfg = CFG_GRA_FMT(drm_fb_to_armada_fb(state->fb)->fmt) |
191 CFG_GRA_MOD(drm_fb_to_armada_fb(state->fb)->mod);
192 if (drm_fb_to_armada_fb(state->fb)->fmt > CFG_420)
193 cfg |= CFG_PALETTE_ENA;
194 if (state->visible)
195 cfg |= CFG_GRA_ENA;
196 if (dcrtc->interlaced)
197 cfg |= CFG_GRA_FTOGGLE;
198 cfg_mask = CFG_GRAFORMAT |
199 CFG_GRA_MOD(CFG_SWAPRB | CFG_SWAPUV |
200 CFG_SWAPYU | CFG_YUV2RGB) |
201 CFG_PALETTE_ENA | CFG_GRA_FTOGGLE |
202 CFG_GRA_ENA;
203 } else if (old_state->visible != state->visible) {
204 cfg = state->visible ? CFG_GRA_ENA : 0;
205 cfg_mask = CFG_GRA_ENA;
206 } else {
207 cfg = cfg_mask = 0;
208 }
209 if (drm_rect_width(&old_state->src) != drm_rect_width(&state->src) ||
210 drm_rect_width(&old_state->dst) != drm_rect_width(&state->dst)) {
211 cfg_mask |= CFG_GRA_HSMOOTH;
212 if (drm_rect_width(&state->src) >> 16 !=
213 drm_rect_width(&state->dst))
214 cfg |= CFG_GRA_HSMOOTH;
215 }
216
217 if (cfg_mask)
218 armada_reg_queue_mod(regs, idx, cfg, cfg_mask,
219 LCD_SPU_DMA_CTRL0);
220
221 dcrtc->regs_idx += idx;
222}
223
224static void armada_drm_primary_plane_atomic_disable(struct drm_plane *plane,
225 struct drm_plane_state *old_state)
226{
227 struct armada_crtc *dcrtc;
228 struct armada_regs *regs;
229 unsigned int idx = 0;
230
231 DRM_DEBUG_KMS("[PLANE:%d:%s]\n", plane->base.id, plane->name);
232
233 if (!old_state->crtc)
234 return;
235
236 DRM_DEBUG_KMS("[PLANE:%d:%s] was on [CRTC:%d:%s] with [FB:%d]\n",
237 plane->base.id, plane->name,
238 old_state->crtc->base.id, old_state->crtc->name,
239 old_state->fb->base.id);
240
241 dcrtc = drm_to_armada_crtc(old_state->crtc);
242 regs = dcrtc->regs + dcrtc->regs_idx;
243
244 /* Disable plane and power down most RAMs and FIFOs */
245 armada_reg_queue_mod(regs, idx, 0, CFG_GRA_ENA, LCD_SPU_DMA_CTRL0);
246 armada_reg_queue_mod(regs, idx, CFG_PDWN256x32 | CFG_PDWN256x24 |
247 CFG_PDWN256x8 | CFG_PDWN32x32 | CFG_PDWN64x66,
248 0, LCD_SPU_SRAM_PARA1);
249
250 dcrtc->regs_idx += idx;
251}
252
253static const struct drm_plane_helper_funcs armada_primary_plane_helper_funcs = {
254 .prepare_fb = armada_drm_plane_prepare_fb,
255 .cleanup_fb = armada_drm_plane_cleanup_fb,
256 .atomic_check = armada_drm_plane_atomic_check,
257 .atomic_update = armada_drm_primary_plane_atomic_update,
258 .atomic_disable = armada_drm_primary_plane_atomic_disable,
259};
260
261static const struct drm_plane_funcs armada_primary_plane_funcs = {
262 .update_plane = drm_plane_helper_update,
263 .disable_plane = drm_plane_helper_disable,
264 .destroy = drm_primary_helper_destroy,
265 .reset = drm_atomic_helper_plane_reset,
266 .atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
267 .atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
268};
269
270int armada_drm_plane_init(struct armada_plane *plane)
271{
Russell Kingd40af7b2018-07-30 11:52:34 +0100272 init_waitqueue_head(&plane->frame_wait);
Russell Kingd40af7b2018-07-30 11:52:34 +0100273 return 0;
274}
275
276int armada_drm_primary_plane_init(struct drm_device *drm,
277 struct armada_plane *primary)
278{
279 int ret;
280
281 ret = armada_drm_plane_init(primary);
282 if (ret)
283 return ret;
284
285 drm_plane_helper_add(&primary->base,
286 &armada_primary_plane_helper_funcs);
287
288 ret = drm_universal_plane_init(drm, &primary->base, 0,
289 &armada_primary_plane_funcs,
290 armada_primary_formats,
291 ARRAY_SIZE(armada_primary_formats),
292 NULL,
293 DRM_PLANE_TYPE_PRIMARY, NULL);
294
295 return ret;
296}