blob: fd31974e2218b48f9d7b3a2fc850010e63484a96 [file] [log] [blame]
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001/*
2 * Copyright (C) 2012 Avionic Design GmbH
3 * Copyright (C) 2012 NVIDIA CORPORATION. All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 */
9
10#include <linux/clk.h>
Thierry Reding9eb9b222013-09-24 16:32:47 +020011#include <linux/debugfs.h>
Thierry Redingdf06b752014-06-26 21:41:53 +020012#include <linux/iommu.h>
Thierry Redingb9ff7ae2017-08-21 16:35:17 +020013#include <linux/of_device.h>
Thierry Reding33a8eb82015-08-03 13:20:49 +020014#include <linux/pm_runtime.h>
Stephen Warrenca480802013-11-06 16:20:54 -070015#include <linux/reset.h>
Thierry Redingd8f4a9e2012-11-15 21:28:22 +000016
Thierry Reding9c012702014-07-07 15:32:53 +020017#include <soc/tegra/pmc.h>
18
Arto Merilainende2ba662013-03-22 16:34:08 +020019#include "dc.h"
20#include "drm.h"
21#include "gem.h"
Thierry Redingd8f4a9e2012-11-15 21:28:22 +000022
Thierry Reding9d441892014-11-24 17:02:53 +010023#include <drm/drm_atomic.h>
Thierry Reding4aa3df72014-11-24 16:27:13 +010024#include <drm/drm_atomic_helper.h>
Daniel Vetter3cb9ae42014-10-29 10:03:57 +010025#include <drm/drm_plane_helper.h>
26
Thierry Redingf34bc782012-11-04 21:47:13 +010027struct tegra_plane {
28 struct drm_plane base;
29 unsigned int index;
Thierry Redingd8f4a9e2012-11-15 21:28:22 +000030};
31
Thierry Redingf34bc782012-11-04 21:47:13 +010032static inline struct tegra_plane *to_tegra_plane(struct drm_plane *plane)
33{
34 return container_of(plane, struct tegra_plane, base);
35}
36
Thierry Redingca915b12014-12-08 16:14:45 +010037struct tegra_dc_state {
38 struct drm_crtc_state base;
39
40 struct clk *clk;
41 unsigned long pclk;
42 unsigned int div;
Thierry Reding47802b02014-11-26 12:28:39 +010043
44 u32 planes;
Thierry Redingca915b12014-12-08 16:14:45 +010045};
46
47static inline struct tegra_dc_state *to_dc_state(struct drm_crtc_state *state)
48{
49 if (state)
50 return container_of(state, struct tegra_dc_state, base);
51
52 return NULL;
53}
54
Thierry Reding8f604f82014-11-28 13:14:55 +010055struct tegra_plane_state {
56 struct drm_plane_state base;
57
58 struct tegra_bo_tiling tiling;
59 u32 format;
60 u32 swap;
61};
62
63static inline struct tegra_plane_state *
64to_tegra_plane_state(struct drm_plane_state *state)
65{
66 if (state)
67 return container_of(state, struct tegra_plane_state, base);
68
69 return NULL;
70}
71
Thierry Reding791ddb12015-07-28 21:27:05 +020072static void tegra_dc_stats_reset(struct tegra_dc_stats *stats)
73{
74 stats->frames = 0;
75 stats->vblank = 0;
76 stats->underflow = 0;
77 stats->overflow = 0;
78}
79
Thierry Redingd700ba72014-12-08 15:50:04 +010080/*
Thierry Reding86df2562014-12-08 16:03:53 +010081 * Reads the active copy of a register. This takes the dc->lock spinlock to
82 * prevent races with the VBLANK processing which also needs access to the
83 * active copy of some registers.
84 */
85static u32 tegra_dc_readl_active(struct tegra_dc *dc, unsigned long offset)
86{
87 unsigned long flags;
88 u32 value;
89
90 spin_lock_irqsave(&dc->lock, flags);
91
92 tegra_dc_writel(dc, READ_MUX, DC_CMD_STATE_ACCESS);
93 value = tegra_dc_readl(dc, offset);
94 tegra_dc_writel(dc, 0, DC_CMD_STATE_ACCESS);
95
96 spin_unlock_irqrestore(&dc->lock, flags);
97 return value;
98}
99
100/*
Thierry Redingd700ba72014-12-08 15:50:04 +0100101 * Double-buffered registers have two copies: ASSEMBLY and ACTIVE. When the
102 * *_ACT_REQ bits are set the ASSEMBLY copy is latched into the ACTIVE copy.
103 * Latching happens mmediately if the display controller is in STOP mode or
104 * on the next frame boundary otherwise.
105 *
106 * Triple-buffered registers have three copies: ASSEMBLY, ARM and ACTIVE. The
107 * ASSEMBLY copy is latched into the ARM copy immediately after *_UPDATE bits
108 * are written. When the *_ACT_REQ bits are written, the ARM copy is latched
109 * into the ACTIVE copy, either immediately if the display controller is in
110 * STOP mode, or at the next frame boundary otherwise.
111 */
Thierry Reding62b9e062014-11-21 17:33:33 +0100112void tegra_dc_commit(struct tegra_dc *dc)
Thierry Reding205d48e2014-10-21 13:41:46 +0200113{
114 tegra_dc_writel(dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
115 tegra_dc_writel(dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL);
116}
117
Thierry Reding8f604f82014-11-28 13:14:55 +0100118static int tegra_dc_format(u32 fourcc, u32 *format, u32 *swap)
Thierry Reding10288ee2014-03-14 09:54:58 +0100119{
120 /* assume no swapping of fetched data */
121 if (swap)
122 *swap = BYTE_SWAP_NOSWAP;
123
Thierry Reding8f604f82014-11-28 13:14:55 +0100124 switch (fourcc) {
Thierry Reding10288ee2014-03-14 09:54:58 +0100125 case DRM_FORMAT_XBGR8888:
Thierry Reding8f604f82014-11-28 13:14:55 +0100126 *format = WIN_COLOR_DEPTH_R8G8B8A8;
127 break;
Thierry Reding10288ee2014-03-14 09:54:58 +0100128
129 case DRM_FORMAT_XRGB8888:
Thierry Reding8f604f82014-11-28 13:14:55 +0100130 *format = WIN_COLOR_DEPTH_B8G8R8A8;
131 break;
Thierry Reding10288ee2014-03-14 09:54:58 +0100132
133 case DRM_FORMAT_RGB565:
Thierry Reding8f604f82014-11-28 13:14:55 +0100134 *format = WIN_COLOR_DEPTH_B5G6R5;
135 break;
Thierry Reding10288ee2014-03-14 09:54:58 +0100136
137 case DRM_FORMAT_UYVY:
Thierry Reding8f604f82014-11-28 13:14:55 +0100138 *format = WIN_COLOR_DEPTH_YCbCr422;
139 break;
Thierry Reding10288ee2014-03-14 09:54:58 +0100140
141 case DRM_FORMAT_YUYV:
142 if (swap)
143 *swap = BYTE_SWAP_SWAP2;
144
Thierry Reding8f604f82014-11-28 13:14:55 +0100145 *format = WIN_COLOR_DEPTH_YCbCr422;
146 break;
Thierry Reding10288ee2014-03-14 09:54:58 +0100147
148 case DRM_FORMAT_YUV420:
Thierry Reding8f604f82014-11-28 13:14:55 +0100149 *format = WIN_COLOR_DEPTH_YCbCr420P;
150 break;
Thierry Reding10288ee2014-03-14 09:54:58 +0100151
152 case DRM_FORMAT_YUV422:
Thierry Reding8f604f82014-11-28 13:14:55 +0100153 *format = WIN_COLOR_DEPTH_YCbCr422P;
154 break;
Thierry Reding10288ee2014-03-14 09:54:58 +0100155
156 default:
Thierry Reding8f604f82014-11-28 13:14:55 +0100157 return -EINVAL;
Thierry Reding10288ee2014-03-14 09:54:58 +0100158 }
159
Thierry Reding8f604f82014-11-28 13:14:55 +0100160 return 0;
Thierry Reding10288ee2014-03-14 09:54:58 +0100161}
162
163static bool tegra_dc_format_is_yuv(unsigned int format, bool *planar)
164{
165 switch (format) {
166 case WIN_COLOR_DEPTH_YCbCr422:
167 case WIN_COLOR_DEPTH_YUV422:
168 if (planar)
169 *planar = false;
170
171 return true;
172
173 case WIN_COLOR_DEPTH_YCbCr420P:
174 case WIN_COLOR_DEPTH_YUV420P:
175 case WIN_COLOR_DEPTH_YCbCr422P:
176 case WIN_COLOR_DEPTH_YUV422P:
177 case WIN_COLOR_DEPTH_YCbCr422R:
178 case WIN_COLOR_DEPTH_YUV422R:
179 case WIN_COLOR_DEPTH_YCbCr422RA:
180 case WIN_COLOR_DEPTH_YUV422RA:
181 if (planar)
182 *planar = true;
183
184 return true;
185 }
186
Thierry Redingfb35c6b2014-12-08 15:55:28 +0100187 if (planar)
188 *planar = false;
189
Thierry Reding10288ee2014-03-14 09:54:58 +0100190 return false;
191}
192
193static inline u32 compute_dda_inc(unsigned int in, unsigned int out, bool v,
194 unsigned int bpp)
195{
196 fixed20_12 outf = dfixed_init(out);
197 fixed20_12 inf = dfixed_init(in);
198 u32 dda_inc;
199 int max;
200
201 if (v)
202 max = 15;
203 else {
204 switch (bpp) {
205 case 2:
206 max = 8;
207 break;
208
209 default:
210 WARN_ON_ONCE(1);
211 /* fallthrough */
212 case 4:
213 max = 4;
214 break;
215 }
216 }
217
218 outf.full = max_t(u32, outf.full - dfixed_const(1), dfixed_const(1));
219 inf.full -= dfixed_const(1);
220
221 dda_inc = dfixed_div(inf, outf);
222 dda_inc = min_t(u32, dda_inc, dfixed_const(max));
223
224 return dda_inc;
225}
226
227static inline u32 compute_initial_dda(unsigned int in)
228{
229 fixed20_12 inf = dfixed_init(in);
230 return dfixed_frac(inf);
231}
232
Thierry Reding4aa3df72014-11-24 16:27:13 +0100233static void tegra_dc_setup_window(struct tegra_dc *dc, unsigned int index,
234 const struct tegra_dc_window *window)
Thierry Reding10288ee2014-03-14 09:54:58 +0100235{
236 unsigned h_offset, v_offset, h_size, v_size, h_dda, v_dda, bpp;
Sean Paul93396d02014-11-19 13:04:49 -0500237 unsigned long value, flags;
Thierry Reding10288ee2014-03-14 09:54:58 +0100238 bool yuv, planar;
239
240 /*
241 * For YUV planar modes, the number of bytes per pixel takes into
242 * account only the luma component and therefore is 1.
243 */
244 yuv = tegra_dc_format_is_yuv(window->format, &planar);
245 if (!yuv)
246 bpp = window->bits_per_pixel / 8;
247 else
248 bpp = planar ? 1 : 2;
249
Sean Paul93396d02014-11-19 13:04:49 -0500250 spin_lock_irqsave(&dc->lock, flags);
251
Thierry Reding10288ee2014-03-14 09:54:58 +0100252 value = WINDOW_A_SELECT << index;
253 tegra_dc_writel(dc, value, DC_CMD_DISPLAY_WINDOW_HEADER);
254
255 tegra_dc_writel(dc, window->format, DC_WIN_COLOR_DEPTH);
256 tegra_dc_writel(dc, window->swap, DC_WIN_BYTE_SWAP);
257
258 value = V_POSITION(window->dst.y) | H_POSITION(window->dst.x);
259 tegra_dc_writel(dc, value, DC_WIN_POSITION);
260
261 value = V_SIZE(window->dst.h) | H_SIZE(window->dst.w);
262 tegra_dc_writel(dc, value, DC_WIN_SIZE);
263
264 h_offset = window->src.x * bpp;
265 v_offset = window->src.y;
266 h_size = window->src.w * bpp;
267 v_size = window->src.h;
268
269 value = V_PRESCALED_SIZE(v_size) | H_PRESCALED_SIZE(h_size);
270 tegra_dc_writel(dc, value, DC_WIN_PRESCALED_SIZE);
271
272 /*
273 * For DDA computations the number of bytes per pixel for YUV planar
274 * modes needs to take into account all Y, U and V components.
275 */
276 if (yuv && planar)
277 bpp = 2;
278
279 h_dda = compute_dda_inc(window->src.w, window->dst.w, false, bpp);
280 v_dda = compute_dda_inc(window->src.h, window->dst.h, true, bpp);
281
282 value = V_DDA_INC(v_dda) | H_DDA_INC(h_dda);
283 tegra_dc_writel(dc, value, DC_WIN_DDA_INC);
284
285 h_dda = compute_initial_dda(window->src.x);
286 v_dda = compute_initial_dda(window->src.y);
287
288 tegra_dc_writel(dc, h_dda, DC_WIN_H_INITIAL_DDA);
289 tegra_dc_writel(dc, v_dda, DC_WIN_V_INITIAL_DDA);
290
291 tegra_dc_writel(dc, 0, DC_WIN_UV_BUF_STRIDE);
292 tegra_dc_writel(dc, 0, DC_WIN_BUF_STRIDE);
293
294 tegra_dc_writel(dc, window->base[0], DC_WINBUF_START_ADDR);
295
296 if (yuv && planar) {
297 tegra_dc_writel(dc, window->base[1], DC_WINBUF_START_ADDR_U);
298 tegra_dc_writel(dc, window->base[2], DC_WINBUF_START_ADDR_V);
299 value = window->stride[1] << 16 | window->stride[0];
300 tegra_dc_writel(dc, value, DC_WIN_LINE_STRIDE);
301 } else {
302 tegra_dc_writel(dc, window->stride[0], DC_WIN_LINE_STRIDE);
303 }
304
305 if (window->bottom_up)
306 v_offset += window->src.h - 1;
307
308 tegra_dc_writel(dc, h_offset, DC_WINBUF_ADDR_H_OFFSET);
309 tegra_dc_writel(dc, v_offset, DC_WINBUF_ADDR_V_OFFSET);
310
Thierry Redingc134f012014-06-03 14:48:12 +0200311 if (dc->soc->supports_block_linear) {
312 unsigned long height = window->tiling.value;
Thierry Reding10288ee2014-03-14 09:54:58 +0100313
Thierry Redingc134f012014-06-03 14:48:12 +0200314 switch (window->tiling.mode) {
315 case TEGRA_BO_TILING_MODE_PITCH:
316 value = DC_WINBUF_SURFACE_KIND_PITCH;
317 break;
318
319 case TEGRA_BO_TILING_MODE_TILED:
320 value = DC_WINBUF_SURFACE_KIND_TILED;
321 break;
322
323 case TEGRA_BO_TILING_MODE_BLOCK:
324 value = DC_WINBUF_SURFACE_KIND_BLOCK_HEIGHT(height) |
325 DC_WINBUF_SURFACE_KIND_BLOCK;
326 break;
327 }
328
329 tegra_dc_writel(dc, value, DC_WINBUF_SURFACE_KIND);
330 } else {
331 switch (window->tiling.mode) {
332 case TEGRA_BO_TILING_MODE_PITCH:
333 value = DC_WIN_BUFFER_ADDR_MODE_LINEAR_UV |
334 DC_WIN_BUFFER_ADDR_MODE_LINEAR;
335 break;
336
337 case TEGRA_BO_TILING_MODE_TILED:
338 value = DC_WIN_BUFFER_ADDR_MODE_TILE_UV |
339 DC_WIN_BUFFER_ADDR_MODE_TILE;
340 break;
341
342 case TEGRA_BO_TILING_MODE_BLOCK:
Thierry Reding4aa3df72014-11-24 16:27:13 +0100343 /*
344 * No need to handle this here because ->atomic_check
345 * will already have filtered it out.
346 */
347 break;
Thierry Redingc134f012014-06-03 14:48:12 +0200348 }
349
350 tegra_dc_writel(dc, value, DC_WIN_BUFFER_ADDR_MODE);
351 }
Thierry Reding10288ee2014-03-14 09:54:58 +0100352
353 value = WIN_ENABLE;
354
355 if (yuv) {
356 /* setup default colorspace conversion coefficients */
357 tegra_dc_writel(dc, 0x00f0, DC_WIN_CSC_YOF);
358 tegra_dc_writel(dc, 0x012a, DC_WIN_CSC_KYRGB);
359 tegra_dc_writel(dc, 0x0000, DC_WIN_CSC_KUR);
360 tegra_dc_writel(dc, 0x0198, DC_WIN_CSC_KVR);
361 tegra_dc_writel(dc, 0x039b, DC_WIN_CSC_KUG);
362 tegra_dc_writel(dc, 0x032f, DC_WIN_CSC_KVG);
363 tegra_dc_writel(dc, 0x0204, DC_WIN_CSC_KUB);
364 tegra_dc_writel(dc, 0x0000, DC_WIN_CSC_KVB);
365
366 value |= CSC_ENABLE;
367 } else if (window->bits_per_pixel < 24) {
368 value |= COLOR_EXPAND;
369 }
370
371 if (window->bottom_up)
372 value |= V_DIRECTION;
373
374 tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS);
375
376 /*
377 * Disable blending and assume Window A is the bottom-most window,
378 * Window C is the top-most window and Window B is in the middle.
379 */
380 tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_NOKEY);
381 tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_1WIN);
382
383 switch (index) {
384 case 0:
385 tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_X);
386 tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_Y);
387 tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_3WIN_XY);
388 break;
389
390 case 1:
391 tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_X);
392 tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_Y);
393 tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_3WIN_XY);
394 break;
395
396 case 2:
397 tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_X);
398 tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_Y);
399 tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_3WIN_XY);
400 break;
401 }
402
Sean Paul93396d02014-11-19 13:04:49 -0500403 spin_unlock_irqrestore(&dc->lock, flags);
Thierry Redingc7679302014-10-21 13:51:53 +0200404}
405
406static void tegra_plane_destroy(struct drm_plane *plane)
407{
408 struct tegra_plane *p = to_tegra_plane(plane);
409
410 drm_plane_cleanup(plane);
411 kfree(p);
412}
413
414static const u32 tegra_primary_plane_formats[] = {
415 DRM_FORMAT_XBGR8888,
416 DRM_FORMAT_XRGB8888,
417 DRM_FORMAT_RGB565,
418};
419
Thierry Reding4aa3df72014-11-24 16:27:13 +0100420static void tegra_primary_plane_destroy(struct drm_plane *plane)
Thierry Redingc7679302014-10-21 13:51:53 +0200421{
Thierry Reding4aa3df72014-11-24 16:27:13 +0100422 tegra_plane_destroy(plane);
423}
424
Thierry Reding8f604f82014-11-28 13:14:55 +0100425static void tegra_plane_reset(struct drm_plane *plane)
426{
427 struct tegra_plane_state *state;
428
Thierry Reding3b59b7ac2015-01-28 15:01:22 +0100429 if (plane->state)
Daniel Vetter2f701692016-05-09 16:34:10 +0200430 __drm_atomic_helper_plane_destroy_state(plane->state);
Thierry Reding8f604f82014-11-28 13:14:55 +0100431
432 kfree(plane->state);
433 plane->state = NULL;
434
435 state = kzalloc(sizeof(*state), GFP_KERNEL);
436 if (state) {
437 plane->state = &state->base;
438 plane->state->plane = plane;
439 }
440}
441
442static struct drm_plane_state *tegra_plane_atomic_duplicate_state(struct drm_plane *plane)
443{
444 struct tegra_plane_state *state = to_tegra_plane_state(plane->state);
445 struct tegra_plane_state *copy;
446
Thierry Reding3b59b7ac2015-01-28 15:01:22 +0100447 copy = kmalloc(sizeof(*copy), GFP_KERNEL);
Thierry Reding8f604f82014-11-28 13:14:55 +0100448 if (!copy)
449 return NULL;
450
Thierry Reding3b59b7ac2015-01-28 15:01:22 +0100451 __drm_atomic_helper_plane_duplicate_state(plane, &copy->base);
452 copy->tiling = state->tiling;
453 copy->format = state->format;
454 copy->swap = state->swap;
Thierry Reding8f604f82014-11-28 13:14:55 +0100455
456 return &copy->base;
457}
458
459static void tegra_plane_atomic_destroy_state(struct drm_plane *plane,
460 struct drm_plane_state *state)
461{
Daniel Vetter2f701692016-05-09 16:34:10 +0200462 __drm_atomic_helper_plane_destroy_state(state);
Thierry Reding8f604f82014-11-28 13:14:55 +0100463 kfree(state);
464}
465
Thierry Reding4aa3df72014-11-24 16:27:13 +0100466static const struct drm_plane_funcs tegra_primary_plane_funcs = {
Thierry Reding07866962014-11-24 17:08:06 +0100467 .update_plane = drm_atomic_helper_update_plane,
468 .disable_plane = drm_atomic_helper_disable_plane,
Thierry Reding4aa3df72014-11-24 16:27:13 +0100469 .destroy = tegra_primary_plane_destroy,
Thierry Reding8f604f82014-11-28 13:14:55 +0100470 .reset = tegra_plane_reset,
471 .atomic_duplicate_state = tegra_plane_atomic_duplicate_state,
472 .atomic_destroy_state = tegra_plane_atomic_destroy_state,
Thierry Reding4aa3df72014-11-24 16:27:13 +0100473};
474
Thierry Reding47802b02014-11-26 12:28:39 +0100475static int tegra_plane_state_add(struct tegra_plane *plane,
476 struct drm_plane_state *state)
477{
478 struct drm_crtc_state *crtc_state;
479 struct tegra_dc_state *tegra;
Dmitry Osipenko7d205852017-06-15 02:18:30 +0300480 struct drm_rect clip;
481 int err;
Thierry Reding47802b02014-11-26 12:28:39 +0100482
483 /* Propagate errors from allocation or locking failures. */
484 crtc_state = drm_atomic_get_crtc_state(state->state, state->crtc);
485 if (IS_ERR(crtc_state))
486 return PTR_ERR(crtc_state);
487
Dmitry Osipenko7d205852017-06-15 02:18:30 +0300488 clip.x1 = 0;
489 clip.y1 = 0;
490 clip.x2 = crtc_state->mode.hdisplay;
491 clip.y2 = crtc_state->mode.vdisplay;
492
493 /* Check plane state for visibility and calculate clipping bounds */
494 err = drm_plane_helper_check_state(state, &clip, 0, INT_MAX,
495 true, true);
496 if (err < 0)
497 return err;
498
Thierry Reding47802b02014-11-26 12:28:39 +0100499 tegra = to_dc_state(crtc_state);
500
501 tegra->planes |= WIN_A_ACT_REQ << plane->index;
502
503 return 0;
504}
505
Thierry Reding4aa3df72014-11-24 16:27:13 +0100506static int tegra_plane_atomic_check(struct drm_plane *plane,
507 struct drm_plane_state *state)
508{
Thierry Reding8f604f82014-11-28 13:14:55 +0100509 struct tegra_plane_state *plane_state = to_tegra_plane_state(state);
510 struct tegra_bo_tiling *tiling = &plane_state->tiling;
Thierry Reding47802b02014-11-26 12:28:39 +0100511 struct tegra_plane *tegra = to_tegra_plane(plane);
Thierry Reding4aa3df72014-11-24 16:27:13 +0100512 struct tegra_dc *dc = to_tegra_dc(state->crtc);
Thierry Redingc7679302014-10-21 13:51:53 +0200513 int err;
514
Thierry Reding4aa3df72014-11-24 16:27:13 +0100515 /* no need for further checks if the plane is being disabled */
516 if (!state->crtc)
517 return 0;
518
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200519 err = tegra_dc_format(state->fb->format->format, &plane_state->format,
Thierry Reding8f604f82014-11-28 13:14:55 +0100520 &plane_state->swap);
Thierry Reding4aa3df72014-11-24 16:27:13 +0100521 if (err < 0)
522 return err;
523
Thierry Reding8f604f82014-11-28 13:14:55 +0100524 err = tegra_fb_get_tiling(state->fb, tiling);
525 if (err < 0)
526 return err;
527
528 if (tiling->mode == TEGRA_BO_TILING_MODE_BLOCK &&
Thierry Reding4aa3df72014-11-24 16:27:13 +0100529 !dc->soc->supports_block_linear) {
530 DRM_ERROR("hardware doesn't support block linear mode\n");
531 return -EINVAL;
532 }
533
534 /*
535 * Tegra doesn't support different strides for U and V planes so we
536 * error out if the user tries to display a framebuffer with such a
537 * configuration.
538 */
Ville Syrjäläbcb0b462016-12-14 23:30:22 +0200539 if (state->fb->format->num_planes > 2) {
Thierry Reding4aa3df72014-11-24 16:27:13 +0100540 if (state->fb->pitches[2] != state->fb->pitches[1]) {
541 DRM_ERROR("unsupported UV-plane configuration\n");
542 return -EINVAL;
543 }
544 }
545
Thierry Reding47802b02014-11-26 12:28:39 +0100546 err = tegra_plane_state_add(tegra, state);
547 if (err < 0)
548 return err;
549
Thierry Reding4aa3df72014-11-24 16:27:13 +0100550 return 0;
551}
552
Dmitry Osipenko80d3eef2017-06-15 02:18:31 +0300553static void tegra_dc_disable_window(struct tegra_dc *dc, int index)
554{
555 unsigned long flags;
556 u32 value;
557
558 spin_lock_irqsave(&dc->lock, flags);
559
560 value = WINDOW_A_SELECT << index;
561 tegra_dc_writel(dc, value, DC_CMD_DISPLAY_WINDOW_HEADER);
562
563 value = tegra_dc_readl(dc, DC_WIN_WIN_OPTIONS);
564 value &= ~WIN_ENABLE;
565 tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS);
566
567 spin_unlock_irqrestore(&dc->lock, flags);
568}
569
Thierry Reding4aa3df72014-11-24 16:27:13 +0100570static void tegra_plane_atomic_update(struct drm_plane *plane,
571 struct drm_plane_state *old_state)
572{
Thierry Reding8f604f82014-11-28 13:14:55 +0100573 struct tegra_plane_state *state = to_tegra_plane_state(plane->state);
Thierry Reding4aa3df72014-11-24 16:27:13 +0100574 struct tegra_dc *dc = to_tegra_dc(plane->state->crtc);
575 struct drm_framebuffer *fb = plane->state->fb;
576 struct tegra_plane *p = to_tegra_plane(plane);
577 struct tegra_dc_window window;
578 unsigned int i;
Thierry Reding4aa3df72014-11-24 16:27:13 +0100579
580 /* rien ne va plus */
581 if (!plane->state->crtc || !plane->state->fb)
582 return;
583
Dmitry Osipenko80d3eef2017-06-15 02:18:31 +0300584 if (!plane->state->visible)
585 return tegra_dc_disable_window(dc, p->index);
586
Thierry Redingc7679302014-10-21 13:51:53 +0200587 memset(&window, 0, sizeof(window));
Dmitry Osipenko7d205852017-06-15 02:18:30 +0300588 window.src.x = plane->state->src.x1 >> 16;
589 window.src.y = plane->state->src.y1 >> 16;
590 window.src.w = drm_rect_width(&plane->state->src) >> 16;
591 window.src.h = drm_rect_height(&plane->state->src) >> 16;
592 window.dst.x = plane->state->dst.x1;
593 window.dst.y = plane->state->dst.y1;
594 window.dst.w = drm_rect_width(&plane->state->dst);
595 window.dst.h = drm_rect_height(&plane->state->dst);
Ville Syrjälä272725c2016-12-14 23:32:20 +0200596 window.bits_per_pixel = fb->format->cpp[0] * 8;
Thierry Redingc7679302014-10-21 13:51:53 +0200597 window.bottom_up = tegra_fb_is_bottom_up(fb);
598
Thierry Reding8f604f82014-11-28 13:14:55 +0100599 /* copy from state */
600 window.tiling = state->tiling;
601 window.format = state->format;
602 window.swap = state->swap;
Thierry Redingc7679302014-10-21 13:51:53 +0200603
Ville Syrjäläbcb0b462016-12-14 23:30:22 +0200604 for (i = 0; i < fb->format->num_planes; i++) {
Thierry Reding4aa3df72014-11-24 16:27:13 +0100605 struct tegra_bo *bo = tegra_fb_get_plane(fb, i);
Thierry Redingc7679302014-10-21 13:51:53 +0200606
Thierry Reding4aa3df72014-11-24 16:27:13 +0100607 window.base[i] = bo->paddr + fb->offsets[i];
Dmitry Osipenko08ee0172016-08-21 11:57:58 +0300608
609 /*
610 * Tegra uses a shared stride for UV planes. Framebuffers are
611 * already checked for this in the tegra_plane_atomic_check()
612 * function, so it's safe to ignore the V-plane pitch here.
613 */
614 if (i < 2)
615 window.stride[i] = fb->pitches[i];
Thierry Reding4aa3df72014-11-24 16:27:13 +0100616 }
Thierry Redingc7679302014-10-21 13:51:53 +0200617
Thierry Reding4aa3df72014-11-24 16:27:13 +0100618 tegra_dc_setup_window(dc, p->index, &window);
Thierry Redingc7679302014-10-21 13:51:53 +0200619}
620
Thierry Reding4aa3df72014-11-24 16:27:13 +0100621static void tegra_plane_atomic_disable(struct drm_plane *plane,
622 struct drm_plane_state *old_state)
Thierry Redingc7679302014-10-21 13:51:53 +0200623{
Thierry Reding4aa3df72014-11-24 16:27:13 +0100624 struct tegra_plane *p = to_tegra_plane(plane);
625 struct tegra_dc *dc;
Thierry Reding4aa3df72014-11-24 16:27:13 +0100626
627 /* rien ne va plus */
628 if (!old_state || !old_state->crtc)
629 return;
630
631 dc = to_tegra_dc(old_state->crtc);
632
Dmitry Osipenko80d3eef2017-06-15 02:18:31 +0300633 tegra_dc_disable_window(dc, p->index);
Thierry Redingc7679302014-10-21 13:51:53 +0200634}
635
Thierry Reding4aa3df72014-11-24 16:27:13 +0100636static const struct drm_plane_helper_funcs tegra_primary_plane_helper_funcs = {
Thierry Reding4aa3df72014-11-24 16:27:13 +0100637 .atomic_check = tegra_plane_atomic_check,
638 .atomic_update = tegra_plane_atomic_update,
639 .atomic_disable = tegra_plane_atomic_disable,
Thierry Redingc7679302014-10-21 13:51:53 +0200640};
641
642static struct drm_plane *tegra_dc_primary_plane_create(struct drm_device *drm,
643 struct tegra_dc *dc)
644{
Thierry Reding518e6222014-12-16 18:04:08 +0100645 /*
646 * Ideally this would use drm_crtc_mask(), but that would require the
647 * CRTC to already be in the mode_config's list of CRTCs. However, it
648 * will only be added to that list in the drm_crtc_init_with_planes()
649 * (in tegra_dc_init()), which in turn requires registration of these
650 * planes. So we have ourselves a nice little chicken and egg problem
651 * here.
652 *
653 * We work around this by manually creating the mask from the number
654 * of CRTCs that have been registered, and should therefore always be
655 * the same as drm_crtc_index() after registration.
656 */
657 unsigned long possible_crtcs = 1 << drm->mode_config.num_crtc;
Thierry Redingc7679302014-10-21 13:51:53 +0200658 struct tegra_plane *plane;
659 unsigned int num_formats;
660 const u32 *formats;
661 int err;
662
663 plane = kzalloc(sizeof(*plane), GFP_KERNEL);
664 if (!plane)
665 return ERR_PTR(-ENOMEM);
666
667 num_formats = ARRAY_SIZE(tegra_primary_plane_formats);
668 formats = tegra_primary_plane_formats;
669
Thierry Reding518e6222014-12-16 18:04:08 +0100670 err = drm_universal_plane_init(drm, &plane->base, possible_crtcs,
Thierry Redingc7679302014-10-21 13:51:53 +0200671 &tegra_primary_plane_funcs, formats,
Ben Widawskye6fc3b62017-07-23 20:46:38 -0700672 num_formats, NULL,
673 DRM_PLANE_TYPE_PRIMARY, NULL);
Thierry Redingc7679302014-10-21 13:51:53 +0200674 if (err < 0) {
675 kfree(plane);
676 return ERR_PTR(err);
677 }
678
Thierry Reding4aa3df72014-11-24 16:27:13 +0100679 drm_plane_helper_add(&plane->base, &tegra_primary_plane_helper_funcs);
680
Thierry Redingc7679302014-10-21 13:51:53 +0200681 return &plane->base;
682}
683
684static const u32 tegra_cursor_plane_formats[] = {
685 DRM_FORMAT_RGBA8888,
686};
687
Thierry Reding4aa3df72014-11-24 16:27:13 +0100688static int tegra_cursor_atomic_check(struct drm_plane *plane,
689 struct drm_plane_state *state)
Thierry Redingc7679302014-10-21 13:51:53 +0200690{
Thierry Reding47802b02014-11-26 12:28:39 +0100691 struct tegra_plane *tegra = to_tegra_plane(plane);
692 int err;
693
Thierry Reding4aa3df72014-11-24 16:27:13 +0100694 /* no need for further checks if the plane is being disabled */
695 if (!state->crtc)
696 return 0;
Thierry Redingc7679302014-10-21 13:51:53 +0200697
698 /* scaling not supported for cursor */
Thierry Reding4aa3df72014-11-24 16:27:13 +0100699 if ((state->src_w >> 16 != state->crtc_w) ||
700 (state->src_h >> 16 != state->crtc_h))
Thierry Redingc7679302014-10-21 13:51:53 +0200701 return -EINVAL;
702
703 /* only square cursors supported */
Thierry Reding4aa3df72014-11-24 16:27:13 +0100704 if (state->src_w != state->src_h)
Thierry Redingc7679302014-10-21 13:51:53 +0200705 return -EINVAL;
706
Thierry Reding4aa3df72014-11-24 16:27:13 +0100707 if (state->crtc_w != 32 && state->crtc_w != 64 &&
708 state->crtc_w != 128 && state->crtc_w != 256)
709 return -EINVAL;
710
Thierry Reding47802b02014-11-26 12:28:39 +0100711 err = tegra_plane_state_add(tegra, state);
712 if (err < 0)
713 return err;
714
Thierry Reding4aa3df72014-11-24 16:27:13 +0100715 return 0;
716}
717
718static void tegra_cursor_atomic_update(struct drm_plane *plane,
719 struct drm_plane_state *old_state)
720{
721 struct tegra_bo *bo = tegra_fb_get_plane(plane->state->fb, 0);
722 struct tegra_dc *dc = to_tegra_dc(plane->state->crtc);
723 struct drm_plane_state *state = plane->state;
724 u32 value = CURSOR_CLIP_DISPLAY;
725
726 /* rien ne va plus */
727 if (!plane->state->crtc || !plane->state->fb)
728 return;
729
730 switch (state->crtc_w) {
Thierry Redingc7679302014-10-21 13:51:53 +0200731 case 32:
732 value |= CURSOR_SIZE_32x32;
733 break;
734
735 case 64:
736 value |= CURSOR_SIZE_64x64;
737 break;
738
739 case 128:
740 value |= CURSOR_SIZE_128x128;
741 break;
742
743 case 256:
744 value |= CURSOR_SIZE_256x256;
745 break;
746
747 default:
Thierry Reding4aa3df72014-11-24 16:27:13 +0100748 WARN(1, "cursor size %ux%u not supported\n", state->crtc_w,
749 state->crtc_h);
750 return;
Thierry Redingc7679302014-10-21 13:51:53 +0200751 }
752
753 value |= (bo->paddr >> 10) & 0x3fffff;
754 tegra_dc_writel(dc, value, DC_DISP_CURSOR_START_ADDR);
755
756#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
757 value = (bo->paddr >> 32) & 0x3;
758 tegra_dc_writel(dc, value, DC_DISP_CURSOR_START_ADDR_HI);
759#endif
760
761 /* enable cursor and set blend mode */
762 value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
763 value |= CURSOR_ENABLE;
764 tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
765
766 value = tegra_dc_readl(dc, DC_DISP_BLEND_CURSOR_CONTROL);
767 value &= ~CURSOR_DST_BLEND_MASK;
768 value &= ~CURSOR_SRC_BLEND_MASK;
769 value |= CURSOR_MODE_NORMAL;
770 value |= CURSOR_DST_BLEND_NEG_K1_TIMES_SRC;
771 value |= CURSOR_SRC_BLEND_K1_TIMES_SRC;
772 value |= CURSOR_ALPHA;
773 tegra_dc_writel(dc, value, DC_DISP_BLEND_CURSOR_CONTROL);
774
775 /* position the cursor */
Thierry Reding4aa3df72014-11-24 16:27:13 +0100776 value = (state->crtc_y & 0x3fff) << 16 | (state->crtc_x & 0x3fff);
Thierry Redingc7679302014-10-21 13:51:53 +0200777 tegra_dc_writel(dc, value, DC_DISP_CURSOR_POSITION);
Thierry Redingc7679302014-10-21 13:51:53 +0200778}
779
Thierry Reding4aa3df72014-11-24 16:27:13 +0100780static void tegra_cursor_atomic_disable(struct drm_plane *plane,
781 struct drm_plane_state *old_state)
Thierry Redingc7679302014-10-21 13:51:53 +0200782{
Thierry Reding4aa3df72014-11-24 16:27:13 +0100783 struct tegra_dc *dc;
Thierry Redingc7679302014-10-21 13:51:53 +0200784 u32 value;
785
Thierry Reding4aa3df72014-11-24 16:27:13 +0100786 /* rien ne va plus */
787 if (!old_state || !old_state->crtc)
788 return;
789
790 dc = to_tegra_dc(old_state->crtc);
Thierry Redingc7679302014-10-21 13:51:53 +0200791
792 value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
793 value &= ~CURSOR_ENABLE;
794 tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
Thierry Redingc7679302014-10-21 13:51:53 +0200795}
796
797static const struct drm_plane_funcs tegra_cursor_plane_funcs = {
Thierry Reding07866962014-11-24 17:08:06 +0100798 .update_plane = drm_atomic_helper_update_plane,
799 .disable_plane = drm_atomic_helper_disable_plane,
Thierry Redingc7679302014-10-21 13:51:53 +0200800 .destroy = tegra_plane_destroy,
Thierry Reding8f604f82014-11-28 13:14:55 +0100801 .reset = tegra_plane_reset,
802 .atomic_duplicate_state = tegra_plane_atomic_duplicate_state,
803 .atomic_destroy_state = tegra_plane_atomic_destroy_state,
Thierry Reding4aa3df72014-11-24 16:27:13 +0100804};
805
806static const struct drm_plane_helper_funcs tegra_cursor_plane_helper_funcs = {
Thierry Reding4aa3df72014-11-24 16:27:13 +0100807 .atomic_check = tegra_cursor_atomic_check,
808 .atomic_update = tegra_cursor_atomic_update,
809 .atomic_disable = tegra_cursor_atomic_disable,
Thierry Redingc7679302014-10-21 13:51:53 +0200810};
811
812static struct drm_plane *tegra_dc_cursor_plane_create(struct drm_device *drm,
813 struct tegra_dc *dc)
814{
815 struct tegra_plane *plane;
816 unsigned int num_formats;
817 const u32 *formats;
818 int err;
819
820 plane = kzalloc(sizeof(*plane), GFP_KERNEL);
821 if (!plane)
822 return ERR_PTR(-ENOMEM);
823
Thierry Reding47802b02014-11-26 12:28:39 +0100824 /*
Thierry Redinga1df3b22015-07-21 16:42:30 +0200825 * This index is kind of fake. The cursor isn't a regular plane, but
826 * its update and activation request bits in DC_CMD_STATE_CONTROL do
827 * use the same programming. Setting this fake index here allows the
828 * code in tegra_add_plane_state() to do the right thing without the
829 * need to special-casing the cursor plane.
Thierry Reding47802b02014-11-26 12:28:39 +0100830 */
831 plane->index = 6;
832
Thierry Redingc7679302014-10-21 13:51:53 +0200833 num_formats = ARRAY_SIZE(tegra_cursor_plane_formats);
834 formats = tegra_cursor_plane_formats;
835
836 err = drm_universal_plane_init(drm, &plane->base, 1 << dc->pipe,
837 &tegra_cursor_plane_funcs, formats,
Ben Widawskye6fc3b62017-07-23 20:46:38 -0700838 num_formats, NULL,
839 DRM_PLANE_TYPE_CURSOR, NULL);
Thierry Redingc7679302014-10-21 13:51:53 +0200840 if (err < 0) {
841 kfree(plane);
842 return ERR_PTR(err);
843 }
844
Thierry Reding4aa3df72014-11-24 16:27:13 +0100845 drm_plane_helper_add(&plane->base, &tegra_cursor_plane_helper_funcs);
846
Thierry Redingc7679302014-10-21 13:51:53 +0200847 return &plane->base;
848}
849
Thierry Redingc7679302014-10-21 13:51:53 +0200850static void tegra_overlay_plane_destroy(struct drm_plane *plane)
Thierry Redingf34bc782012-11-04 21:47:13 +0100851{
Thierry Redingc7679302014-10-21 13:51:53 +0200852 tegra_plane_destroy(plane);
Thierry Redingf34bc782012-11-04 21:47:13 +0100853}
854
Thierry Redingc7679302014-10-21 13:51:53 +0200855static const struct drm_plane_funcs tegra_overlay_plane_funcs = {
Thierry Reding07866962014-11-24 17:08:06 +0100856 .update_plane = drm_atomic_helper_update_plane,
857 .disable_plane = drm_atomic_helper_disable_plane,
Thierry Redingc7679302014-10-21 13:51:53 +0200858 .destroy = tegra_overlay_plane_destroy,
Thierry Reding8f604f82014-11-28 13:14:55 +0100859 .reset = tegra_plane_reset,
860 .atomic_duplicate_state = tegra_plane_atomic_duplicate_state,
861 .atomic_destroy_state = tegra_plane_atomic_destroy_state,
Thierry Redingf34bc782012-11-04 21:47:13 +0100862};
863
Thierry Redingc7679302014-10-21 13:51:53 +0200864static const uint32_t tegra_overlay_plane_formats[] = {
Thierry Redingdbe4d9a2013-03-22 15:37:30 +0100865 DRM_FORMAT_XBGR8888,
Thierry Redingf34bc782012-11-04 21:47:13 +0100866 DRM_FORMAT_XRGB8888,
Thierry Redingdbe4d9a2013-03-22 15:37:30 +0100867 DRM_FORMAT_RGB565,
Thierry Redingf34bc782012-11-04 21:47:13 +0100868 DRM_FORMAT_UYVY,
Thierry Redingf9253902014-01-29 20:31:17 +0100869 DRM_FORMAT_YUYV,
Thierry Redingf34bc782012-11-04 21:47:13 +0100870 DRM_FORMAT_YUV420,
871 DRM_FORMAT_YUV422,
872};
873
Thierry Reding4aa3df72014-11-24 16:27:13 +0100874static const struct drm_plane_helper_funcs tegra_overlay_plane_helper_funcs = {
Thierry Reding4aa3df72014-11-24 16:27:13 +0100875 .atomic_check = tegra_plane_atomic_check,
876 .atomic_update = tegra_plane_atomic_update,
877 .atomic_disable = tegra_plane_atomic_disable,
878};
879
Thierry Redingc7679302014-10-21 13:51:53 +0200880static struct drm_plane *tegra_dc_overlay_plane_create(struct drm_device *drm,
881 struct tegra_dc *dc,
882 unsigned int index)
883{
884 struct tegra_plane *plane;
885 unsigned int num_formats;
886 const u32 *formats;
887 int err;
888
889 plane = kzalloc(sizeof(*plane), GFP_KERNEL);
890 if (!plane)
891 return ERR_PTR(-ENOMEM);
892
893 plane->index = index;
894
895 num_formats = ARRAY_SIZE(tegra_overlay_plane_formats);
896 formats = tegra_overlay_plane_formats;
897
898 err = drm_universal_plane_init(drm, &plane->base, 1 << dc->pipe,
899 &tegra_overlay_plane_funcs, formats,
Ben Widawskye6fc3b62017-07-23 20:46:38 -0700900 num_formats, NULL,
901 DRM_PLANE_TYPE_OVERLAY, NULL);
Thierry Redingc7679302014-10-21 13:51:53 +0200902 if (err < 0) {
903 kfree(plane);
904 return ERR_PTR(err);
905 }
906
Thierry Reding4aa3df72014-11-24 16:27:13 +0100907 drm_plane_helper_add(&plane->base, &tegra_overlay_plane_helper_funcs);
908
Thierry Redingc7679302014-10-21 13:51:53 +0200909 return &plane->base;
910}
911
Thierry Redingf34bc782012-11-04 21:47:13 +0100912static int tegra_dc_add_planes(struct drm_device *drm, struct tegra_dc *dc)
913{
Thierry Redingc7679302014-10-21 13:51:53 +0200914 struct drm_plane *plane;
Thierry Redingf34bc782012-11-04 21:47:13 +0100915 unsigned int i;
Thierry Redingf34bc782012-11-04 21:47:13 +0100916
917 for (i = 0; i < 2; i++) {
Thierry Redingc7679302014-10-21 13:51:53 +0200918 plane = tegra_dc_overlay_plane_create(drm, dc, 1 + i);
919 if (IS_ERR(plane))
920 return PTR_ERR(plane);
Thierry Redingf34bc782012-11-04 21:47:13 +0100921 }
922
923 return 0;
924}
925
Shawn Guo10437d92017-02-07 17:16:32 +0800926static u32 tegra_dc_get_vblank_counter(struct drm_crtc *crtc)
Thierry Reding42e9ce02015-01-28 14:43:05 +0100927{
Shawn Guo10437d92017-02-07 17:16:32 +0800928 struct tegra_dc *dc = to_tegra_dc(crtc);
929
Thierry Reding42e9ce02015-01-28 14:43:05 +0100930 if (dc->syncpt)
931 return host1x_syncpt_read(dc->syncpt);
932
933 /* fallback to software emulated VBLANK counter */
934 return drm_crtc_vblank_count(&dc->base);
935}
936
Shawn Guo10437d92017-02-07 17:16:32 +0800937static int tegra_dc_enable_vblank(struct drm_crtc *crtc)
Thierry Reding6e5ff992012-11-28 11:45:47 +0100938{
Shawn Guo10437d92017-02-07 17:16:32 +0800939 struct tegra_dc *dc = to_tegra_dc(crtc);
Thierry Reding6e5ff992012-11-28 11:45:47 +0100940 unsigned long value, flags;
941
942 spin_lock_irqsave(&dc->lock, flags);
943
944 value = tegra_dc_readl(dc, DC_CMD_INT_MASK);
945 value |= VBLANK_INT;
946 tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
947
948 spin_unlock_irqrestore(&dc->lock, flags);
Shawn Guo10437d92017-02-07 17:16:32 +0800949
950 return 0;
Thierry Reding6e5ff992012-11-28 11:45:47 +0100951}
952
Shawn Guo10437d92017-02-07 17:16:32 +0800953static void tegra_dc_disable_vblank(struct drm_crtc *crtc)
Thierry Reding6e5ff992012-11-28 11:45:47 +0100954{
Shawn Guo10437d92017-02-07 17:16:32 +0800955 struct tegra_dc *dc = to_tegra_dc(crtc);
Thierry Reding6e5ff992012-11-28 11:45:47 +0100956 unsigned long value, flags;
957
958 spin_lock_irqsave(&dc->lock, flags);
959
960 value = tegra_dc_readl(dc, DC_CMD_INT_MASK);
961 value &= ~VBLANK_INT;
962 tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
963
964 spin_unlock_irqrestore(&dc->lock, flags);
965}
966
Thierry Reding3c03c462012-11-28 12:00:18 +0100967static void tegra_dc_finish_page_flip(struct tegra_dc *dc)
968{
969 struct drm_device *drm = dc->base.dev;
970 struct drm_crtc *crtc = &dc->base;
Thierry Reding3c03c462012-11-28 12:00:18 +0100971 unsigned long flags, base;
Arto Merilainende2ba662013-03-22 16:34:08 +0200972 struct tegra_bo *bo;
Thierry Reding3c03c462012-11-28 12:00:18 +0100973
Thierry Reding6b59cc12014-12-16 16:33:27 +0100974 spin_lock_irqsave(&drm->event_lock, flags);
975
976 if (!dc->event) {
977 spin_unlock_irqrestore(&drm->event_lock, flags);
Thierry Reding3c03c462012-11-28 12:00:18 +0100978 return;
Thierry Reding6b59cc12014-12-16 16:33:27 +0100979 }
Thierry Reding3c03c462012-11-28 12:00:18 +0100980
Matt Roperf4510a22014-04-01 15:22:40 -0700981 bo = tegra_fb_get_plane(crtc->primary->fb, 0);
Thierry Reding3c03c462012-11-28 12:00:18 +0100982
Dan Carpenter8643bc62015-01-07 14:01:26 +0300983 spin_lock(&dc->lock);
Sean Paul93396d02014-11-19 13:04:49 -0500984
Thierry Reding3c03c462012-11-28 12:00:18 +0100985 /* check if new start address has been latched */
Sean Paul93396d02014-11-19 13:04:49 -0500986 tegra_dc_writel(dc, WINDOW_A_SELECT, DC_CMD_DISPLAY_WINDOW_HEADER);
Thierry Reding3c03c462012-11-28 12:00:18 +0100987 tegra_dc_writel(dc, READ_MUX, DC_CMD_STATE_ACCESS);
988 base = tegra_dc_readl(dc, DC_WINBUF_START_ADDR);
989 tegra_dc_writel(dc, 0, DC_CMD_STATE_ACCESS);
990
Dan Carpenter8643bc62015-01-07 14:01:26 +0300991 spin_unlock(&dc->lock);
Sean Paul93396d02014-11-19 13:04:49 -0500992
Matt Roperf4510a22014-04-01 15:22:40 -0700993 if (base == bo->paddr + crtc->primary->fb->offsets[0]) {
Thierry Redinged7dae52014-12-16 16:03:13 +0100994 drm_crtc_send_vblank_event(crtc, dc->event);
995 drm_crtc_vblank_put(crtc);
Thierry Reding3c03c462012-11-28 12:00:18 +0100996 dc->event = NULL;
Thierry Reding3c03c462012-11-28 12:00:18 +0100997 }
Thierry Reding6b59cc12014-12-16 16:33:27 +0100998
999 spin_unlock_irqrestore(&drm->event_lock, flags);
Thierry Reding3c03c462012-11-28 12:00:18 +01001000}
1001
Thierry Redingf002abc2013-10-14 14:06:02 +02001002static void tegra_dc_destroy(struct drm_crtc *crtc)
1003{
1004 drm_crtc_cleanup(crtc);
Thierry Redingf002abc2013-10-14 14:06:02 +02001005}
1006
Thierry Redingca915b12014-12-08 16:14:45 +01001007static void tegra_crtc_reset(struct drm_crtc *crtc)
1008{
1009 struct tegra_dc_state *state;
1010
Thierry Reding3b59b7ac2015-01-28 15:01:22 +01001011 if (crtc->state)
Daniel Vetterec2dc6a2016-05-09 16:34:09 +02001012 __drm_atomic_helper_crtc_destroy_state(crtc->state);
Thierry Reding3b59b7ac2015-01-28 15:01:22 +01001013
Thierry Redingca915b12014-12-08 16:14:45 +01001014 kfree(crtc->state);
1015 crtc->state = NULL;
1016
1017 state = kzalloc(sizeof(*state), GFP_KERNEL);
Thierry Reding332bbe72015-01-28 15:03:31 +01001018 if (state) {
Thierry Redingca915b12014-12-08 16:14:45 +01001019 crtc->state = &state->base;
Thierry Reding332bbe72015-01-28 15:03:31 +01001020 crtc->state->crtc = crtc;
1021 }
Thierry Reding31930d42015-07-02 17:04:06 +02001022
1023 drm_crtc_vblank_reset(crtc);
Thierry Redingca915b12014-12-08 16:14:45 +01001024}
1025
1026static struct drm_crtc_state *
1027tegra_crtc_atomic_duplicate_state(struct drm_crtc *crtc)
1028{
1029 struct tegra_dc_state *state = to_dc_state(crtc->state);
1030 struct tegra_dc_state *copy;
1031
Thierry Reding3b59b7ac2015-01-28 15:01:22 +01001032 copy = kmalloc(sizeof(*copy), GFP_KERNEL);
Thierry Redingca915b12014-12-08 16:14:45 +01001033 if (!copy)
1034 return NULL;
1035
Thierry Reding3b59b7ac2015-01-28 15:01:22 +01001036 __drm_atomic_helper_crtc_duplicate_state(crtc, &copy->base);
1037 copy->clk = state->clk;
1038 copy->pclk = state->pclk;
1039 copy->div = state->div;
1040 copy->planes = state->planes;
Thierry Redingca915b12014-12-08 16:14:45 +01001041
1042 return &copy->base;
1043}
1044
1045static void tegra_crtc_atomic_destroy_state(struct drm_crtc *crtc,
1046 struct drm_crtc_state *state)
1047{
Daniel Vetterec2dc6a2016-05-09 16:34:09 +02001048 __drm_atomic_helper_crtc_destroy_state(state);
Thierry Redingca915b12014-12-08 16:14:45 +01001049 kfree(state);
1050}
1051
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001052static const struct drm_crtc_funcs tegra_crtc_funcs = {
Thierry Reding1503ca42014-11-24 17:41:23 +01001053 .page_flip = drm_atomic_helper_page_flip,
Thierry Reding74f48792014-11-24 17:08:20 +01001054 .set_config = drm_atomic_helper_set_config,
Thierry Redingf002abc2013-10-14 14:06:02 +02001055 .destroy = tegra_dc_destroy,
Thierry Redingca915b12014-12-08 16:14:45 +01001056 .reset = tegra_crtc_reset,
1057 .atomic_duplicate_state = tegra_crtc_atomic_duplicate_state,
1058 .atomic_destroy_state = tegra_crtc_atomic_destroy_state,
Shawn Guo10437d92017-02-07 17:16:32 +08001059 .get_vblank_counter = tegra_dc_get_vblank_counter,
1060 .enable_vblank = tegra_dc_enable_vblank,
1061 .disable_vblank = tegra_dc_disable_vblank,
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001062};
1063
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001064static int tegra_dc_set_timings(struct tegra_dc *dc,
1065 struct drm_display_mode *mode)
1066{
Thierry Reding0444c0f2014-04-16 09:22:38 +02001067 unsigned int h_ref_to_sync = 1;
1068 unsigned int v_ref_to_sync = 1;
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001069 unsigned long value;
1070
1071 tegra_dc_writel(dc, 0x0, DC_DISP_DISP_TIMING_OPTIONS);
1072
1073 value = (v_ref_to_sync << 16) | h_ref_to_sync;
1074 tegra_dc_writel(dc, value, DC_DISP_REF_TO_SYNC);
1075
1076 value = ((mode->vsync_end - mode->vsync_start) << 16) |
1077 ((mode->hsync_end - mode->hsync_start) << 0);
1078 tegra_dc_writel(dc, value, DC_DISP_SYNC_WIDTH);
1079
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001080 value = ((mode->vtotal - mode->vsync_end) << 16) |
1081 ((mode->htotal - mode->hsync_end) << 0);
Lucas Stach40495082012-12-19 21:38:52 +00001082 tegra_dc_writel(dc, value, DC_DISP_BACK_PORCH);
1083
1084 value = ((mode->vsync_start - mode->vdisplay) << 16) |
1085 ((mode->hsync_start - mode->hdisplay) << 0);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001086 tegra_dc_writel(dc, value, DC_DISP_FRONT_PORCH);
1087
1088 value = (mode->vdisplay << 16) | mode->hdisplay;
1089 tegra_dc_writel(dc, value, DC_DISP_ACTIVE);
1090
1091 return 0;
1092}
1093
Thierry Reding9d910b62015-01-28 15:25:54 +01001094/**
1095 * tegra_dc_state_setup_clock - check clock settings and store them in atomic
1096 * state
1097 * @dc: display controller
1098 * @crtc_state: CRTC atomic state
1099 * @clk: parent clock for display controller
1100 * @pclk: pixel clock
1101 * @div: shift clock divider
1102 *
1103 * Returns:
1104 * 0 on success or a negative error-code on failure.
1105 */
Thierry Redingca915b12014-12-08 16:14:45 +01001106int tegra_dc_state_setup_clock(struct tegra_dc *dc,
1107 struct drm_crtc_state *crtc_state,
1108 struct clk *clk, unsigned long pclk,
1109 unsigned int div)
1110{
1111 struct tegra_dc_state *state = to_dc_state(crtc_state);
1112
Thierry Redingd2982742015-01-22 08:48:25 +01001113 if (!clk_has_parent(dc->clk, clk))
1114 return -EINVAL;
1115
Thierry Redingca915b12014-12-08 16:14:45 +01001116 state->clk = clk;
1117 state->pclk = pclk;
1118 state->div = div;
1119
1120 return 0;
1121}
1122
Thierry Reding76d59ed2014-12-19 15:09:16 +01001123static void tegra_dc_commit_state(struct tegra_dc *dc,
1124 struct tegra_dc_state *state)
1125{
1126 u32 value;
1127 int err;
1128
1129 err = clk_set_parent(dc->clk, state->clk);
1130 if (err < 0)
1131 dev_err(dc->dev, "failed to set parent clock: %d\n", err);
1132
1133 /*
1134 * Outputs may not want to change the parent clock rate. This is only
1135 * relevant to Tegra20 where only a single display PLL is available.
1136 * Since that PLL would typically be used for HDMI, an internal LVDS
1137 * panel would need to be driven by some other clock such as PLL_P
1138 * which is shared with other peripherals. Changing the clock rate
1139 * should therefore be avoided.
1140 */
1141 if (state->pclk > 0) {
1142 err = clk_set_rate(state->clk, state->pclk);
1143 if (err < 0)
1144 dev_err(dc->dev,
1145 "failed to set clock rate to %lu Hz\n",
1146 state->pclk);
1147 }
1148
1149 DRM_DEBUG_KMS("rate: %lu, div: %u\n", clk_get_rate(dc->clk),
1150 state->div);
1151 DRM_DEBUG_KMS("pclk: %lu\n", state->pclk);
1152
1153 value = SHIFT_CLK_DIVIDER(state->div) | PIXEL_CLK_DIVIDER_PCD1;
1154 tegra_dc_writel(dc, value, DC_DISP_DISP_CLOCK_CONTROL);
1155}
1156
Thierry Reding003fc842015-08-03 13:16:26 +02001157static void tegra_dc_stop(struct tegra_dc *dc)
1158{
1159 u32 value;
1160
1161 /* stop the display controller */
1162 value = tegra_dc_readl(dc, DC_CMD_DISPLAY_COMMAND);
1163 value &= ~DISP_CTRL_MODE_MASK;
1164 tegra_dc_writel(dc, value, DC_CMD_DISPLAY_COMMAND);
1165
1166 tegra_dc_commit(dc);
1167}
1168
1169static bool tegra_dc_idle(struct tegra_dc *dc)
1170{
1171 u32 value;
1172
1173 value = tegra_dc_readl_active(dc, DC_CMD_DISPLAY_COMMAND);
1174
1175 return (value & DISP_CTRL_MODE_MASK) == 0;
1176}
1177
1178static int tegra_dc_wait_idle(struct tegra_dc *dc, unsigned long timeout)
1179{
1180 timeout = jiffies + msecs_to_jiffies(timeout);
1181
1182 while (time_before(jiffies, timeout)) {
1183 if (tegra_dc_idle(dc))
1184 return 0;
1185
1186 usleep_range(1000, 2000);
1187 }
1188
1189 dev_dbg(dc->dev, "timeout waiting for DC to become idle\n");
1190 return -ETIMEDOUT;
1191}
1192
Laurent Pinchart64581712017-06-30 12:36:45 +03001193static void tegra_crtc_atomic_disable(struct drm_crtc *crtc,
1194 struct drm_crtc_state *old_state)
Thierry Reding003fc842015-08-03 13:16:26 +02001195{
1196 struct tegra_dc *dc = to_tegra_dc(crtc);
1197 u32 value;
1198
1199 if (!tegra_dc_idle(dc)) {
1200 tegra_dc_stop(dc);
1201
1202 /*
1203 * Ignore the return value, there isn't anything useful to do
1204 * in case this fails.
1205 */
1206 tegra_dc_wait_idle(dc, 100);
1207 }
1208
1209 /*
1210 * This should really be part of the RGB encoder driver, but clearing
1211 * these bits has the side-effect of stopping the display controller.
1212 * When that happens no VBLANK interrupts will be raised. At the same
1213 * time the encoder is disabled before the display controller, so the
1214 * above code is always going to timeout waiting for the controller
1215 * to go idle.
1216 *
1217 * Given the close coupling between the RGB encoder and the display
1218 * controller doing it here is still kind of okay. None of the other
1219 * encoder drivers require these bits to be cleared.
1220 *
1221 * XXX: Perhaps given that the display controller is switched off at
1222 * this point anyway maybe clearing these bits isn't even useful for
1223 * the RGB encoder?
1224 */
1225 if (dc->rgb) {
1226 value = tegra_dc_readl(dc, DC_CMD_DISPLAY_POWER_CONTROL);
1227 value &= ~(PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE |
1228 PW4_ENABLE | PM0_ENABLE | PM1_ENABLE);
1229 tegra_dc_writel(dc, value, DC_CMD_DISPLAY_POWER_CONTROL);
1230 }
1231
1232 tegra_dc_stats_reset(&dc->stats);
1233 drm_crtc_vblank_off(crtc);
Thierry Reding33a8eb82015-08-03 13:20:49 +02001234
1235 pm_runtime_put_sync(dc->dev);
Thierry Reding003fc842015-08-03 13:16:26 +02001236}
1237
Laurent Pinchart0b20a0f2017-06-30 12:36:44 +03001238static void tegra_crtc_atomic_enable(struct drm_crtc *crtc,
1239 struct drm_crtc_state *old_state)
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001240{
Thierry Reding4aa3df72014-11-24 16:27:13 +01001241 struct drm_display_mode *mode = &crtc->state->adjusted_mode;
Thierry Reding76d59ed2014-12-19 15:09:16 +01001242 struct tegra_dc_state *state = to_dc_state(crtc->state);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001243 struct tegra_dc *dc = to_tegra_dc(crtc);
Thierry Redingdbb3f2f2014-03-26 12:32:14 +01001244 u32 value;
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001245
Thierry Reding33a8eb82015-08-03 13:20:49 +02001246 pm_runtime_get_sync(dc->dev);
1247
1248 /* initialize display controller */
1249 if (dc->syncpt) {
1250 u32 syncpt = host1x_syncpt_id(dc->syncpt);
1251
1252 value = SYNCPT_CNTRL_NO_STALL;
1253 tegra_dc_writel(dc, value, DC_CMD_GENERAL_INCR_SYNCPT_CNTRL);
1254
1255 value = SYNCPT_VSYNC_ENABLE | syncpt;
1256 tegra_dc_writel(dc, value, DC_CMD_CONT_SYNCPT_VSYNC);
1257 }
1258
1259 value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT |
1260 WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT;
1261 tegra_dc_writel(dc, value, DC_CMD_INT_TYPE);
1262
1263 value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT |
1264 WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT;
1265 tegra_dc_writel(dc, value, DC_CMD_INT_POLARITY);
1266
1267 /* initialize timer */
1268 value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(0x20) |
1269 WINDOW_B_THRESHOLD(0x20) | WINDOW_C_THRESHOLD(0x20);
1270 tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY);
1271
1272 value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(1) |
1273 WINDOW_B_THRESHOLD(1) | WINDOW_C_THRESHOLD(1);
1274 tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER);
1275
1276 value = VBLANK_INT | WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT |
1277 WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT;
1278 tegra_dc_writel(dc, value, DC_CMD_INT_ENABLE);
1279
1280 value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT |
1281 WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT;
1282 tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
1283
1284 if (dc->soc->supports_border_color)
1285 tegra_dc_writel(dc, 0, DC_DISP_BORDER_COLOR);
1286
1287 /* apply PLL and pixel clock changes */
Thierry Reding76d59ed2014-12-19 15:09:16 +01001288 tegra_dc_commit_state(dc, state);
1289
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001290 /* program display mode */
1291 tegra_dc_set_timings(dc, mode);
1292
Thierry Reding8620fc62013-12-12 11:03:59 +01001293 /* interlacing isn't supported yet, so disable it */
1294 if (dc->soc->supports_interlacing) {
1295 value = tegra_dc_readl(dc, DC_DISP_INTERLACE_CONTROL);
1296 value &= ~INTERLACE_ENABLE;
1297 tegra_dc_writel(dc, value, DC_DISP_INTERLACE_CONTROL);
1298 }
Thierry Reding666cb872014-12-08 16:32:47 +01001299
1300 value = tegra_dc_readl(dc, DC_CMD_DISPLAY_COMMAND);
1301 value &= ~DISP_CTRL_MODE_MASK;
1302 value |= DISP_CTRL_MODE_C_DISPLAY;
1303 tegra_dc_writel(dc, value, DC_CMD_DISPLAY_COMMAND);
1304
1305 value = tegra_dc_readl(dc, DC_CMD_DISPLAY_POWER_CONTROL);
1306 value |= PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE |
1307 PW4_ENABLE | PM0_ENABLE | PM1_ENABLE;
1308 tegra_dc_writel(dc, value, DC_CMD_DISPLAY_POWER_CONTROL);
1309
1310 tegra_dc_commit(dc);
Thierry Reding23fb4742012-11-28 11:38:24 +01001311
Thierry Reding8ff64c12014-10-08 14:48:51 +02001312 drm_crtc_vblank_on(crtc);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001313}
1314
Thierry Reding4aa3df72014-11-24 16:27:13 +01001315static int tegra_crtc_atomic_check(struct drm_crtc *crtc,
1316 struct drm_crtc_state *state)
1317{
1318 return 0;
1319}
1320
Maarten Lankhorst613d2b22015-07-21 13:28:58 +02001321static void tegra_crtc_atomic_begin(struct drm_crtc *crtc,
1322 struct drm_crtc_state *old_crtc_state)
Thierry Reding4aa3df72014-11-24 16:27:13 +01001323{
Thierry Reding1503ca42014-11-24 17:41:23 +01001324 struct tegra_dc *dc = to_tegra_dc(crtc);
1325
1326 if (crtc->state->event) {
1327 crtc->state->event->pipe = drm_crtc_index(crtc);
1328
1329 WARN_ON(drm_crtc_vblank_get(crtc) != 0);
1330
1331 dc->event = crtc->state->event;
1332 crtc->state->event = NULL;
1333 }
Thierry Reding4aa3df72014-11-24 16:27:13 +01001334}
1335
Maarten Lankhorst613d2b22015-07-21 13:28:58 +02001336static void tegra_crtc_atomic_flush(struct drm_crtc *crtc,
1337 struct drm_crtc_state *old_crtc_state)
Thierry Reding4aa3df72014-11-24 16:27:13 +01001338{
Thierry Reding47802b02014-11-26 12:28:39 +01001339 struct tegra_dc_state *state = to_dc_state(crtc->state);
1340 struct tegra_dc *dc = to_tegra_dc(crtc);
1341
1342 tegra_dc_writel(dc, state->planes << 8, DC_CMD_STATE_CONTROL);
1343 tegra_dc_writel(dc, state->planes, DC_CMD_STATE_CONTROL);
Thierry Reding4aa3df72014-11-24 16:27:13 +01001344}
1345
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001346static const struct drm_crtc_helper_funcs tegra_crtc_helper_funcs = {
Thierry Reding4aa3df72014-11-24 16:27:13 +01001347 .atomic_check = tegra_crtc_atomic_check,
1348 .atomic_begin = tegra_crtc_atomic_begin,
1349 .atomic_flush = tegra_crtc_atomic_flush,
Laurent Pinchart0b20a0f2017-06-30 12:36:44 +03001350 .atomic_enable = tegra_crtc_atomic_enable,
Laurent Pinchart64581712017-06-30 12:36:45 +03001351 .atomic_disable = tegra_crtc_atomic_disable,
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001352};
1353
Thierry Reding6e5ff992012-11-28 11:45:47 +01001354static irqreturn_t tegra_dc_irq(int irq, void *data)
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001355{
1356 struct tegra_dc *dc = data;
1357 unsigned long status;
1358
1359 status = tegra_dc_readl(dc, DC_CMD_INT_STATUS);
1360 tegra_dc_writel(dc, status, DC_CMD_INT_STATUS);
1361
1362 if (status & FRAME_END_INT) {
1363 /*
1364 dev_dbg(dc->dev, "%s(): frame end\n", __func__);
1365 */
Thierry Reding791ddb12015-07-28 21:27:05 +02001366 dc->stats.frames++;
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001367 }
1368
1369 if (status & VBLANK_INT) {
1370 /*
1371 dev_dbg(dc->dev, "%s(): vertical blank\n", __func__);
1372 */
Thierry Redinged7dae52014-12-16 16:03:13 +01001373 drm_crtc_handle_vblank(&dc->base);
Thierry Reding3c03c462012-11-28 12:00:18 +01001374 tegra_dc_finish_page_flip(dc);
Thierry Reding791ddb12015-07-28 21:27:05 +02001375 dc->stats.vblank++;
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001376 }
1377
1378 if (status & (WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT)) {
1379 /*
1380 dev_dbg(dc->dev, "%s(): underflow\n", __func__);
1381 */
Thierry Reding791ddb12015-07-28 21:27:05 +02001382 dc->stats.underflow++;
1383 }
1384
1385 if (status & (WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT)) {
1386 /*
1387 dev_dbg(dc->dev, "%s(): overflow\n", __func__);
1388 */
1389 dc->stats.overflow++;
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001390 }
1391
1392 return IRQ_HANDLED;
1393}
1394
1395static int tegra_dc_show_regs(struct seq_file *s, void *data)
1396{
1397 struct drm_info_node *node = s->private;
1398 struct tegra_dc *dc = node->info_ent->data;
Thierry Reding003fc842015-08-03 13:16:26 +02001399 int err = 0;
1400
Daniel Vetter99612b22017-03-22 22:50:46 +01001401 drm_modeset_lock(&dc->base.mutex, NULL);
Thierry Reding003fc842015-08-03 13:16:26 +02001402
1403 if (!dc->base.state->active) {
1404 err = -EBUSY;
1405 goto unlock;
1406 }
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001407
1408#define DUMP_REG(name) \
Thierry Reding03a60562014-10-21 13:48:48 +02001409 seq_printf(s, "%-40s %#05x %08x\n", #name, name, \
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001410 tegra_dc_readl(dc, name))
1411
1412 DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT);
1413 DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT_CNTRL);
1414 DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT_ERROR);
1415 DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT);
1416 DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT_CNTRL);
1417 DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT_ERROR);
1418 DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT);
1419 DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT_CNTRL);
1420 DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT_ERROR);
1421 DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT);
1422 DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT_CNTRL);
1423 DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT_ERROR);
1424 DUMP_REG(DC_CMD_CONT_SYNCPT_VSYNC);
1425 DUMP_REG(DC_CMD_DISPLAY_COMMAND_OPTION0);
1426 DUMP_REG(DC_CMD_DISPLAY_COMMAND);
1427 DUMP_REG(DC_CMD_SIGNAL_RAISE);
1428 DUMP_REG(DC_CMD_DISPLAY_POWER_CONTROL);
1429 DUMP_REG(DC_CMD_INT_STATUS);
1430 DUMP_REG(DC_CMD_INT_MASK);
1431 DUMP_REG(DC_CMD_INT_ENABLE);
1432 DUMP_REG(DC_CMD_INT_TYPE);
1433 DUMP_REG(DC_CMD_INT_POLARITY);
1434 DUMP_REG(DC_CMD_SIGNAL_RAISE1);
1435 DUMP_REG(DC_CMD_SIGNAL_RAISE2);
1436 DUMP_REG(DC_CMD_SIGNAL_RAISE3);
1437 DUMP_REG(DC_CMD_STATE_ACCESS);
1438 DUMP_REG(DC_CMD_STATE_CONTROL);
1439 DUMP_REG(DC_CMD_DISPLAY_WINDOW_HEADER);
1440 DUMP_REG(DC_CMD_REG_ACT_CONTROL);
1441 DUMP_REG(DC_COM_CRC_CONTROL);
1442 DUMP_REG(DC_COM_CRC_CHECKSUM);
1443 DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(0));
1444 DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(1));
1445 DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(2));
1446 DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(3));
1447 DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(0));
1448 DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(1));
1449 DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(2));
1450 DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(3));
1451 DUMP_REG(DC_COM_PIN_OUTPUT_DATA(0));
1452 DUMP_REG(DC_COM_PIN_OUTPUT_DATA(1));
1453 DUMP_REG(DC_COM_PIN_OUTPUT_DATA(2));
1454 DUMP_REG(DC_COM_PIN_OUTPUT_DATA(3));
1455 DUMP_REG(DC_COM_PIN_INPUT_ENABLE(0));
1456 DUMP_REG(DC_COM_PIN_INPUT_ENABLE(1));
1457 DUMP_REG(DC_COM_PIN_INPUT_ENABLE(2));
1458 DUMP_REG(DC_COM_PIN_INPUT_ENABLE(3));
1459 DUMP_REG(DC_COM_PIN_INPUT_DATA(0));
1460 DUMP_REG(DC_COM_PIN_INPUT_DATA(1));
1461 DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(0));
1462 DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(1));
1463 DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(2));
1464 DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(3));
1465 DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(4));
1466 DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(5));
1467 DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(6));
1468 DUMP_REG(DC_COM_PIN_MISC_CONTROL);
1469 DUMP_REG(DC_COM_PIN_PM0_CONTROL);
1470 DUMP_REG(DC_COM_PIN_PM0_DUTY_CYCLE);
1471 DUMP_REG(DC_COM_PIN_PM1_CONTROL);
1472 DUMP_REG(DC_COM_PIN_PM1_DUTY_CYCLE);
1473 DUMP_REG(DC_COM_SPI_CONTROL);
1474 DUMP_REG(DC_COM_SPI_START_BYTE);
1475 DUMP_REG(DC_COM_HSPI_WRITE_DATA_AB);
1476 DUMP_REG(DC_COM_HSPI_WRITE_DATA_CD);
1477 DUMP_REG(DC_COM_HSPI_CS_DC);
1478 DUMP_REG(DC_COM_SCRATCH_REGISTER_A);
1479 DUMP_REG(DC_COM_SCRATCH_REGISTER_B);
1480 DUMP_REG(DC_COM_GPIO_CTRL);
1481 DUMP_REG(DC_COM_GPIO_DEBOUNCE_COUNTER);
1482 DUMP_REG(DC_COM_CRC_CHECKSUM_LATCHED);
1483 DUMP_REG(DC_DISP_DISP_SIGNAL_OPTIONS0);
1484 DUMP_REG(DC_DISP_DISP_SIGNAL_OPTIONS1);
1485 DUMP_REG(DC_DISP_DISP_WIN_OPTIONS);
1486 DUMP_REG(DC_DISP_DISP_MEM_HIGH_PRIORITY);
1487 DUMP_REG(DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER);
1488 DUMP_REG(DC_DISP_DISP_TIMING_OPTIONS);
1489 DUMP_REG(DC_DISP_REF_TO_SYNC);
1490 DUMP_REG(DC_DISP_SYNC_WIDTH);
1491 DUMP_REG(DC_DISP_BACK_PORCH);
1492 DUMP_REG(DC_DISP_ACTIVE);
1493 DUMP_REG(DC_DISP_FRONT_PORCH);
1494 DUMP_REG(DC_DISP_H_PULSE0_CONTROL);
1495 DUMP_REG(DC_DISP_H_PULSE0_POSITION_A);
1496 DUMP_REG(DC_DISP_H_PULSE0_POSITION_B);
1497 DUMP_REG(DC_DISP_H_PULSE0_POSITION_C);
1498 DUMP_REG(DC_DISP_H_PULSE0_POSITION_D);
1499 DUMP_REG(DC_DISP_H_PULSE1_CONTROL);
1500 DUMP_REG(DC_DISP_H_PULSE1_POSITION_A);
1501 DUMP_REG(DC_DISP_H_PULSE1_POSITION_B);
1502 DUMP_REG(DC_DISP_H_PULSE1_POSITION_C);
1503 DUMP_REG(DC_DISP_H_PULSE1_POSITION_D);
1504 DUMP_REG(DC_DISP_H_PULSE2_CONTROL);
1505 DUMP_REG(DC_DISP_H_PULSE2_POSITION_A);
1506 DUMP_REG(DC_DISP_H_PULSE2_POSITION_B);
1507 DUMP_REG(DC_DISP_H_PULSE2_POSITION_C);
1508 DUMP_REG(DC_DISP_H_PULSE2_POSITION_D);
1509 DUMP_REG(DC_DISP_V_PULSE0_CONTROL);
1510 DUMP_REG(DC_DISP_V_PULSE0_POSITION_A);
1511 DUMP_REG(DC_DISP_V_PULSE0_POSITION_B);
1512 DUMP_REG(DC_DISP_V_PULSE0_POSITION_C);
1513 DUMP_REG(DC_DISP_V_PULSE1_CONTROL);
1514 DUMP_REG(DC_DISP_V_PULSE1_POSITION_A);
1515 DUMP_REG(DC_DISP_V_PULSE1_POSITION_B);
1516 DUMP_REG(DC_DISP_V_PULSE1_POSITION_C);
1517 DUMP_REG(DC_DISP_V_PULSE2_CONTROL);
1518 DUMP_REG(DC_DISP_V_PULSE2_POSITION_A);
1519 DUMP_REG(DC_DISP_V_PULSE3_CONTROL);
1520 DUMP_REG(DC_DISP_V_PULSE3_POSITION_A);
1521 DUMP_REG(DC_DISP_M0_CONTROL);
1522 DUMP_REG(DC_DISP_M1_CONTROL);
1523 DUMP_REG(DC_DISP_DI_CONTROL);
1524 DUMP_REG(DC_DISP_PP_CONTROL);
1525 DUMP_REG(DC_DISP_PP_SELECT_A);
1526 DUMP_REG(DC_DISP_PP_SELECT_B);
1527 DUMP_REG(DC_DISP_PP_SELECT_C);
1528 DUMP_REG(DC_DISP_PP_SELECT_D);
1529 DUMP_REG(DC_DISP_DISP_CLOCK_CONTROL);
1530 DUMP_REG(DC_DISP_DISP_INTERFACE_CONTROL);
1531 DUMP_REG(DC_DISP_DISP_COLOR_CONTROL);
1532 DUMP_REG(DC_DISP_SHIFT_CLOCK_OPTIONS);
1533 DUMP_REG(DC_DISP_DATA_ENABLE_OPTIONS);
1534 DUMP_REG(DC_DISP_SERIAL_INTERFACE_OPTIONS);
1535 DUMP_REG(DC_DISP_LCD_SPI_OPTIONS);
1536 DUMP_REG(DC_DISP_BORDER_COLOR);
1537 DUMP_REG(DC_DISP_COLOR_KEY0_LOWER);
1538 DUMP_REG(DC_DISP_COLOR_KEY0_UPPER);
1539 DUMP_REG(DC_DISP_COLOR_KEY1_LOWER);
1540 DUMP_REG(DC_DISP_COLOR_KEY1_UPPER);
1541 DUMP_REG(DC_DISP_CURSOR_FOREGROUND);
1542 DUMP_REG(DC_DISP_CURSOR_BACKGROUND);
1543 DUMP_REG(DC_DISP_CURSOR_START_ADDR);
1544 DUMP_REG(DC_DISP_CURSOR_START_ADDR_NS);
1545 DUMP_REG(DC_DISP_CURSOR_POSITION);
1546 DUMP_REG(DC_DISP_CURSOR_POSITION_NS);
1547 DUMP_REG(DC_DISP_INIT_SEQ_CONTROL);
1548 DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_A);
1549 DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_B);
1550 DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_C);
1551 DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_D);
1552 DUMP_REG(DC_DISP_DC_MCCIF_FIFOCTRL);
1553 DUMP_REG(DC_DISP_MCCIF_DISPLAY0A_HYST);
1554 DUMP_REG(DC_DISP_MCCIF_DISPLAY0B_HYST);
1555 DUMP_REG(DC_DISP_MCCIF_DISPLAY1A_HYST);
1556 DUMP_REG(DC_DISP_MCCIF_DISPLAY1B_HYST);
1557 DUMP_REG(DC_DISP_DAC_CRT_CTRL);
1558 DUMP_REG(DC_DISP_DISP_MISC_CONTROL);
1559 DUMP_REG(DC_DISP_SD_CONTROL);
1560 DUMP_REG(DC_DISP_SD_CSC_COEFF);
1561 DUMP_REG(DC_DISP_SD_LUT(0));
1562 DUMP_REG(DC_DISP_SD_LUT(1));
1563 DUMP_REG(DC_DISP_SD_LUT(2));
1564 DUMP_REG(DC_DISP_SD_LUT(3));
1565 DUMP_REG(DC_DISP_SD_LUT(4));
1566 DUMP_REG(DC_DISP_SD_LUT(5));
1567 DUMP_REG(DC_DISP_SD_LUT(6));
1568 DUMP_REG(DC_DISP_SD_LUT(7));
1569 DUMP_REG(DC_DISP_SD_LUT(8));
1570 DUMP_REG(DC_DISP_SD_FLICKER_CONTROL);
1571 DUMP_REG(DC_DISP_DC_PIXEL_COUNT);
1572 DUMP_REG(DC_DISP_SD_HISTOGRAM(0));
1573 DUMP_REG(DC_DISP_SD_HISTOGRAM(1));
1574 DUMP_REG(DC_DISP_SD_HISTOGRAM(2));
1575 DUMP_REG(DC_DISP_SD_HISTOGRAM(3));
1576 DUMP_REG(DC_DISP_SD_HISTOGRAM(4));
1577 DUMP_REG(DC_DISP_SD_HISTOGRAM(5));
1578 DUMP_REG(DC_DISP_SD_HISTOGRAM(6));
1579 DUMP_REG(DC_DISP_SD_HISTOGRAM(7));
1580 DUMP_REG(DC_DISP_SD_BL_TF(0));
1581 DUMP_REG(DC_DISP_SD_BL_TF(1));
1582 DUMP_REG(DC_DISP_SD_BL_TF(2));
1583 DUMP_REG(DC_DISP_SD_BL_TF(3));
1584 DUMP_REG(DC_DISP_SD_BL_CONTROL);
1585 DUMP_REG(DC_DISP_SD_HW_K_VALUES);
1586 DUMP_REG(DC_DISP_SD_MAN_K_VALUES);
Thierry Redinge6876512013-12-20 13:58:33 +01001587 DUMP_REG(DC_DISP_CURSOR_START_ADDR_HI);
1588 DUMP_REG(DC_DISP_BLEND_CURSOR_CONTROL);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001589 DUMP_REG(DC_WIN_WIN_OPTIONS);
1590 DUMP_REG(DC_WIN_BYTE_SWAP);
1591 DUMP_REG(DC_WIN_BUFFER_CONTROL);
1592 DUMP_REG(DC_WIN_COLOR_DEPTH);
1593 DUMP_REG(DC_WIN_POSITION);
1594 DUMP_REG(DC_WIN_SIZE);
1595 DUMP_REG(DC_WIN_PRESCALED_SIZE);
1596 DUMP_REG(DC_WIN_H_INITIAL_DDA);
1597 DUMP_REG(DC_WIN_V_INITIAL_DDA);
1598 DUMP_REG(DC_WIN_DDA_INC);
1599 DUMP_REG(DC_WIN_LINE_STRIDE);
1600 DUMP_REG(DC_WIN_BUF_STRIDE);
1601 DUMP_REG(DC_WIN_UV_BUF_STRIDE);
1602 DUMP_REG(DC_WIN_BUFFER_ADDR_MODE);
1603 DUMP_REG(DC_WIN_DV_CONTROL);
1604 DUMP_REG(DC_WIN_BLEND_NOKEY);
1605 DUMP_REG(DC_WIN_BLEND_1WIN);
1606 DUMP_REG(DC_WIN_BLEND_2WIN_X);
1607 DUMP_REG(DC_WIN_BLEND_2WIN_Y);
Thierry Redingf34bc782012-11-04 21:47:13 +01001608 DUMP_REG(DC_WIN_BLEND_3WIN_XY);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001609 DUMP_REG(DC_WIN_HP_FETCH_CONTROL);
1610 DUMP_REG(DC_WINBUF_START_ADDR);
1611 DUMP_REG(DC_WINBUF_START_ADDR_NS);
1612 DUMP_REG(DC_WINBUF_START_ADDR_U);
1613 DUMP_REG(DC_WINBUF_START_ADDR_U_NS);
1614 DUMP_REG(DC_WINBUF_START_ADDR_V);
1615 DUMP_REG(DC_WINBUF_START_ADDR_V_NS);
1616 DUMP_REG(DC_WINBUF_ADDR_H_OFFSET);
1617 DUMP_REG(DC_WINBUF_ADDR_H_OFFSET_NS);
1618 DUMP_REG(DC_WINBUF_ADDR_V_OFFSET);
1619 DUMP_REG(DC_WINBUF_ADDR_V_OFFSET_NS);
1620 DUMP_REG(DC_WINBUF_UFLOW_STATUS);
1621 DUMP_REG(DC_WINBUF_AD_UFLOW_STATUS);
1622 DUMP_REG(DC_WINBUF_BD_UFLOW_STATUS);
1623 DUMP_REG(DC_WINBUF_CD_UFLOW_STATUS);
1624
1625#undef DUMP_REG
1626
Thierry Reding003fc842015-08-03 13:16:26 +02001627unlock:
Daniel Vetter99612b22017-03-22 22:50:46 +01001628 drm_modeset_unlock(&dc->base.mutex);
Thierry Reding003fc842015-08-03 13:16:26 +02001629 return err;
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001630}
1631
Thierry Reding6ca1f622015-04-01 14:59:40 +02001632static int tegra_dc_show_crc(struct seq_file *s, void *data)
1633{
1634 struct drm_info_node *node = s->private;
1635 struct tegra_dc *dc = node->info_ent->data;
Thierry Reding003fc842015-08-03 13:16:26 +02001636 int err = 0;
Thierry Reding6ca1f622015-04-01 14:59:40 +02001637 u32 value;
1638
Daniel Vetter99612b22017-03-22 22:50:46 +01001639 drm_modeset_lock(&dc->base.mutex, NULL);
Thierry Reding003fc842015-08-03 13:16:26 +02001640
1641 if (!dc->base.state->active) {
1642 err = -EBUSY;
1643 goto unlock;
1644 }
1645
Thierry Reding6ca1f622015-04-01 14:59:40 +02001646 value = DC_COM_CRC_CONTROL_ACTIVE_DATA | DC_COM_CRC_CONTROL_ENABLE;
1647 tegra_dc_writel(dc, value, DC_COM_CRC_CONTROL);
1648 tegra_dc_commit(dc);
1649
1650 drm_crtc_wait_one_vblank(&dc->base);
1651 drm_crtc_wait_one_vblank(&dc->base);
1652
1653 value = tegra_dc_readl(dc, DC_COM_CRC_CHECKSUM);
1654 seq_printf(s, "%08x\n", value);
1655
1656 tegra_dc_writel(dc, 0, DC_COM_CRC_CONTROL);
1657
Thierry Reding003fc842015-08-03 13:16:26 +02001658unlock:
Daniel Vetter99612b22017-03-22 22:50:46 +01001659 drm_modeset_unlock(&dc->base.mutex);
Thierry Reding003fc842015-08-03 13:16:26 +02001660 return err;
Thierry Reding6ca1f622015-04-01 14:59:40 +02001661}
1662
Thierry Reding791ddb12015-07-28 21:27:05 +02001663static int tegra_dc_show_stats(struct seq_file *s, void *data)
1664{
1665 struct drm_info_node *node = s->private;
1666 struct tegra_dc *dc = node->info_ent->data;
1667
1668 seq_printf(s, "frames: %lu\n", dc->stats.frames);
1669 seq_printf(s, "vblank: %lu\n", dc->stats.vblank);
1670 seq_printf(s, "underflow: %lu\n", dc->stats.underflow);
1671 seq_printf(s, "overflow: %lu\n", dc->stats.overflow);
1672
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001673 return 0;
1674}
1675
1676static struct drm_info_list debugfs_files[] = {
1677 { "regs", tegra_dc_show_regs, 0, NULL },
Thierry Reding6ca1f622015-04-01 14:59:40 +02001678 { "crc", tegra_dc_show_crc, 0, NULL },
Thierry Reding791ddb12015-07-28 21:27:05 +02001679 { "stats", tegra_dc_show_stats, 0, NULL },
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001680};
1681
1682static int tegra_dc_debugfs_init(struct tegra_dc *dc, struct drm_minor *minor)
1683{
1684 unsigned int i;
1685 char *name;
1686 int err;
1687
1688 name = kasprintf(GFP_KERNEL, "dc.%d", dc->pipe);
1689 dc->debugfs = debugfs_create_dir(name, minor->debugfs_root);
1690 kfree(name);
1691
1692 if (!dc->debugfs)
1693 return -ENOMEM;
1694
1695 dc->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
1696 GFP_KERNEL);
1697 if (!dc->debugfs_files) {
1698 err = -ENOMEM;
1699 goto remove;
1700 }
1701
1702 for (i = 0; i < ARRAY_SIZE(debugfs_files); i++)
1703 dc->debugfs_files[i].data = dc;
1704
1705 err = drm_debugfs_create_files(dc->debugfs_files,
1706 ARRAY_SIZE(debugfs_files),
1707 dc->debugfs, minor);
1708 if (err < 0)
1709 goto free;
1710
1711 dc->minor = minor;
1712
1713 return 0;
1714
1715free:
1716 kfree(dc->debugfs_files);
1717 dc->debugfs_files = NULL;
1718remove:
1719 debugfs_remove(dc->debugfs);
1720 dc->debugfs = NULL;
1721
1722 return err;
1723}
1724
1725static int tegra_dc_debugfs_exit(struct tegra_dc *dc)
1726{
1727 drm_debugfs_remove_files(dc->debugfs_files, ARRAY_SIZE(debugfs_files),
1728 dc->minor);
1729 dc->minor = NULL;
1730
1731 kfree(dc->debugfs_files);
1732 dc->debugfs_files = NULL;
1733
1734 debugfs_remove(dc->debugfs);
1735 dc->debugfs = NULL;
1736
1737 return 0;
1738}
1739
Thierry Reding53fa7f72013-09-24 15:35:40 +02001740static int tegra_dc_init(struct host1x_client *client)
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001741{
Thierry Reding9910f5c2014-05-22 09:57:15 +02001742 struct drm_device *drm = dev_get_drvdata(client->parent);
Thierry Reding2bcdcbf2015-08-24 14:47:10 +02001743 unsigned long flags = HOST1X_SYNCPT_CLIENT_MANAGED;
Thierry Reding776dc382013-10-14 14:43:22 +02001744 struct tegra_dc *dc = host1x_client_to_dc(client);
Thierry Redingd1f3e1e2014-07-11 08:29:14 +02001745 struct tegra_drm *tegra = drm->dev_private;
Thierry Redingc7679302014-10-21 13:51:53 +02001746 struct drm_plane *primary = NULL;
1747 struct drm_plane *cursor = NULL;
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001748 int err;
1749
Thierry Reding617dd7c2017-08-30 12:48:31 +02001750 dc->syncpt = host1x_syncpt_request(client, flags);
Thierry Reding2bcdcbf2015-08-24 14:47:10 +02001751 if (!dc->syncpt)
1752 dev_warn(dc->dev, "failed to allocate syncpoint\n");
1753
Thierry Redingdf06b752014-06-26 21:41:53 +02001754 if (tegra->domain) {
1755 err = iommu_attach_device(tegra->domain, dc->dev);
1756 if (err < 0) {
1757 dev_err(dc->dev, "failed to attach to domain: %d\n",
1758 err);
1759 return err;
1760 }
1761
1762 dc->domain = tegra->domain;
1763 }
1764
Thierry Redingc7679302014-10-21 13:51:53 +02001765 primary = tegra_dc_primary_plane_create(drm, dc);
1766 if (IS_ERR(primary)) {
1767 err = PTR_ERR(primary);
1768 goto cleanup;
1769 }
1770
1771 if (dc->soc->supports_cursor) {
1772 cursor = tegra_dc_cursor_plane_create(drm, dc);
1773 if (IS_ERR(cursor)) {
1774 err = PTR_ERR(cursor);
1775 goto cleanup;
1776 }
1777 }
1778
1779 err = drm_crtc_init_with_planes(drm, &dc->base, primary, cursor,
Ville Syrjäläf9882872015-12-09 16:19:31 +02001780 &tegra_crtc_funcs, NULL);
Thierry Redingc7679302014-10-21 13:51:53 +02001781 if (err < 0)
1782 goto cleanup;
1783
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001784 drm_crtc_helper_add(&dc->base, &tegra_crtc_helper_funcs);
1785
Thierry Redingd1f3e1e2014-07-11 08:29:14 +02001786 /*
1787 * Keep track of the minimum pitch alignment across all display
1788 * controllers.
1789 */
1790 if (dc->soc->pitch_align > tegra->pitch_align)
1791 tegra->pitch_align = dc->soc->pitch_align;
1792
Thierry Reding9910f5c2014-05-22 09:57:15 +02001793 err = tegra_dc_rgb_init(drm, dc);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001794 if (err < 0 && err != -ENODEV) {
1795 dev_err(dc->dev, "failed to initialize RGB output: %d\n", err);
Thierry Redingc7679302014-10-21 13:51:53 +02001796 goto cleanup;
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001797 }
1798
Thierry Reding9910f5c2014-05-22 09:57:15 +02001799 err = tegra_dc_add_planes(drm, dc);
Thierry Redingf34bc782012-11-04 21:47:13 +01001800 if (err < 0)
Thierry Redingc7679302014-10-21 13:51:53 +02001801 goto cleanup;
Thierry Redingf34bc782012-11-04 21:47:13 +01001802
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001803 if (IS_ENABLED(CONFIG_DEBUG_FS)) {
Thierry Reding9910f5c2014-05-22 09:57:15 +02001804 err = tegra_dc_debugfs_init(dc, drm->primary);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001805 if (err < 0)
1806 dev_err(dc->dev, "debugfs setup failed: %d\n", err);
1807 }
1808
Thierry Reding6e5ff992012-11-28 11:45:47 +01001809 err = devm_request_irq(dc->dev, dc->irq, tegra_dc_irq, 0,
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001810 dev_name(dc->dev), dc);
1811 if (err < 0) {
1812 dev_err(dc->dev, "failed to request IRQ#%u: %d\n", dc->irq,
1813 err);
Thierry Redingc7679302014-10-21 13:51:53 +02001814 goto cleanup;
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001815 }
1816
1817 return 0;
Thierry Redingc7679302014-10-21 13:51:53 +02001818
1819cleanup:
1820 if (cursor)
1821 drm_plane_cleanup(cursor);
1822
1823 if (primary)
1824 drm_plane_cleanup(primary);
1825
1826 if (tegra->domain) {
1827 iommu_detach_device(tegra->domain, dc->dev);
1828 dc->domain = NULL;
1829 }
1830
1831 return err;
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001832}
1833
Thierry Reding53fa7f72013-09-24 15:35:40 +02001834static int tegra_dc_exit(struct host1x_client *client)
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001835{
Thierry Reding776dc382013-10-14 14:43:22 +02001836 struct tegra_dc *dc = host1x_client_to_dc(client);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001837 int err;
1838
1839 devm_free_irq(dc->dev, dc->irq, dc);
1840
1841 if (IS_ENABLED(CONFIG_DEBUG_FS)) {
1842 err = tegra_dc_debugfs_exit(dc);
1843 if (err < 0)
1844 dev_err(dc->dev, "debugfs cleanup failed: %d\n", err);
1845 }
1846
1847 err = tegra_dc_rgb_exit(dc);
1848 if (err) {
1849 dev_err(dc->dev, "failed to shutdown RGB output: %d\n", err);
1850 return err;
1851 }
1852
Thierry Redingdf06b752014-06-26 21:41:53 +02001853 if (dc->domain) {
1854 iommu_detach_device(dc->domain, dc->dev);
1855 dc->domain = NULL;
1856 }
1857
Thierry Reding2bcdcbf2015-08-24 14:47:10 +02001858 host1x_syncpt_free(dc->syncpt);
1859
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001860 return 0;
1861}
1862
1863static const struct host1x_client_ops dc_client_ops = {
Thierry Reding53fa7f72013-09-24 15:35:40 +02001864 .init = tegra_dc_init,
1865 .exit = tegra_dc_exit,
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001866};
1867
Thierry Reding8620fc62013-12-12 11:03:59 +01001868static const struct tegra_dc_soc_info tegra20_dc_soc_info = {
Thierry Reding42d06592014-12-08 15:45:39 +01001869 .supports_border_color = true,
Thierry Reding8620fc62013-12-12 11:03:59 +01001870 .supports_interlacing = false,
Thierry Redinge6876512013-12-20 13:58:33 +01001871 .supports_cursor = false,
Thierry Redingc134f012014-06-03 14:48:12 +02001872 .supports_block_linear = false,
Thierry Redingd1f3e1e2014-07-11 08:29:14 +02001873 .pitch_align = 8,
Thierry Reding9c012702014-07-07 15:32:53 +02001874 .has_powergate = false,
Dmitry Osipenko6ac15712017-06-15 02:18:29 +03001875 .broken_reset = true,
Thierry Reding8620fc62013-12-12 11:03:59 +01001876};
1877
1878static const struct tegra_dc_soc_info tegra30_dc_soc_info = {
Thierry Reding42d06592014-12-08 15:45:39 +01001879 .supports_border_color = true,
Thierry Reding8620fc62013-12-12 11:03:59 +01001880 .supports_interlacing = false,
Thierry Redinge6876512013-12-20 13:58:33 +01001881 .supports_cursor = false,
Thierry Redingc134f012014-06-03 14:48:12 +02001882 .supports_block_linear = false,
Thierry Redingd1f3e1e2014-07-11 08:29:14 +02001883 .pitch_align = 8,
Thierry Reding9c012702014-07-07 15:32:53 +02001884 .has_powergate = false,
Dmitry Osipenko6ac15712017-06-15 02:18:29 +03001885 .broken_reset = false,
Thierry Redingd1f3e1e2014-07-11 08:29:14 +02001886};
1887
1888static const struct tegra_dc_soc_info tegra114_dc_soc_info = {
Thierry Reding42d06592014-12-08 15:45:39 +01001889 .supports_border_color = true,
Thierry Redingd1f3e1e2014-07-11 08:29:14 +02001890 .supports_interlacing = false,
1891 .supports_cursor = false,
1892 .supports_block_linear = false,
1893 .pitch_align = 64,
Thierry Reding9c012702014-07-07 15:32:53 +02001894 .has_powergate = true,
Dmitry Osipenko6ac15712017-06-15 02:18:29 +03001895 .broken_reset = false,
Thierry Reding8620fc62013-12-12 11:03:59 +01001896};
1897
1898static const struct tegra_dc_soc_info tegra124_dc_soc_info = {
Thierry Reding42d06592014-12-08 15:45:39 +01001899 .supports_border_color = false,
Thierry Reding8620fc62013-12-12 11:03:59 +01001900 .supports_interlacing = true,
Thierry Redinge6876512013-12-20 13:58:33 +01001901 .supports_cursor = true,
Thierry Redingc134f012014-06-03 14:48:12 +02001902 .supports_block_linear = true,
Thierry Redingd1f3e1e2014-07-11 08:29:14 +02001903 .pitch_align = 64,
Thierry Reding9c012702014-07-07 15:32:53 +02001904 .has_powergate = true,
Dmitry Osipenko6ac15712017-06-15 02:18:29 +03001905 .broken_reset = false,
Thierry Reding8620fc62013-12-12 11:03:59 +01001906};
1907
Thierry Reding5b4f5162015-03-27 10:31:58 +01001908static const struct tegra_dc_soc_info tegra210_dc_soc_info = {
1909 .supports_border_color = false,
1910 .supports_interlacing = true,
1911 .supports_cursor = true,
1912 .supports_block_linear = true,
1913 .pitch_align = 64,
1914 .has_powergate = true,
Dmitry Osipenko6ac15712017-06-15 02:18:29 +03001915 .broken_reset = false,
Thierry Reding5b4f5162015-03-27 10:31:58 +01001916};
1917
Thierry Reding8620fc62013-12-12 11:03:59 +01001918static const struct of_device_id tegra_dc_of_match[] = {
1919 {
Thierry Reding5b4f5162015-03-27 10:31:58 +01001920 .compatible = "nvidia,tegra210-dc",
1921 .data = &tegra210_dc_soc_info,
1922 }, {
Thierry Reding8620fc62013-12-12 11:03:59 +01001923 .compatible = "nvidia,tegra124-dc",
1924 .data = &tegra124_dc_soc_info,
1925 }, {
Thierry Reding9c012702014-07-07 15:32:53 +02001926 .compatible = "nvidia,tegra114-dc",
1927 .data = &tegra114_dc_soc_info,
1928 }, {
Thierry Reding8620fc62013-12-12 11:03:59 +01001929 .compatible = "nvidia,tegra30-dc",
1930 .data = &tegra30_dc_soc_info,
1931 }, {
1932 .compatible = "nvidia,tegra20-dc",
1933 .data = &tegra20_dc_soc_info,
1934 }, {
1935 /* sentinel */
1936 }
1937};
Stephen Warrenef707282014-06-18 16:21:55 -06001938MODULE_DEVICE_TABLE(of, tegra_dc_of_match);
Thierry Reding8620fc62013-12-12 11:03:59 +01001939
Thierry Reding13411dd2014-01-09 17:08:36 +01001940static int tegra_dc_parse_dt(struct tegra_dc *dc)
1941{
1942 struct device_node *np;
1943 u32 value = 0;
1944 int err;
1945
1946 err = of_property_read_u32(dc->dev->of_node, "nvidia,head", &value);
1947 if (err < 0) {
1948 dev_err(dc->dev, "missing \"nvidia,head\" property\n");
1949
1950 /*
1951 * If the nvidia,head property isn't present, try to find the
1952 * correct head number by looking up the position of this
1953 * display controller's node within the device tree. Assuming
1954 * that the nodes are ordered properly in the DTS file and
1955 * that the translation into a flattened device tree blob
1956 * preserves that ordering this will actually yield the right
1957 * head number.
1958 *
1959 * If those assumptions don't hold, this will still work for
1960 * cases where only a single display controller is used.
1961 */
1962 for_each_matching_node(np, tegra_dc_of_match) {
Julia Lawallcf6b1742015-10-24 16:42:31 +02001963 if (np == dc->dev->of_node) {
1964 of_node_put(np);
Thierry Reding13411dd2014-01-09 17:08:36 +01001965 break;
Julia Lawallcf6b1742015-10-24 16:42:31 +02001966 }
Thierry Reding13411dd2014-01-09 17:08:36 +01001967
1968 value++;
1969 }
1970 }
1971
1972 dc->pipe = value;
1973
1974 return 0;
1975}
1976
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001977static int tegra_dc_probe(struct platform_device *pdev)
1978{
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001979 struct resource *regs;
1980 struct tegra_dc *dc;
1981 int err;
1982
1983 dc = devm_kzalloc(&pdev->dev, sizeof(*dc), GFP_KERNEL);
1984 if (!dc)
1985 return -ENOMEM;
1986
Thierry Redingb9ff7ae2017-08-21 16:35:17 +02001987 dc->soc = of_device_get_match_data(&pdev->dev);
Thierry Reding8620fc62013-12-12 11:03:59 +01001988
Thierry Reding6e5ff992012-11-28 11:45:47 +01001989 spin_lock_init(&dc->lock);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001990 INIT_LIST_HEAD(&dc->list);
1991 dc->dev = &pdev->dev;
1992
Thierry Reding13411dd2014-01-09 17:08:36 +01001993 err = tegra_dc_parse_dt(dc);
1994 if (err < 0)
1995 return err;
1996
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001997 dc->clk = devm_clk_get(&pdev->dev, NULL);
1998 if (IS_ERR(dc->clk)) {
1999 dev_err(&pdev->dev, "failed to get clock\n");
2000 return PTR_ERR(dc->clk);
2001 }
2002
Stephen Warrenca480802013-11-06 16:20:54 -07002003 dc->rst = devm_reset_control_get(&pdev->dev, "dc");
2004 if (IS_ERR(dc->rst)) {
2005 dev_err(&pdev->dev, "failed to get reset\n");
2006 return PTR_ERR(dc->rst);
2007 }
2008
Dmitry Osipenko6ac15712017-06-15 02:18:29 +03002009 if (!dc->soc->broken_reset)
2010 reset_control_assert(dc->rst);
Thierry Reding33a8eb82015-08-03 13:20:49 +02002011
Thierry Reding9c012702014-07-07 15:32:53 +02002012 if (dc->soc->has_powergate) {
2013 if (dc->pipe == 0)
2014 dc->powergate = TEGRA_POWERGATE_DIS;
2015 else
2016 dc->powergate = TEGRA_POWERGATE_DISB;
2017
Thierry Reding33a8eb82015-08-03 13:20:49 +02002018 tegra_powergate_power_off(dc->powergate);
Thierry Reding9c012702014-07-07 15:32:53 +02002019 }
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00002020
2021 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Redingd4ed6022013-01-21 11:09:02 +01002022 dc->regs = devm_ioremap_resource(&pdev->dev, regs);
2023 if (IS_ERR(dc->regs))
2024 return PTR_ERR(dc->regs);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00002025
2026 dc->irq = platform_get_irq(pdev, 0);
2027 if (dc->irq < 0) {
2028 dev_err(&pdev->dev, "failed to get IRQ\n");
2029 return -ENXIO;
2030 }
2031
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00002032 err = tegra_dc_rgb_probe(dc);
2033 if (err < 0 && err != -ENODEV) {
2034 dev_err(&pdev->dev, "failed to probe RGB output: %d\n", err);
2035 return err;
2036 }
2037
Thierry Reding33a8eb82015-08-03 13:20:49 +02002038 platform_set_drvdata(pdev, dc);
2039 pm_runtime_enable(&pdev->dev);
2040
2041 INIT_LIST_HEAD(&dc->client.list);
2042 dc->client.ops = &dc_client_ops;
2043 dc->client.dev = &pdev->dev;
2044
Thierry Reding776dc382013-10-14 14:43:22 +02002045 err = host1x_client_register(&dc->client);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00002046 if (err < 0) {
2047 dev_err(&pdev->dev, "failed to register host1x client: %d\n",
2048 err);
2049 return err;
2050 }
2051
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00002052 return 0;
2053}
2054
2055static int tegra_dc_remove(struct platform_device *pdev)
2056{
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00002057 struct tegra_dc *dc = platform_get_drvdata(pdev);
2058 int err;
2059
Thierry Reding776dc382013-10-14 14:43:22 +02002060 err = host1x_client_unregister(&dc->client);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00002061 if (err < 0) {
2062 dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
2063 err);
2064 return err;
2065 }
2066
Thierry Reding59d29c02013-10-14 14:26:42 +02002067 err = tegra_dc_rgb_remove(dc);
2068 if (err < 0) {
2069 dev_err(&pdev->dev, "failed to remove RGB output: %d\n", err);
2070 return err;
2071 }
2072
Thierry Reding33a8eb82015-08-03 13:20:49 +02002073 pm_runtime_disable(&pdev->dev);
2074
2075 return 0;
2076}
2077
2078#ifdef CONFIG_PM
2079static int tegra_dc_suspend(struct device *dev)
2080{
2081 struct tegra_dc *dc = dev_get_drvdata(dev);
2082 int err;
2083
Dmitry Osipenko6ac15712017-06-15 02:18:29 +03002084 if (!dc->soc->broken_reset) {
2085 err = reset_control_assert(dc->rst);
2086 if (err < 0) {
2087 dev_err(dev, "failed to assert reset: %d\n", err);
2088 return err;
2089 }
Thierry Reding33a8eb82015-08-03 13:20:49 +02002090 }
Thierry Reding9c012702014-07-07 15:32:53 +02002091
2092 if (dc->soc->has_powergate)
2093 tegra_powergate_power_off(dc->powergate);
2094
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00002095 clk_disable_unprepare(dc->clk);
2096
2097 return 0;
2098}
2099
Thierry Reding33a8eb82015-08-03 13:20:49 +02002100static int tegra_dc_resume(struct device *dev)
2101{
2102 struct tegra_dc *dc = dev_get_drvdata(dev);
2103 int err;
2104
2105 if (dc->soc->has_powergate) {
2106 err = tegra_powergate_sequence_power_up(dc->powergate, dc->clk,
2107 dc->rst);
2108 if (err < 0) {
2109 dev_err(dev, "failed to power partition: %d\n", err);
2110 return err;
2111 }
2112 } else {
2113 err = clk_prepare_enable(dc->clk);
2114 if (err < 0) {
2115 dev_err(dev, "failed to enable clock: %d\n", err);
2116 return err;
2117 }
2118
Dmitry Osipenko6ac15712017-06-15 02:18:29 +03002119 if (!dc->soc->broken_reset) {
2120 err = reset_control_deassert(dc->rst);
2121 if (err < 0) {
2122 dev_err(dev,
2123 "failed to deassert reset: %d\n", err);
2124 return err;
2125 }
Thierry Reding33a8eb82015-08-03 13:20:49 +02002126 }
2127 }
2128
2129 return 0;
2130}
2131#endif
2132
2133static const struct dev_pm_ops tegra_dc_pm_ops = {
2134 SET_RUNTIME_PM_OPS(tegra_dc_suspend, tegra_dc_resume, NULL)
2135};
2136
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00002137struct platform_driver tegra_dc_driver = {
2138 .driver = {
2139 .name = "tegra-dc",
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00002140 .of_match_table = tegra_dc_of_match,
Thierry Reding33a8eb82015-08-03 13:20:49 +02002141 .pm = &tegra_dc_pm_ops,
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00002142 },
2143 .probe = tegra_dc_probe,
2144 .remove = tegra_dc_remove,
2145};