blob: c59bc85009d748dfa6245f812d749c2e446e462f [file] [log] [blame]
Vimal Singh67ce04b2009-05-12 13:47:03 -07001/*
2 * Copyright © 2004 Texas Instruments, Jian Zhang <jzhang@ti.com>
3 * Copyright © 2004 Micron Technology Inc.
4 * Copyright © 2004 David Brownell
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#include <linux/platform_device.h>
Russell King763e7352012-04-25 00:16:00 +010012#include <linux/dmaengine.h>
Vimal Singh67ce04b2009-05-12 13:47:03 -070013#include <linux/dma-mapping.h>
14#include <linux/delay.h>
Roger Quadros10f22ee2015-08-06 17:39:35 +030015#include <linux/gpio/consumer.h>
Paul Gortmakera0e5cc52011-07-03 15:17:31 -040016#include <linux/module.h>
Sukumar Ghorai4e070372011-01-28 15:42:06 +053017#include <linux/interrupt.h>
vimal singhc276aca2009-06-27 11:07:06 +053018#include <linux/jiffies.h>
19#include <linux/sched.h>
Vimal Singh67ce04b2009-05-12 13:47:03 -070020#include <linux/mtd/mtd.h>
21#include <linux/mtd/nand.h>
22#include <linux/mtd/partitions.h>
Russell King763e7352012-04-25 00:16:00 +010023#include <linux/omap-dma.h>
Vimal Singh67ce04b2009-05-12 13:47:03 -070024#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090025#include <linux/slab.h>
Philip Avinash62116e52013-01-04 13:26:51 +053026#include <linux/of.h>
27#include <linux/of_device.h>
Vimal Singh67ce04b2009-05-12 13:47:03 -070028
Pekon Gupta32d42a82013-10-24 18:20:23 +053029#include <linux/mtd/nand_bch.h>
Philip Avinash62116e52013-01-04 13:26:51 +053030#include <linux/platform_data/elm.h>
Ivan Djelic0e618ef2012-04-30 12:17:18 +020031
Roger Quadrosc509aef2015-08-05 14:01:50 +030032#include <linux/omap-gpmc.h>
Arnd Bergmann22037472012-08-24 15:21:06 +020033#include <linux/platform_data/mtd-nand-omap2.h>
Vimal Singh67ce04b2009-05-12 13:47:03 -070034
Vimal Singh67ce04b2009-05-12 13:47:03 -070035#define DRIVER_NAME "omap2-nand"
Sukumar Ghorai4e070372011-01-28 15:42:06 +053036#define OMAP_NAND_TIMEOUT_MS 5000
Vimal Singh67ce04b2009-05-12 13:47:03 -070037
Vimal Singh67ce04b2009-05-12 13:47:03 -070038#define NAND_Ecc_P1e (1 << 0)
39#define NAND_Ecc_P2e (1 << 1)
40#define NAND_Ecc_P4e (1 << 2)
41#define NAND_Ecc_P8e (1 << 3)
42#define NAND_Ecc_P16e (1 << 4)
43#define NAND_Ecc_P32e (1 << 5)
44#define NAND_Ecc_P64e (1 << 6)
45#define NAND_Ecc_P128e (1 << 7)
46#define NAND_Ecc_P256e (1 << 8)
47#define NAND_Ecc_P512e (1 << 9)
48#define NAND_Ecc_P1024e (1 << 10)
49#define NAND_Ecc_P2048e (1 << 11)
50
51#define NAND_Ecc_P1o (1 << 16)
52#define NAND_Ecc_P2o (1 << 17)
53#define NAND_Ecc_P4o (1 << 18)
54#define NAND_Ecc_P8o (1 << 19)
55#define NAND_Ecc_P16o (1 << 20)
56#define NAND_Ecc_P32o (1 << 21)
57#define NAND_Ecc_P64o (1 << 22)
58#define NAND_Ecc_P128o (1 << 23)
59#define NAND_Ecc_P256o (1 << 24)
60#define NAND_Ecc_P512o (1 << 25)
61#define NAND_Ecc_P1024o (1 << 26)
62#define NAND_Ecc_P2048o (1 << 27)
63
64#define TF(value) (value ? 1 : 0)
65
66#define P2048e(a) (TF(a & NAND_Ecc_P2048e) << 0)
67#define P2048o(a) (TF(a & NAND_Ecc_P2048o) << 1)
68#define P1e(a) (TF(a & NAND_Ecc_P1e) << 2)
69#define P1o(a) (TF(a & NAND_Ecc_P1o) << 3)
70#define P2e(a) (TF(a & NAND_Ecc_P2e) << 4)
71#define P2o(a) (TF(a & NAND_Ecc_P2o) << 5)
72#define P4e(a) (TF(a & NAND_Ecc_P4e) << 6)
73#define P4o(a) (TF(a & NAND_Ecc_P4o) << 7)
74
75#define P8e(a) (TF(a & NAND_Ecc_P8e) << 0)
76#define P8o(a) (TF(a & NAND_Ecc_P8o) << 1)
77#define P16e(a) (TF(a & NAND_Ecc_P16e) << 2)
78#define P16o(a) (TF(a & NAND_Ecc_P16o) << 3)
79#define P32e(a) (TF(a & NAND_Ecc_P32e) << 4)
80#define P32o(a) (TF(a & NAND_Ecc_P32o) << 5)
81#define P64e(a) (TF(a & NAND_Ecc_P64e) << 6)
82#define P64o(a) (TF(a & NAND_Ecc_P64o) << 7)
83
84#define P128e(a) (TF(a & NAND_Ecc_P128e) << 0)
85#define P128o(a) (TF(a & NAND_Ecc_P128o) << 1)
86#define P256e(a) (TF(a & NAND_Ecc_P256e) << 2)
87#define P256o(a) (TF(a & NAND_Ecc_P256o) << 3)
88#define P512e(a) (TF(a & NAND_Ecc_P512e) << 4)
89#define P512o(a) (TF(a & NAND_Ecc_P512o) << 5)
90#define P1024e(a) (TF(a & NAND_Ecc_P1024e) << 6)
91#define P1024o(a) (TF(a & NAND_Ecc_P1024o) << 7)
92
93#define P8e_s(a) (TF(a & NAND_Ecc_P8e) << 0)
94#define P8o_s(a) (TF(a & NAND_Ecc_P8o) << 1)
95#define P16e_s(a) (TF(a & NAND_Ecc_P16e) << 2)
96#define P16o_s(a) (TF(a & NAND_Ecc_P16o) << 3)
97#define P1e_s(a) (TF(a & NAND_Ecc_P1e) << 4)
98#define P1o_s(a) (TF(a & NAND_Ecc_P1o) << 5)
99#define P2e_s(a) (TF(a & NAND_Ecc_P2e) << 6)
100#define P2o_s(a) (TF(a & NAND_Ecc_P2o) << 7)
101
102#define P4e_s(a) (TF(a & NAND_Ecc_P4e) << 0)
103#define P4o_s(a) (TF(a & NAND_Ecc_P4o) << 1)
104
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700105#define PREFETCH_CONFIG1_CS_SHIFT 24
106#define ECC_CONFIG_CS_SHIFT 1
107#define CS_MASK 0x7
108#define ENABLE_PREFETCH (0x1 << 7)
109#define DMA_MPU_MODE_SHIFT 2
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +0530110#define ECCSIZE0_SHIFT 12
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700111#define ECCSIZE1_SHIFT 22
112#define ECC1RESULTSIZE 0x1
113#define ECCCLEAR 0x100
114#define ECC1 0x1
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530115#define PREFETCH_FIFOTHRESHOLD_MAX 0x40
116#define PREFETCH_FIFOTHRESHOLD(val) ((val) << 8)
117#define PREFETCH_STATUS_COUNT(val) (val & 0x00003fff)
118#define PREFETCH_STATUS_FIFO_CNT(val) ((val >> 24) & 0x7F)
119#define STATUS_BUFF_EMPTY 0x00000001
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700120
Lokesh Vutlad5e7c862012-10-15 14:03:51 -0700121#define OMAP24XX_DMA_GPMC 4
122
Philip Avinash62116e52013-01-04 13:26:51 +0530123#define SECTOR_BYTES 512
124/* 4 bit padding to make byte aligned, 56 = 52 + 4 */
125#define BCH4_BIT_PAD 4
Philip Avinash62116e52013-01-04 13:26:51 +0530126
127/* GPMC ecc engine settings for read */
128#define BCH_WRAPMODE_1 1 /* BCH wrap mode 1 */
129#define BCH8R_ECC_SIZE0 0x1a /* ecc_size0 = 26 */
130#define BCH8R_ECC_SIZE1 0x2 /* ecc_size1 = 2 */
131#define BCH4R_ECC_SIZE0 0xd /* ecc_size0 = 13 */
132#define BCH4R_ECC_SIZE1 0x3 /* ecc_size1 = 3 */
133
134/* GPMC ecc engine settings for write */
135#define BCH_WRAPMODE_6 6 /* BCH wrap mode 6 */
136#define BCH_ECC_SIZE0 0x0 /* ecc_size0 = 0, no oob protection */
137#define BCH_ECC_SIZE1 0x20 /* ecc_size1 = 32 */
138
Pekon Guptab491da72013-10-24 18:20:22 +0530139#define BADBLOCK_MARKER_LENGTH 2
Pekon Guptaa919e512013-10-24 18:20:21 +0530140
pekon gupta9748fff2014-03-24 16:50:05 +0530141static u_char bch16_vector[] = {0xf5, 0x24, 0x1c, 0xd0, 0x61, 0xb3, 0xf1, 0x55,
142 0x2e, 0x2c, 0x86, 0xa3, 0xed, 0x36, 0x1b, 0x78,
143 0x48, 0x76, 0xa9, 0x3b, 0x97, 0xd1, 0x7a, 0x93,
144 0x07, 0x0e};
Philip Avinash62116e52013-01-04 13:26:51 +0530145static u_char bch8_vector[] = {0xf3, 0xdb, 0x14, 0x16, 0x8b, 0xd2, 0xbe, 0xcc,
146 0xac, 0x6b, 0xff, 0x99, 0x7b};
147static u_char bch4_vector[] = {0x00, 0x6b, 0x31, 0xdd, 0x41, 0xbc, 0x10};
Philip Avinash62116e52013-01-04 13:26:51 +0530148
Rostislav Lisovy1dc338e2014-10-29 11:10:59 +0100149/* Shared among all NAND instances to synchronize access to the ECC Engine */
150static struct nand_hw_control omap_gpmc_controller = {
151 .lock = __SPIN_LOCK_UNLOCKED(omap_gpmc_controller.lock),
152 .wq = __WAIT_QUEUE_HEAD_INITIALIZER(omap_gpmc_controller.wq),
153};
vimal singh59e9c5a2009-07-13 16:26:24 +0530154
Vimal Singh67ce04b2009-05-12 13:47:03 -0700155struct omap_nand_info {
Vimal Singh67ce04b2009-05-12 13:47:03 -0700156 struct nand_chip nand;
157 struct platform_device *pdev;
158
159 int gpmc_cs;
Roger Quadros01b95fc2014-05-20 22:29:28 +0300160 bool dev_ready;
161 enum nand_io xfer_type;
162 int devsize;
Pekon Gupta4e558072014-03-18 18:56:42 +0530163 enum omap_ecc ecc_opt;
Roger Quadros01b95fc2014-05-20 22:29:28 +0300164 struct device_node *elm_of_node;
165
166 unsigned long phys_base;
vimal singhdfe32892009-07-13 16:29:16 +0530167 struct completion comp;
Russell King763e7352012-04-25 00:16:00 +0100168 struct dma_chan *dma;
Afzal Mohammed5c468452012-08-30 12:53:24 -0700169 int gpmc_irq_fifo;
170 int gpmc_irq_count;
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530171 enum {
172 OMAP_NAND_IO_READ = 0, /* read */
173 OMAP_NAND_IO_WRITE, /* write */
174 } iomode;
175 u_char *buf;
176 int buf_len;
Roger Quadrosc509aef2015-08-05 14:01:50 +0300177 /* Interface to GPMC */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700178 struct gpmc_nand_regs reg;
Roger Quadrosc509aef2015-08-05 14:01:50 +0300179 struct gpmc_nand_ops *ops;
Roger Quadrosc9711ec2014-05-21 07:29:03 +0300180 bool flash_bbt;
Rostislav Lisovy94cb4ee2014-10-02 14:16:12 +0200181 /* generated at runtime depending on ECC algorithm and layout selected */
182 struct nand_ecclayout oobinfo;
Pekon Guptaa919e512013-10-24 18:20:21 +0530183 /* fields specific for BCHx_HW ECC scheme */
Philip Avinash62116e52013-01-04 13:26:51 +0530184 struct device *elm_dev;
Roger Quadros10f22ee2015-08-06 17:39:35 +0300185 /* NAND ready gpio */
186 struct gpio_desc *ready_gpiod;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700187};
188
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100189static inline struct omap_nand_info *mtd_to_omap(struct mtd_info *mtd)
190{
Boris BREZILLON432420c2015-12-10 09:00:16 +0100191 return container_of(mtd_to_nand(mtd), struct omap_nand_info, nand);
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100192}
Boris BREZILLON432420c2015-12-10 09:00:16 +0100193
Vimal Singh67ce04b2009-05-12 13:47:03 -0700194/**
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700195 * omap_prefetch_enable - configures and starts prefetch transfer
196 * @cs: cs (chip select) number
197 * @fifo_th: fifo threshold to be used for read/ write
198 * @dma_mode: dma mode enable (1) or disable (0)
199 * @u32_count: number of bytes to be transferred
200 * @is_write: prefetch read(0) or write post(1) mode
201 */
202static int omap_prefetch_enable(int cs, int fifo_th, int dma_mode,
203 unsigned int u32_count, int is_write, struct omap_nand_info *info)
204{
205 u32 val;
206
207 if (fifo_th > PREFETCH_FIFOTHRESHOLD_MAX)
208 return -1;
209
210 if (readl(info->reg.gpmc_prefetch_control))
211 return -EBUSY;
212
213 /* Set the amount of bytes to be prefetched */
214 writel(u32_count, info->reg.gpmc_prefetch_config2);
215
216 /* Set dma/mpu mode, the prefetch read / post write and
217 * enable the engine. Set which cs is has requested for.
218 */
219 val = ((cs << PREFETCH_CONFIG1_CS_SHIFT) |
220 PREFETCH_FIFOTHRESHOLD(fifo_th) | ENABLE_PREFETCH |
221 (dma_mode << DMA_MPU_MODE_SHIFT) | (0x1 & is_write));
222 writel(val, info->reg.gpmc_prefetch_config1);
223
224 /* Start the prefetch engine */
225 writel(0x1, info->reg.gpmc_prefetch_control);
226
227 return 0;
228}
229
230/**
231 * omap_prefetch_reset - disables and stops the prefetch engine
232 */
233static int omap_prefetch_reset(int cs, struct omap_nand_info *info)
234{
235 u32 config1;
236
237 /* check if the same module/cs is trying to reset */
238 config1 = readl(info->reg.gpmc_prefetch_config1);
239 if (((config1 >> PREFETCH_CONFIG1_CS_SHIFT) & CS_MASK) != cs)
240 return -EINVAL;
241
242 /* Stop the PFPW engine */
243 writel(0x0, info->reg.gpmc_prefetch_control);
244
245 /* Reset/disable the PFPW engine */
246 writel(0x0, info->reg.gpmc_prefetch_config1);
247
248 return 0;
249}
250
251/**
Vimal Singh67ce04b2009-05-12 13:47:03 -0700252 * omap_hwcontrol - hardware specific access to control-lines
253 * @mtd: MTD device structure
254 * @cmd: command to device
255 * @ctrl:
256 * NAND_NCE: bit 0 -> don't care
257 * NAND_CLE: bit 1 -> Command Latch
258 * NAND_ALE: bit 2 -> Address Latch
259 *
260 * NOTE: boards may use different bits for these!!
261 */
262static void omap_hwcontrol(struct mtd_info *mtd, int cmd, unsigned int ctrl)
263{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100264 struct omap_nand_info *info = mtd_to_omap(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700265
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000266 if (cmd != NAND_CMD_NONE) {
267 if (ctrl & NAND_CLE)
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700268 writeb(cmd, info->reg.gpmc_nand_command);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700269
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000270 else if (ctrl & NAND_ALE)
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700271 writeb(cmd, info->reg.gpmc_nand_address);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000272
273 else /* NAND_NCE */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700274 writeb(cmd, info->reg.gpmc_nand_data);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700275 }
Vimal Singh67ce04b2009-05-12 13:47:03 -0700276}
277
278/**
vimal singh59e9c5a2009-07-13 16:26:24 +0530279 * omap_read_buf8 - read data from NAND controller into buffer
280 * @mtd: MTD device structure
281 * @buf: buffer to store date
282 * @len: number of bytes to read
283 */
284static void omap_read_buf8(struct mtd_info *mtd, u_char *buf, int len)
285{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100286 struct nand_chip *nand = mtd_to_nand(mtd);
vimal singh59e9c5a2009-07-13 16:26:24 +0530287
288 ioread8_rep(nand->IO_ADDR_R, buf, len);
289}
290
291/**
292 * omap_write_buf8 - write buffer to NAND controller
293 * @mtd: MTD device structure
294 * @buf: data buffer
295 * @len: number of bytes to write
296 */
297static void omap_write_buf8(struct mtd_info *mtd, const u_char *buf, int len)
298{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100299 struct omap_nand_info *info = mtd_to_omap(mtd);
vimal singh59e9c5a2009-07-13 16:26:24 +0530300 u_char *p = (u_char *)buf;
Roger Quadrosd6e55212015-08-05 13:36:43 +0300301 bool status;
vimal singh59e9c5a2009-07-13 16:26:24 +0530302
303 while (len--) {
304 iowrite8(*p++, info->nand.IO_ADDR_W);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000305 /* wait until buffer is available for write */
306 do {
Roger Quadrosd6e55212015-08-05 13:36:43 +0300307 status = info->ops->nand_writebuffer_empty();
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000308 } while (!status);
vimal singh59e9c5a2009-07-13 16:26:24 +0530309 }
310}
311
312/**
Vimal Singh67ce04b2009-05-12 13:47:03 -0700313 * omap_read_buf16 - read data from NAND controller into buffer
314 * @mtd: MTD device structure
315 * @buf: buffer to store date
316 * @len: number of bytes to read
317 */
318static void omap_read_buf16(struct mtd_info *mtd, u_char *buf, int len)
319{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100320 struct nand_chip *nand = mtd_to_nand(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700321
vimal singh59e9c5a2009-07-13 16:26:24 +0530322 ioread16_rep(nand->IO_ADDR_R, buf, len / 2);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700323}
324
325/**
326 * omap_write_buf16 - write buffer to NAND controller
327 * @mtd: MTD device structure
328 * @buf: data buffer
329 * @len: number of bytes to write
330 */
331static void omap_write_buf16(struct mtd_info *mtd, const u_char * buf, int len)
332{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100333 struct omap_nand_info *info = mtd_to_omap(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700334 u16 *p = (u16 *) buf;
Roger Quadrosd6e55212015-08-05 13:36:43 +0300335 bool status;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700336 /* FIXME try bursts of writesw() or DMA ... */
337 len >>= 1;
338
339 while (len--) {
vimal singh59e9c5a2009-07-13 16:26:24 +0530340 iowrite16(*p++, info->nand.IO_ADDR_W);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000341 /* wait until buffer is available for write */
342 do {
Roger Quadrosd6e55212015-08-05 13:36:43 +0300343 status = info->ops->nand_writebuffer_empty();
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000344 } while (!status);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700345 }
346}
vimal singh59e9c5a2009-07-13 16:26:24 +0530347
348/**
349 * omap_read_buf_pref - read data from NAND controller into buffer
350 * @mtd: MTD device structure
351 * @buf: buffer to store date
352 * @len: number of bytes to read
353 */
354static void omap_read_buf_pref(struct mtd_info *mtd, u_char *buf, int len)
355{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100356 struct omap_nand_info *info = mtd_to_omap(mtd);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000357 uint32_t r_count = 0;
vimal singh59e9c5a2009-07-13 16:26:24 +0530358 int ret = 0;
359 u32 *p = (u32 *)buf;
360
361 /* take care of subpage reads */
Vimal Singhc3341d02010-01-07 12:16:26 +0530362 if (len % 4) {
363 if (info->nand.options & NAND_BUSWIDTH_16)
364 omap_read_buf16(mtd, buf, len % 4);
365 else
366 omap_read_buf8(mtd, buf, len % 4);
367 p = (u32 *) (buf + len % 4);
368 len -= len % 4;
vimal singh59e9c5a2009-07-13 16:26:24 +0530369 }
vimal singh59e9c5a2009-07-13 16:26:24 +0530370
371 /* configure and start prefetch transfer */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700372 ret = omap_prefetch_enable(info->gpmc_cs,
373 PREFETCH_FIFOTHRESHOLD_MAX, 0x0, len, 0x0, info);
vimal singh59e9c5a2009-07-13 16:26:24 +0530374 if (ret) {
375 /* PFPW engine is busy, use cpu copy method */
376 if (info->nand.options & NAND_BUSWIDTH_16)
Kishore Kadiyalac5d8c0c2011-05-11 21:17:27 +0530377 omap_read_buf16(mtd, (u_char *)p, len);
vimal singh59e9c5a2009-07-13 16:26:24 +0530378 else
Kishore Kadiyalac5d8c0c2011-05-11 21:17:27 +0530379 omap_read_buf8(mtd, (u_char *)p, len);
vimal singh59e9c5a2009-07-13 16:26:24 +0530380 } else {
381 do {
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700382 r_count = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530383 r_count = PREFETCH_STATUS_FIFO_CNT(r_count);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000384 r_count = r_count >> 2;
385 ioread32_rep(info->nand.IO_ADDR_R, p, r_count);
vimal singh59e9c5a2009-07-13 16:26:24 +0530386 p += r_count;
387 len -= r_count << 2;
388 } while (len);
vimal singh59e9c5a2009-07-13 16:26:24 +0530389 /* disable and stop the PFPW engine */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700390 omap_prefetch_reset(info->gpmc_cs, info);
vimal singh59e9c5a2009-07-13 16:26:24 +0530391 }
392}
393
394/**
395 * omap_write_buf_pref - write buffer to NAND controller
396 * @mtd: MTD device structure
397 * @buf: data buffer
398 * @len: number of bytes to write
399 */
400static void omap_write_buf_pref(struct mtd_info *mtd,
401 const u_char *buf, int len)
402{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100403 struct omap_nand_info *info = mtd_to_omap(mtd);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530404 uint32_t w_count = 0;
vimal singh59e9c5a2009-07-13 16:26:24 +0530405 int i = 0, ret = 0;
Kishore Kadiyalac5d8c0c2011-05-11 21:17:27 +0530406 u16 *p = (u16 *)buf;
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530407 unsigned long tim, limit;
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700408 u32 val;
vimal singh59e9c5a2009-07-13 16:26:24 +0530409
410 /* take care of subpage writes */
411 if (len % 2 != 0) {
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000412 writeb(*buf, info->nand.IO_ADDR_W);
vimal singh59e9c5a2009-07-13 16:26:24 +0530413 p = (u16 *)(buf + 1);
414 len--;
415 }
416
417 /* configure and start prefetch transfer */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700418 ret = omap_prefetch_enable(info->gpmc_cs,
419 PREFETCH_FIFOTHRESHOLD_MAX, 0x0, len, 0x1, info);
vimal singh59e9c5a2009-07-13 16:26:24 +0530420 if (ret) {
421 /* PFPW engine is busy, use cpu copy method */
422 if (info->nand.options & NAND_BUSWIDTH_16)
Kishore Kadiyalac5d8c0c2011-05-11 21:17:27 +0530423 omap_write_buf16(mtd, (u_char *)p, len);
vimal singh59e9c5a2009-07-13 16:26:24 +0530424 else
Kishore Kadiyalac5d8c0c2011-05-11 21:17:27 +0530425 omap_write_buf8(mtd, (u_char *)p, len);
vimal singh59e9c5a2009-07-13 16:26:24 +0530426 } else {
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000427 while (len) {
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700428 w_count = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530429 w_count = PREFETCH_STATUS_FIFO_CNT(w_count);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000430 w_count = w_count >> 1;
vimal singh59e9c5a2009-07-13 16:26:24 +0530431 for (i = 0; (i < w_count) && len; i++, len -= 2)
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000432 iowrite16(*p++, info->nand.IO_ADDR_W);
vimal singh59e9c5a2009-07-13 16:26:24 +0530433 }
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000434 /* wait for data to flushed-out before reset the prefetch */
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530435 tim = 0;
436 limit = (loops_per_jiffy *
437 msecs_to_jiffies(OMAP_NAND_TIMEOUT_MS));
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700438 do {
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530439 cpu_relax();
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700440 val = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530441 val = PREFETCH_STATUS_COUNT(val);
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700442 } while (val && (tim++ < limit));
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530443
vimal singh59e9c5a2009-07-13 16:26:24 +0530444 /* disable and stop the PFPW engine */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700445 omap_prefetch_reset(info->gpmc_cs, info);
vimal singh59e9c5a2009-07-13 16:26:24 +0530446 }
447}
448
vimal singhdfe32892009-07-13 16:29:16 +0530449/*
Russell King2df41d02012-04-25 00:19:39 +0100450 * omap_nand_dma_callback: callback on the completion of dma transfer
vimal singhdfe32892009-07-13 16:29:16 +0530451 * @data: pointer to completion data structure
452 */
Russell King763e7352012-04-25 00:16:00 +0100453static void omap_nand_dma_callback(void *data)
454{
455 complete((struct completion *) data);
456}
vimal singhdfe32892009-07-13 16:29:16 +0530457
458/*
Peter Meerwald4cacbe22012-07-19 13:21:04 +0200459 * omap_nand_dma_transfer: configure and start dma transfer
vimal singhdfe32892009-07-13 16:29:16 +0530460 * @mtd: MTD device structure
461 * @addr: virtual address in RAM of source/destination
462 * @len: number of data bytes to be transferred
463 * @is_write: flag for read/write operation
464 */
465static inline int omap_nand_dma_transfer(struct mtd_info *mtd, void *addr,
466 unsigned int len, int is_write)
467{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100468 struct omap_nand_info *info = mtd_to_omap(mtd);
Russell King2df41d02012-04-25 00:19:39 +0100469 struct dma_async_tx_descriptor *tx;
vimal singhdfe32892009-07-13 16:29:16 +0530470 enum dma_data_direction dir = is_write ? DMA_TO_DEVICE :
471 DMA_FROM_DEVICE;
Russell King2df41d02012-04-25 00:19:39 +0100472 struct scatterlist sg;
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530473 unsigned long tim, limit;
Russell King2df41d02012-04-25 00:19:39 +0100474 unsigned n;
475 int ret;
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700476 u32 val;
vimal singhdfe32892009-07-13 16:29:16 +0530477
478 if (addr >= high_memory) {
479 struct page *p1;
480
481 if (((size_t)addr & PAGE_MASK) !=
482 ((size_t)(addr + len - 1) & PAGE_MASK))
483 goto out_copy;
484 p1 = vmalloc_to_page(addr);
485 if (!p1)
486 goto out_copy;
487 addr = page_address(p1) + ((size_t)addr & ~PAGE_MASK);
488 }
489
Russell King2df41d02012-04-25 00:19:39 +0100490 sg_init_one(&sg, addr, len);
491 n = dma_map_sg(info->dma->device->dev, &sg, 1, dir);
492 if (n == 0) {
vimal singhdfe32892009-07-13 16:29:16 +0530493 dev_err(&info->pdev->dev,
494 "Couldn't DMA map a %d byte buffer\n", len);
495 goto out_copy;
496 }
497
Russell King2df41d02012-04-25 00:19:39 +0100498 tx = dmaengine_prep_slave_sg(info->dma, &sg, n,
499 is_write ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM,
500 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
501 if (!tx)
502 goto out_copy_unmap;
503
504 tx->callback = omap_nand_dma_callback;
505 tx->callback_param = &info->comp;
506 dmaengine_submit(tx);
507
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700508 /* configure and start prefetch transfer */
509 ret = omap_prefetch_enable(info->gpmc_cs,
510 PREFETCH_FIFOTHRESHOLD_MAX, 0x1, len, is_write, info);
vimal singhdfe32892009-07-13 16:29:16 +0530511 if (ret)
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530512 /* PFPW engine is busy, use cpu copy method */
Grazvydas Ignotasd7efe222012-04-11 04:04:34 +0300513 goto out_copy_unmap;
vimal singhdfe32892009-07-13 16:29:16 +0530514
515 init_completion(&info->comp);
Russell King2df41d02012-04-25 00:19:39 +0100516 dma_async_issue_pending(info->dma);
vimal singhdfe32892009-07-13 16:29:16 +0530517
518 /* setup and start DMA using dma_addr */
519 wait_for_completion(&info->comp);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530520 tim = 0;
521 limit = (loops_per_jiffy * msecs_to_jiffies(OMAP_NAND_TIMEOUT_MS));
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700522
523 do {
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530524 cpu_relax();
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700525 val = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530526 val = PREFETCH_STATUS_COUNT(val);
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700527 } while (val && (tim++ < limit));
vimal singhdfe32892009-07-13 16:29:16 +0530528
vimal singhdfe32892009-07-13 16:29:16 +0530529 /* disable and stop the PFPW engine */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700530 omap_prefetch_reset(info->gpmc_cs, info);
vimal singhdfe32892009-07-13 16:29:16 +0530531
Russell King2df41d02012-04-25 00:19:39 +0100532 dma_unmap_sg(info->dma->device->dev, &sg, 1, dir);
vimal singhdfe32892009-07-13 16:29:16 +0530533 return 0;
534
Grazvydas Ignotasd7efe222012-04-11 04:04:34 +0300535out_copy_unmap:
Russell King2df41d02012-04-25 00:19:39 +0100536 dma_unmap_sg(info->dma->device->dev, &sg, 1, dir);
vimal singhdfe32892009-07-13 16:29:16 +0530537out_copy:
538 if (info->nand.options & NAND_BUSWIDTH_16)
539 is_write == 0 ? omap_read_buf16(mtd, (u_char *) addr, len)
540 : omap_write_buf16(mtd, (u_char *) addr, len);
541 else
542 is_write == 0 ? omap_read_buf8(mtd, (u_char *) addr, len)
543 : omap_write_buf8(mtd, (u_char *) addr, len);
544 return 0;
545}
vimal singhdfe32892009-07-13 16:29:16 +0530546
547/**
548 * omap_read_buf_dma_pref - read data from NAND controller into buffer
549 * @mtd: MTD device structure
550 * @buf: buffer to store date
551 * @len: number of bytes to read
552 */
553static void omap_read_buf_dma_pref(struct mtd_info *mtd, u_char *buf, int len)
554{
555 if (len <= mtd->oobsize)
556 omap_read_buf_pref(mtd, buf, len);
557 else
558 /* start transfer in DMA mode */
559 omap_nand_dma_transfer(mtd, buf, len, 0x0);
560}
561
562/**
563 * omap_write_buf_dma_pref - write buffer to NAND controller
564 * @mtd: MTD device structure
565 * @buf: data buffer
566 * @len: number of bytes to write
567 */
568static void omap_write_buf_dma_pref(struct mtd_info *mtd,
569 const u_char *buf, int len)
570{
571 if (len <= mtd->oobsize)
572 omap_write_buf_pref(mtd, buf, len);
573 else
574 /* start transfer in DMA mode */
Vimal Singhbdaefc42010-01-05 12:49:24 +0530575 omap_nand_dma_transfer(mtd, (u_char *) buf, len, 0x1);
vimal singhdfe32892009-07-13 16:29:16 +0530576}
577
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530578/*
Peter Meerwald4cacbe22012-07-19 13:21:04 +0200579 * omap_nand_irq - GPMC irq handler
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530580 * @this_irq: gpmc irq number
581 * @dev: omap_nand_info structure pointer is passed here
582 */
583static irqreturn_t omap_nand_irq(int this_irq, void *dev)
584{
585 struct omap_nand_info *info = (struct omap_nand_info *) dev;
586 u32 bytes;
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530587
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700588 bytes = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530589 bytes = PREFETCH_STATUS_FIFO_CNT(bytes);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530590 bytes = bytes & 0xFFFC; /* io in multiple of 4 bytes */
591 if (info->iomode == OMAP_NAND_IO_WRITE) { /* checks for write io */
Afzal Mohammed5c468452012-08-30 12:53:24 -0700592 if (this_irq == info->gpmc_irq_count)
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530593 goto done;
594
595 if (info->buf_len && (info->buf_len < bytes))
596 bytes = info->buf_len;
597 else if (!info->buf_len)
598 bytes = 0;
599 iowrite32_rep(info->nand.IO_ADDR_W,
600 (u32 *)info->buf, bytes >> 2);
601 info->buf = info->buf + bytes;
602 info->buf_len -= bytes;
603
604 } else {
605 ioread32_rep(info->nand.IO_ADDR_R,
606 (u32 *)info->buf, bytes >> 2);
607 info->buf = info->buf + bytes;
608
Afzal Mohammed5c468452012-08-30 12:53:24 -0700609 if (this_irq == info->gpmc_irq_count)
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530610 goto done;
611 }
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530612
613 return IRQ_HANDLED;
614
615done:
616 complete(&info->comp);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530617
Afzal Mohammed5c468452012-08-30 12:53:24 -0700618 disable_irq_nosync(info->gpmc_irq_fifo);
619 disable_irq_nosync(info->gpmc_irq_count);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530620
621 return IRQ_HANDLED;
622}
623
624/*
625 * omap_read_buf_irq_pref - read data from NAND controller into buffer
626 * @mtd: MTD device structure
627 * @buf: buffer to store date
628 * @len: number of bytes to read
629 */
630static void omap_read_buf_irq_pref(struct mtd_info *mtd, u_char *buf, int len)
631{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100632 struct omap_nand_info *info = mtd_to_omap(mtd);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530633 int ret = 0;
634
635 if (len <= mtd->oobsize) {
636 omap_read_buf_pref(mtd, buf, len);
637 return;
638 }
639
640 info->iomode = OMAP_NAND_IO_READ;
641 info->buf = buf;
642 init_completion(&info->comp);
643
644 /* configure and start prefetch transfer */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700645 ret = omap_prefetch_enable(info->gpmc_cs,
646 PREFETCH_FIFOTHRESHOLD_MAX/2, 0x0, len, 0x0, info);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530647 if (ret)
648 /* PFPW engine is busy, use cpu copy method */
649 goto out_copy;
650
651 info->buf_len = len;
Afzal Mohammed5c468452012-08-30 12:53:24 -0700652
653 enable_irq(info->gpmc_irq_count);
654 enable_irq(info->gpmc_irq_fifo);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530655
656 /* waiting for read to complete */
657 wait_for_completion(&info->comp);
658
659 /* disable and stop the PFPW engine */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700660 omap_prefetch_reset(info->gpmc_cs, info);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530661 return;
662
663out_copy:
664 if (info->nand.options & NAND_BUSWIDTH_16)
665 omap_read_buf16(mtd, buf, len);
666 else
667 omap_read_buf8(mtd, buf, len);
668}
669
670/*
671 * omap_write_buf_irq_pref - write buffer to NAND controller
672 * @mtd: MTD device structure
673 * @buf: data buffer
674 * @len: number of bytes to write
675 */
676static void omap_write_buf_irq_pref(struct mtd_info *mtd,
677 const u_char *buf, int len)
678{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100679 struct omap_nand_info *info = mtd_to_omap(mtd);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530680 int ret = 0;
681 unsigned long tim, limit;
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700682 u32 val;
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530683
684 if (len <= mtd->oobsize) {
685 omap_write_buf_pref(mtd, buf, len);
686 return;
687 }
688
689 info->iomode = OMAP_NAND_IO_WRITE;
690 info->buf = (u_char *) buf;
691 init_completion(&info->comp);
692
Sukumar Ghorai317379a2011-01-28 15:42:07 +0530693 /* configure and start prefetch transfer : size=24 */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700694 ret = omap_prefetch_enable(info->gpmc_cs,
695 (PREFETCH_FIFOTHRESHOLD_MAX * 3) / 8, 0x0, len, 0x1, info);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530696 if (ret)
697 /* PFPW engine is busy, use cpu copy method */
698 goto out_copy;
699
700 info->buf_len = len;
Afzal Mohammed5c468452012-08-30 12:53:24 -0700701
702 enable_irq(info->gpmc_irq_count);
703 enable_irq(info->gpmc_irq_fifo);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530704
705 /* waiting for write to complete */
706 wait_for_completion(&info->comp);
Afzal Mohammed5c468452012-08-30 12:53:24 -0700707
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530708 /* wait for data to flushed-out before reset the prefetch */
709 tim = 0;
710 limit = (loops_per_jiffy * msecs_to_jiffies(OMAP_NAND_TIMEOUT_MS));
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700711 do {
712 val = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530713 val = PREFETCH_STATUS_COUNT(val);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530714 cpu_relax();
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700715 } while (val && (tim++ < limit));
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530716
717 /* disable and stop the PFPW engine */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700718 omap_prefetch_reset(info->gpmc_cs, info);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530719 return;
720
721out_copy:
722 if (info->nand.options & NAND_BUSWIDTH_16)
723 omap_write_buf16(mtd, buf, len);
724 else
725 omap_write_buf8(mtd, buf, len);
726}
727
Vimal Singh67ce04b2009-05-12 13:47:03 -0700728/**
Vimal Singh67ce04b2009-05-12 13:47:03 -0700729 * gen_true_ecc - This function will generate true ECC value
730 * @ecc_buf: buffer to store ecc code
731 *
732 * This generated true ECC value can be used when correcting
733 * data read from NAND flash memory core
734 */
735static void gen_true_ecc(u8 *ecc_buf)
736{
737 u32 tmp = ecc_buf[0] | (ecc_buf[1] << 16) |
738 ((ecc_buf[2] & 0xF0) << 20) | ((ecc_buf[2] & 0x0F) << 8);
739
740 ecc_buf[0] = ~(P64o(tmp) | P64e(tmp) | P32o(tmp) | P32e(tmp) |
741 P16o(tmp) | P16e(tmp) | P8o(tmp) | P8e(tmp));
742 ecc_buf[1] = ~(P1024o(tmp) | P1024e(tmp) | P512o(tmp) | P512e(tmp) |
743 P256o(tmp) | P256e(tmp) | P128o(tmp) | P128e(tmp));
744 ecc_buf[2] = ~(P4o(tmp) | P4e(tmp) | P2o(tmp) | P2e(tmp) | P1o(tmp) |
745 P1e(tmp) | P2048o(tmp) | P2048e(tmp));
746}
747
748/**
749 * omap_compare_ecc - Detect (2 bits) and correct (1 bit) error in data
750 * @ecc_data1: ecc code from nand spare area
751 * @ecc_data2: ecc code from hardware register obtained from hardware ecc
752 * @page_data: page data
753 *
754 * This function compares two ECC's and indicates if there is an error.
755 * If the error can be corrected it will be corrected to the buffer.
John Ogness74f1b722011-02-28 13:12:46 +0100756 * If there is no error, %0 is returned. If there is an error but it
757 * was corrected, %1 is returned. Otherwise, %-1 is returned.
Vimal Singh67ce04b2009-05-12 13:47:03 -0700758 */
759static int omap_compare_ecc(u8 *ecc_data1, /* read from NAND memory */
760 u8 *ecc_data2, /* read from register */
761 u8 *page_data)
762{
763 uint i;
764 u8 tmp0_bit[8], tmp1_bit[8], tmp2_bit[8];
765 u8 comp0_bit[8], comp1_bit[8], comp2_bit[8];
766 u8 ecc_bit[24];
767 u8 ecc_sum = 0;
768 u8 find_bit = 0;
769 uint find_byte = 0;
770 int isEccFF;
771
772 isEccFF = ((*(u32 *)ecc_data1 & 0xFFFFFF) == 0xFFFFFF);
773
774 gen_true_ecc(ecc_data1);
775 gen_true_ecc(ecc_data2);
776
777 for (i = 0; i <= 2; i++) {
778 *(ecc_data1 + i) = ~(*(ecc_data1 + i));
779 *(ecc_data2 + i) = ~(*(ecc_data2 + i));
780 }
781
782 for (i = 0; i < 8; i++) {
783 tmp0_bit[i] = *ecc_data1 % 2;
784 *ecc_data1 = *ecc_data1 / 2;
785 }
786
787 for (i = 0; i < 8; i++) {
788 tmp1_bit[i] = *(ecc_data1 + 1) % 2;
789 *(ecc_data1 + 1) = *(ecc_data1 + 1) / 2;
790 }
791
792 for (i = 0; i < 8; i++) {
793 tmp2_bit[i] = *(ecc_data1 + 2) % 2;
794 *(ecc_data1 + 2) = *(ecc_data1 + 2) / 2;
795 }
796
797 for (i = 0; i < 8; i++) {
798 comp0_bit[i] = *ecc_data2 % 2;
799 *ecc_data2 = *ecc_data2 / 2;
800 }
801
802 for (i = 0; i < 8; i++) {
803 comp1_bit[i] = *(ecc_data2 + 1) % 2;
804 *(ecc_data2 + 1) = *(ecc_data2 + 1) / 2;
805 }
806
807 for (i = 0; i < 8; i++) {
808 comp2_bit[i] = *(ecc_data2 + 2) % 2;
809 *(ecc_data2 + 2) = *(ecc_data2 + 2) / 2;
810 }
811
812 for (i = 0; i < 6; i++)
813 ecc_bit[i] = tmp2_bit[i + 2] ^ comp2_bit[i + 2];
814
815 for (i = 0; i < 8; i++)
816 ecc_bit[i + 6] = tmp0_bit[i] ^ comp0_bit[i];
817
818 for (i = 0; i < 8; i++)
819 ecc_bit[i + 14] = tmp1_bit[i] ^ comp1_bit[i];
820
821 ecc_bit[22] = tmp2_bit[0] ^ comp2_bit[0];
822 ecc_bit[23] = tmp2_bit[1] ^ comp2_bit[1];
823
824 for (i = 0; i < 24; i++)
825 ecc_sum += ecc_bit[i];
826
827 switch (ecc_sum) {
828 case 0:
829 /* Not reached because this function is not called if
830 * ECC values are equal
831 */
832 return 0;
833
834 case 1:
835 /* Uncorrectable error */
Brian Norris289c0522011-07-19 10:06:09 -0700836 pr_debug("ECC UNCORRECTED_ERROR 1\n");
Boris BREZILLON6e941192015-12-30 20:32:03 +0100837 return -EBADMSG;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700838
839 case 11:
840 /* UN-Correctable error */
Brian Norris289c0522011-07-19 10:06:09 -0700841 pr_debug("ECC UNCORRECTED_ERROR B\n");
Boris BREZILLON6e941192015-12-30 20:32:03 +0100842 return -EBADMSG;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700843
844 case 12:
845 /* Correctable error */
846 find_byte = (ecc_bit[23] << 8) +
847 (ecc_bit[21] << 7) +
848 (ecc_bit[19] << 6) +
849 (ecc_bit[17] << 5) +
850 (ecc_bit[15] << 4) +
851 (ecc_bit[13] << 3) +
852 (ecc_bit[11] << 2) +
853 (ecc_bit[9] << 1) +
854 ecc_bit[7];
855
856 find_bit = (ecc_bit[5] << 2) + (ecc_bit[3] << 1) + ecc_bit[1];
857
Brian Norris0a32a102011-07-19 10:06:10 -0700858 pr_debug("Correcting single bit ECC error at offset: "
859 "%d, bit: %d\n", find_byte, find_bit);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700860
861 page_data[find_byte] ^= (1 << find_bit);
862
John Ogness74f1b722011-02-28 13:12:46 +0100863 return 1;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700864 default:
865 if (isEccFF) {
866 if (ecc_data2[0] == 0 &&
867 ecc_data2[1] == 0 &&
868 ecc_data2[2] == 0)
869 return 0;
870 }
Brian Norris289c0522011-07-19 10:06:09 -0700871 pr_debug("UNCORRECTED_ERROR default\n");
Boris BREZILLON6e941192015-12-30 20:32:03 +0100872 return -EBADMSG;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700873 }
874}
875
876/**
877 * omap_correct_data - Compares the ECC read with HW generated ECC
878 * @mtd: MTD device structure
879 * @dat: page data
880 * @read_ecc: ecc read from nand flash
881 * @calc_ecc: ecc read from HW ECC registers
882 *
883 * Compares the ecc read from nand spare area with ECC registers values
John Ogness74f1b722011-02-28 13:12:46 +0100884 * and if ECC's mismatched, it will call 'omap_compare_ecc' for error
885 * detection and correction. If there are no errors, %0 is returned. If
886 * there were errors and all of the errors were corrected, the number of
887 * corrected errors is returned. If uncorrectable errors exist, %-1 is
888 * returned.
Vimal Singh67ce04b2009-05-12 13:47:03 -0700889 */
890static int omap_correct_data(struct mtd_info *mtd, u_char *dat,
891 u_char *read_ecc, u_char *calc_ecc)
892{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100893 struct omap_nand_info *info = mtd_to_omap(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700894 int blockCnt = 0, i = 0, ret = 0;
John Ogness74f1b722011-02-28 13:12:46 +0100895 int stat = 0;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700896
897 /* Ex NAND_ECC_HW12_2048 */
898 if ((info->nand.ecc.mode == NAND_ECC_HW) &&
899 (info->nand.ecc.size == 2048))
900 blockCnt = 4;
901 else
902 blockCnt = 1;
903
904 for (i = 0; i < blockCnt; i++) {
905 if (memcmp(read_ecc, calc_ecc, 3) != 0) {
906 ret = omap_compare_ecc(read_ecc, calc_ecc, dat);
907 if (ret < 0)
908 return ret;
John Ogness74f1b722011-02-28 13:12:46 +0100909 /* keep track of the number of corrected errors */
910 stat += ret;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700911 }
912 read_ecc += 3;
913 calc_ecc += 3;
914 dat += 512;
915 }
John Ogness74f1b722011-02-28 13:12:46 +0100916 return stat;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700917}
918
919/**
920 * omap_calcuate_ecc - Generate non-inverted ECC bytes.
921 * @mtd: MTD device structure
922 * @dat: The pointer to data on which ecc is computed
923 * @ecc_code: The ecc_code buffer
924 *
925 * Using noninverted ECC can be considered ugly since writing a blank
926 * page ie. padding will clear the ECC bytes. This is no problem as long
927 * nobody is trying to write data on the seemingly unused page. Reading
928 * an erased page will produce an ECC mismatch between generated and read
929 * ECC bytes that has to be dealt with separately.
930 */
931static int omap_calculate_ecc(struct mtd_info *mtd, const u_char *dat,
932 u_char *ecc_code)
933{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100934 struct omap_nand_info *info = mtd_to_omap(mtd);
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700935 u32 val;
936
937 val = readl(info->reg.gpmc_ecc_config);
Roger Quadros40ddbf52014-08-25 16:15:33 -0700938 if (((val >> ECC_CONFIG_CS_SHIFT) & CS_MASK) != info->gpmc_cs)
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700939 return -EINVAL;
940
941 /* read ecc result */
942 val = readl(info->reg.gpmc_ecc1_result);
943 *ecc_code++ = val; /* P128e, ..., P1e */
944 *ecc_code++ = val >> 16; /* P128o, ..., P1o */
945 /* P2048o, P1024o, P512o, P256o, P2048e, P1024e, P512e, P256e */
946 *ecc_code++ = ((val >> 8) & 0x0f) | ((val >> 20) & 0xf0);
947
948 return 0;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700949}
950
951/**
952 * omap_enable_hwecc - This function enables the hardware ecc functionality
953 * @mtd: MTD device structure
954 * @mode: Read/Write mode
955 */
956static void omap_enable_hwecc(struct mtd_info *mtd, int mode)
957{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100958 struct omap_nand_info *info = mtd_to_omap(mtd);
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100959 struct nand_chip *chip = mtd_to_nand(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700960 unsigned int dev_width = (chip->options & NAND_BUSWIDTH_16) ? 1 : 0;
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700961 u32 val;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700962
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700963 /* clear ecc and enable bits */
964 val = ECCCLEAR | ECC1;
965 writel(val, info->reg.gpmc_ecc_control);
966
967 /* program ecc and result sizes */
968 val = ((((info->nand.ecc.size >> 1) - 1) << ECCSIZE1_SHIFT) |
969 ECC1RESULTSIZE);
970 writel(val, info->reg.gpmc_ecc_size_config);
971
972 switch (mode) {
973 case NAND_ECC_READ:
974 case NAND_ECC_WRITE:
975 writel(ECCCLEAR | ECC1, info->reg.gpmc_ecc_control);
976 break;
977 case NAND_ECC_READSYN:
978 writel(ECCCLEAR, info->reg.gpmc_ecc_control);
979 break;
980 default:
981 dev_info(&info->pdev->dev,
982 "error: unrecognized Mode[%d]!\n", mode);
983 break;
984 }
985
986 /* (ECC 16 or 8 bit col) | ( CS ) | ECC Enable */
987 val = (dev_width << 7) | (info->gpmc_cs << 1) | (0x1);
988 writel(val, info->reg.gpmc_ecc_config);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700989}
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000990
Vimal Singh67ce04b2009-05-12 13:47:03 -0700991/**
992 * omap_wait - wait until the command is done
993 * @mtd: MTD device structure
994 * @chip: NAND Chip structure
995 *
996 * Wait function is called during Program and erase operations and
997 * the way it is called from MTD layer, we should wait till the NAND
998 * chip is ready after the programming/erase operation has completed.
999 *
1000 * Erase can take up to 400ms and program up to 20ms according to
1001 * general NAND and SmartMedia specs
1002 */
1003static int omap_wait(struct mtd_info *mtd, struct nand_chip *chip)
1004{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +01001005 struct nand_chip *this = mtd_to_nand(mtd);
Boris BREZILLON4578ea92015-12-10 08:59:48 +01001006 struct omap_nand_info *info = mtd_to_omap(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001007 unsigned long timeo = jiffies;
Ivan Djelica9c465f2012-04-17 13:11:53 +02001008 int status, state = this->state;
Vimal Singh67ce04b2009-05-12 13:47:03 -07001009
1010 if (state == FL_ERASING)
Toan Pham4ff67722013-03-15 10:44:59 -07001011 timeo += msecs_to_jiffies(400);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001012 else
Toan Pham4ff67722013-03-15 10:44:59 -07001013 timeo += msecs_to_jiffies(20);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001014
Afzal Mohammed65b97cf2012-08-30 12:53:22 -07001015 writeb(NAND_CMD_STATUS & 0xFF, info->reg.gpmc_nand_command);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001016 while (time_before(jiffies, timeo)) {
Afzal Mohammed65b97cf2012-08-30 12:53:22 -07001017 status = readb(info->reg.gpmc_nand_data);
vimal singhc276aca2009-06-27 11:07:06 +05301018 if (status & NAND_STATUS_READY)
Vimal Singh67ce04b2009-05-12 13:47:03 -07001019 break;
vimal singhc276aca2009-06-27 11:07:06 +05301020 cond_resched();
Vimal Singh67ce04b2009-05-12 13:47:03 -07001021 }
Ivan Djelica9c465f2012-04-17 13:11:53 +02001022
Afzal Mohammed4ea1e4b2012-09-29 11:22:21 +05301023 status = readb(info->reg.gpmc_nand_data);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001024 return status;
1025}
1026
1027/**
Roger Quadros10f22ee2015-08-06 17:39:35 +03001028 * omap_dev_ready - checks the NAND Ready GPIO line
Vimal Singh67ce04b2009-05-12 13:47:03 -07001029 * @mtd: MTD device structure
Roger Quadros10f22ee2015-08-06 17:39:35 +03001030 *
1031 * Returns true if ready and false if busy.
Vimal Singh67ce04b2009-05-12 13:47:03 -07001032 */
1033static int omap_dev_ready(struct mtd_info *mtd)
1034{
Boris BREZILLON4578ea92015-12-10 08:59:48 +01001035 struct omap_nand_info *info = mtd_to_omap(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001036
Roger Quadros10f22ee2015-08-06 17:39:35 +03001037 return gpiod_get_value(info->ready_gpiod);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001038}
1039
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001040/**
Pekon Gupta7c977c32014-03-03 15:38:30 +05301041 * omap_enable_hwecc_bch - Program GPMC to perform BCH ECC calculation
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001042 * @mtd: MTD device structure
1043 * @mode: Read/Write mode
Philip Avinash62116e52013-01-04 13:26:51 +05301044 *
Nicholas Mc Guire0760e812015-02-04 12:24:06 -05001045 * When using BCH with SW correction (i.e. no ELM), sector size is set
1046 * to 512 bytes and we use BCH_WRAPMODE_6 wrapping mode
1047 * for both reading and writing with:
Philip Avinash62116e52013-01-04 13:26:51 +05301048 * eccsize0 = 0 (no additional protected byte in spare area)
1049 * eccsize1 = 32 (skip 32 nibbles = 16 bytes per sector in spare area)
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001050 */
Pekon Gupta7c977c32014-03-03 15:38:30 +05301051static void __maybe_unused omap_enable_hwecc_bch(struct mtd_info *mtd, int mode)
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001052{
Pekon Gupta16e69322014-03-03 15:38:32 +05301053 unsigned int bch_type;
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301054 unsigned int dev_width, nsectors;
Boris BREZILLON4578ea92015-12-10 08:59:48 +01001055 struct omap_nand_info *info = mtd_to_omap(mtd);
Pekon Guptac5957a32014-03-03 15:38:31 +05301056 enum omap_ecc ecc_opt = info->ecc_opt;
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +01001057 struct nand_chip *chip = mtd_to_nand(mtd);
Philip Avinash62116e52013-01-04 13:26:51 +05301058 u32 val, wr_mode;
1059 unsigned int ecc_size1, ecc_size0;
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001060
Pekon Guptac5957a32014-03-03 15:38:31 +05301061 /* GPMC configurations for calculating ECC */
1062 switch (ecc_opt) {
1063 case OMAP_ECC_BCH4_CODE_HW_DETECTION_SW:
Pekon Gupta16e69322014-03-03 15:38:32 +05301064 bch_type = 0;
1065 nsectors = 1;
Nicholas Mc Guire0760e812015-02-04 12:24:06 -05001066 wr_mode = BCH_WRAPMODE_6;
1067 ecc_size0 = BCH_ECC_SIZE0;
1068 ecc_size1 = BCH_ECC_SIZE1;
Pekon Guptac5957a32014-03-03 15:38:31 +05301069 break;
1070 case OMAP_ECC_BCH4_CODE_HW:
Pekon Gupta16e69322014-03-03 15:38:32 +05301071 bch_type = 0;
1072 nsectors = chip->ecc.steps;
Pekon Guptac5957a32014-03-03 15:38:31 +05301073 if (mode == NAND_ECC_READ) {
1074 wr_mode = BCH_WRAPMODE_1;
1075 ecc_size0 = BCH4R_ECC_SIZE0;
1076 ecc_size1 = BCH4R_ECC_SIZE1;
1077 } else {
1078 wr_mode = BCH_WRAPMODE_6;
1079 ecc_size0 = BCH_ECC_SIZE0;
1080 ecc_size1 = BCH_ECC_SIZE1;
1081 }
1082 break;
1083 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
Pekon Gupta16e69322014-03-03 15:38:32 +05301084 bch_type = 1;
1085 nsectors = 1;
Nicholas Mc Guire0760e812015-02-04 12:24:06 -05001086 wr_mode = BCH_WRAPMODE_6;
1087 ecc_size0 = BCH_ECC_SIZE0;
1088 ecc_size1 = BCH_ECC_SIZE1;
Pekon Guptac5957a32014-03-03 15:38:31 +05301089 break;
1090 case OMAP_ECC_BCH8_CODE_HW:
Pekon Gupta16e69322014-03-03 15:38:32 +05301091 bch_type = 1;
1092 nsectors = chip->ecc.steps;
Pekon Guptac5957a32014-03-03 15:38:31 +05301093 if (mode == NAND_ECC_READ) {
1094 wr_mode = BCH_WRAPMODE_1;
1095 ecc_size0 = BCH8R_ECC_SIZE0;
1096 ecc_size1 = BCH8R_ECC_SIZE1;
1097 } else {
1098 wr_mode = BCH_WRAPMODE_6;
1099 ecc_size0 = BCH_ECC_SIZE0;
1100 ecc_size1 = BCH_ECC_SIZE1;
1101 }
1102 break;
pekon gupta9748fff2014-03-24 16:50:05 +05301103 case OMAP_ECC_BCH16_CODE_HW:
1104 bch_type = 0x2;
1105 nsectors = chip->ecc.steps;
1106 if (mode == NAND_ECC_READ) {
1107 wr_mode = 0x01;
1108 ecc_size0 = 52; /* ECC bits in nibbles per sector */
1109 ecc_size1 = 0; /* non-ECC bits in nibbles per sector */
1110 } else {
1111 wr_mode = 0x01;
1112 ecc_size0 = 0; /* extra bits in nibbles per sector */
1113 ecc_size1 = 52; /* OOB bits in nibbles per sector */
1114 }
1115 break;
Pekon Guptac5957a32014-03-03 15:38:31 +05301116 default:
1117 return;
1118 }
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301119
1120 writel(ECC1, info->reg.gpmc_ecc_control);
1121
Philip Avinash62116e52013-01-04 13:26:51 +05301122 /* Configure ecc size for BCH */
1123 val = (ecc_size1 << ECCSIZE1_SHIFT) | (ecc_size0 << ECCSIZE0_SHIFT);
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301124 writel(val, info->reg.gpmc_ecc_size_config);
1125
Philip Avinash62116e52013-01-04 13:26:51 +05301126 dev_width = (chip->options & NAND_BUSWIDTH_16) ? 1 : 0;
1127
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301128 /* BCH configuration */
1129 val = ((1 << 16) | /* enable BCH */
Pekon Gupta16e69322014-03-03 15:38:32 +05301130 (bch_type << 12) | /* BCH4/BCH8/BCH16 */
Philip Avinash62116e52013-01-04 13:26:51 +05301131 (wr_mode << 8) | /* wrap mode */
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301132 (dev_width << 7) | /* bus width */
1133 (((nsectors-1) & 0x7) << 4) | /* number of sectors */
1134 (info->gpmc_cs << 1) | /* ECC CS */
1135 (0x1)); /* enable ECC */
1136
1137 writel(val, info->reg.gpmc_ecc_config);
1138
Philip Avinash62116e52013-01-04 13:26:51 +05301139 /* Clear ecc and enable bits */
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301140 writel(ECCCLEAR | ECC1, info->reg.gpmc_ecc_control);
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001141}
Pekon Gupta7c977c32014-03-03 15:38:30 +05301142
Pekon Gupta2c9f2362014-02-26 15:53:13 +05301143static u8 bch4_polynomial[] = {0x28, 0x13, 0xcc, 0x39, 0x96, 0xac, 0x7f};
Pekon Gupta7bcd1dc2014-02-26 15:53:14 +05301144static u8 bch8_polynomial[] = {0xef, 0x51, 0x2e, 0x09, 0xed, 0x93, 0x9a, 0xc2,
1145 0x97, 0x79, 0xe5, 0x24, 0xb5};
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001146
1147/**
Pekon Guptaa4c7ca02014-02-26 15:53:11 +05301148 * omap_calculate_ecc_bch - Generate bytes of ECC bytes
Philip Avinash62116e52013-01-04 13:26:51 +05301149 * @mtd: MTD device structure
1150 * @dat: The pointer to data on which ecc is computed
1151 * @ecc_code: The ecc_code buffer
1152 *
1153 * Support calculating of BCH4/8 ecc vectors for the page
1154 */
Pekon Guptaa4c7ca02014-02-26 15:53:11 +05301155static int __maybe_unused omap_calculate_ecc_bch(struct mtd_info *mtd,
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301156 const u_char *dat, u_char *ecc_calc)
Philip Avinash62116e52013-01-04 13:26:51 +05301157{
Boris BREZILLON4578ea92015-12-10 08:59:48 +01001158 struct omap_nand_info *info = mtd_to_omap(mtd);
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301159 int eccbytes = info->nand.ecc.bytes;
1160 struct gpmc_nand_regs *gpmc_regs = &info->reg;
1161 u8 *ecc_code;
Philip Avinash62116e52013-01-04 13:26:51 +05301162 unsigned long nsectors, bch_val1, bch_val2, bch_val3, bch_val4;
pekon gupta9748fff2014-03-24 16:50:05 +05301163 u32 val;
Ted Juan2913aae2014-05-28 22:33:06 +08001164 int i, j;
Philip Avinash62116e52013-01-04 13:26:51 +05301165
1166 nsectors = ((readl(info->reg.gpmc_ecc_config) >> 4) & 0x7) + 1;
Philip Avinash62116e52013-01-04 13:26:51 +05301167 for (i = 0; i < nsectors; i++) {
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301168 ecc_code = ecc_calc;
1169 switch (info->ecc_opt) {
Pekon Gupta7bcd1dc2014-02-26 15:53:14 +05301170 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301171 case OMAP_ECC_BCH8_CODE_HW:
1172 bch_val1 = readl(gpmc_regs->gpmc_bch_result0[i]);
1173 bch_val2 = readl(gpmc_regs->gpmc_bch_result1[i]);
1174 bch_val3 = readl(gpmc_regs->gpmc_bch_result2[i]);
1175 bch_val4 = readl(gpmc_regs->gpmc_bch_result3[i]);
Philip Avinash62116e52013-01-04 13:26:51 +05301176 *ecc_code++ = (bch_val4 & 0xFF);
1177 *ecc_code++ = ((bch_val3 >> 24) & 0xFF);
1178 *ecc_code++ = ((bch_val3 >> 16) & 0xFF);
1179 *ecc_code++ = ((bch_val3 >> 8) & 0xFF);
1180 *ecc_code++ = (bch_val3 & 0xFF);
1181 *ecc_code++ = ((bch_val2 >> 24) & 0xFF);
1182 *ecc_code++ = ((bch_val2 >> 16) & 0xFF);
1183 *ecc_code++ = ((bch_val2 >> 8) & 0xFF);
1184 *ecc_code++ = (bch_val2 & 0xFF);
1185 *ecc_code++ = ((bch_val1 >> 24) & 0xFF);
1186 *ecc_code++ = ((bch_val1 >> 16) & 0xFF);
1187 *ecc_code++ = ((bch_val1 >> 8) & 0xFF);
1188 *ecc_code++ = (bch_val1 & 0xFF);
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301189 break;
Pekon Gupta2c9f2362014-02-26 15:53:13 +05301190 case OMAP_ECC_BCH4_CODE_HW_DETECTION_SW:
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301191 case OMAP_ECC_BCH4_CODE_HW:
1192 bch_val1 = readl(gpmc_regs->gpmc_bch_result0[i]);
1193 bch_val2 = readl(gpmc_regs->gpmc_bch_result1[i]);
Philip Avinash62116e52013-01-04 13:26:51 +05301194 *ecc_code++ = ((bch_val2 >> 12) & 0xFF);
1195 *ecc_code++ = ((bch_val2 >> 4) & 0xFF);
1196 *ecc_code++ = ((bch_val2 & 0xF) << 4) |
1197 ((bch_val1 >> 28) & 0xF);
1198 *ecc_code++ = ((bch_val1 >> 20) & 0xFF);
1199 *ecc_code++ = ((bch_val1 >> 12) & 0xFF);
1200 *ecc_code++ = ((bch_val1 >> 4) & 0xFF);
1201 *ecc_code++ = ((bch_val1 & 0xF) << 4);
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301202 break;
pekon gupta9748fff2014-03-24 16:50:05 +05301203 case OMAP_ECC_BCH16_CODE_HW:
1204 val = readl(gpmc_regs->gpmc_bch_result6[i]);
1205 ecc_code[0] = ((val >> 8) & 0xFF);
1206 ecc_code[1] = ((val >> 0) & 0xFF);
1207 val = readl(gpmc_regs->gpmc_bch_result5[i]);
1208 ecc_code[2] = ((val >> 24) & 0xFF);
1209 ecc_code[3] = ((val >> 16) & 0xFF);
1210 ecc_code[4] = ((val >> 8) & 0xFF);
1211 ecc_code[5] = ((val >> 0) & 0xFF);
1212 val = readl(gpmc_regs->gpmc_bch_result4[i]);
1213 ecc_code[6] = ((val >> 24) & 0xFF);
1214 ecc_code[7] = ((val >> 16) & 0xFF);
1215 ecc_code[8] = ((val >> 8) & 0xFF);
1216 ecc_code[9] = ((val >> 0) & 0xFF);
1217 val = readl(gpmc_regs->gpmc_bch_result3[i]);
1218 ecc_code[10] = ((val >> 24) & 0xFF);
1219 ecc_code[11] = ((val >> 16) & 0xFF);
1220 ecc_code[12] = ((val >> 8) & 0xFF);
1221 ecc_code[13] = ((val >> 0) & 0xFF);
1222 val = readl(gpmc_regs->gpmc_bch_result2[i]);
1223 ecc_code[14] = ((val >> 24) & 0xFF);
1224 ecc_code[15] = ((val >> 16) & 0xFF);
1225 ecc_code[16] = ((val >> 8) & 0xFF);
1226 ecc_code[17] = ((val >> 0) & 0xFF);
1227 val = readl(gpmc_regs->gpmc_bch_result1[i]);
1228 ecc_code[18] = ((val >> 24) & 0xFF);
1229 ecc_code[19] = ((val >> 16) & 0xFF);
1230 ecc_code[20] = ((val >> 8) & 0xFF);
1231 ecc_code[21] = ((val >> 0) & 0xFF);
1232 val = readl(gpmc_regs->gpmc_bch_result0[i]);
1233 ecc_code[22] = ((val >> 24) & 0xFF);
1234 ecc_code[23] = ((val >> 16) & 0xFF);
1235 ecc_code[24] = ((val >> 8) & 0xFF);
1236 ecc_code[25] = ((val >> 0) & 0xFF);
1237 break;
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301238 default:
1239 return -EINVAL;
Philip Avinash62116e52013-01-04 13:26:51 +05301240 }
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301241
1242 /* ECC scheme specific syndrome customizations */
1243 switch (info->ecc_opt) {
Pekon Gupta2c9f2362014-02-26 15:53:13 +05301244 case OMAP_ECC_BCH4_CODE_HW_DETECTION_SW:
1245 /* Add constant polynomial to remainder, so that
1246 * ECC of blank pages results in 0x0 on reading back */
Ted Juan2913aae2014-05-28 22:33:06 +08001247 for (j = 0; j < eccbytes; j++)
1248 ecc_calc[j] ^= bch4_polynomial[j];
Pekon Gupta2c9f2362014-02-26 15:53:13 +05301249 break;
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301250 case OMAP_ECC_BCH4_CODE_HW:
1251 /* Set 8th ECC byte as 0x0 for ROM compatibility */
1252 ecc_calc[eccbytes - 1] = 0x0;
1253 break;
Pekon Gupta7bcd1dc2014-02-26 15:53:14 +05301254 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
1255 /* Add constant polynomial to remainder, so that
1256 * ECC of blank pages results in 0x0 on reading back */
Ted Juan2913aae2014-05-28 22:33:06 +08001257 for (j = 0; j < eccbytes; j++)
1258 ecc_calc[j] ^= bch8_polynomial[j];
Pekon Gupta7bcd1dc2014-02-26 15:53:14 +05301259 break;
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301260 case OMAP_ECC_BCH8_CODE_HW:
1261 /* Set 14th ECC byte as 0x0 for ROM compatibility */
1262 ecc_calc[eccbytes - 1] = 0x0;
1263 break;
pekon gupta9748fff2014-03-24 16:50:05 +05301264 case OMAP_ECC_BCH16_CODE_HW:
1265 break;
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301266 default:
1267 return -EINVAL;
1268 }
1269
1270 ecc_calc += eccbytes;
Philip Avinash62116e52013-01-04 13:26:51 +05301271 }
1272
1273 return 0;
1274}
1275
1276/**
1277 * erased_sector_bitflips - count bit flips
1278 * @data: data sector buffer
1279 * @oob: oob buffer
1280 * @info: omap_nand_info
1281 *
1282 * Check the bit flips in erased page falls below correctable level.
1283 * If falls below, report the page as erased with correctable bit
1284 * flip, else report as uncorrectable page.
1285 */
1286static int erased_sector_bitflips(u_char *data, u_char *oob,
1287 struct omap_nand_info *info)
1288{
1289 int flip_bits = 0, i;
1290
1291 for (i = 0; i < info->nand.ecc.size; i++) {
1292 flip_bits += hweight8(~data[i]);
1293 if (flip_bits > info->nand.ecc.strength)
1294 return 0;
1295 }
1296
1297 for (i = 0; i < info->nand.ecc.bytes - 1; i++) {
1298 flip_bits += hweight8(~oob[i]);
1299 if (flip_bits > info->nand.ecc.strength)
1300 return 0;
1301 }
1302
1303 /*
1304 * Bit flips falls in correctable level.
1305 * Fill data area with 0xFF
1306 */
1307 if (flip_bits) {
1308 memset(data, 0xFF, info->nand.ecc.size);
1309 memset(oob, 0xFF, info->nand.ecc.bytes);
1310 }
1311
1312 return flip_bits;
1313}
1314
1315/**
1316 * omap_elm_correct_data - corrects page data area in case error reported
1317 * @mtd: MTD device structure
1318 * @data: page data
1319 * @read_ecc: ecc read from nand flash
1320 * @calc_ecc: ecc read from HW ECC registers
1321 *
1322 * Calculated ecc vector reported as zero in case of non-error pages.
Pekon Gupta78f43c52014-03-18 18:56:44 +05301323 * In case of non-zero ecc vector, first filter out erased-pages, and
1324 * then process data via ELM to detect bit-flips.
Philip Avinash62116e52013-01-04 13:26:51 +05301325 */
1326static int omap_elm_correct_data(struct mtd_info *mtd, u_char *data,
1327 u_char *read_ecc, u_char *calc_ecc)
1328{
Boris BREZILLON4578ea92015-12-10 08:59:48 +01001329 struct omap_nand_info *info = mtd_to_omap(mtd);
Pekon Guptade0a4d62014-03-18 18:56:43 +05301330 struct nand_ecc_ctrl *ecc = &info->nand.ecc;
Philip Avinash62116e52013-01-04 13:26:51 +05301331 int eccsteps = info->nand.ecc.steps;
1332 int i , j, stat = 0;
Pekon Guptade0a4d62014-03-18 18:56:43 +05301333 int eccflag, actual_eccbytes;
Philip Avinash62116e52013-01-04 13:26:51 +05301334 struct elm_errorvec err_vec[ERROR_VECTOR_MAX];
1335 u_char *ecc_vec = calc_ecc;
1336 u_char *spare_ecc = read_ecc;
1337 u_char *erased_ecc_vec;
Pekon Gupta78f43c52014-03-18 18:56:44 +05301338 u_char *buf;
1339 int bitflip_count;
Philip Avinash62116e52013-01-04 13:26:51 +05301340 bool is_error_reported = false;
Pekon Guptab08e1f62014-03-18 18:56:45 +05301341 u32 bit_pos, byte_pos, error_max, pos;
Pekon Gupta13fbe062014-03-18 18:56:46 +05301342 int err;
Philip Avinash62116e52013-01-04 13:26:51 +05301343
Pekon Guptade0a4d62014-03-18 18:56:43 +05301344 switch (info->ecc_opt) {
1345 case OMAP_ECC_BCH4_CODE_HW:
1346 /* omit 7th ECC byte reserved for ROM code compatibility */
1347 actual_eccbytes = ecc->bytes - 1;
Pekon Gupta78f43c52014-03-18 18:56:44 +05301348 erased_ecc_vec = bch4_vector;
Pekon Guptade0a4d62014-03-18 18:56:43 +05301349 break;
1350 case OMAP_ECC_BCH8_CODE_HW:
1351 /* omit 14th ECC byte reserved for ROM code compatibility */
1352 actual_eccbytes = ecc->bytes - 1;
Pekon Gupta78f43c52014-03-18 18:56:44 +05301353 erased_ecc_vec = bch8_vector;
Pekon Guptade0a4d62014-03-18 18:56:43 +05301354 break;
pekon gupta9748fff2014-03-24 16:50:05 +05301355 case OMAP_ECC_BCH16_CODE_HW:
1356 actual_eccbytes = ecc->bytes;
1357 erased_ecc_vec = bch16_vector;
1358 break;
Pekon Guptade0a4d62014-03-18 18:56:43 +05301359 default:
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001360 dev_err(&info->pdev->dev, "invalid driver configuration\n");
Pekon Guptade0a4d62014-03-18 18:56:43 +05301361 return -EINVAL;
1362 }
1363
Philip Avinash62116e52013-01-04 13:26:51 +05301364 /* Initialize elm error vector to zero */
1365 memset(err_vec, 0, sizeof(err_vec));
1366
Philip Avinash62116e52013-01-04 13:26:51 +05301367 for (i = 0; i < eccsteps ; i++) {
1368 eccflag = 0; /* initialize eccflag */
1369
1370 /*
1371 * Check any error reported,
1372 * In case of error, non zero ecc reported.
1373 */
Pekon Guptade0a4d62014-03-18 18:56:43 +05301374 for (j = 0; j < actual_eccbytes; j++) {
Philip Avinash62116e52013-01-04 13:26:51 +05301375 if (calc_ecc[j] != 0) {
1376 eccflag = 1; /* non zero ecc, error present */
1377 break;
1378 }
1379 }
1380
1381 if (eccflag == 1) {
Pekon Gupta78f43c52014-03-18 18:56:44 +05301382 if (memcmp(calc_ecc, erased_ecc_vec,
1383 actual_eccbytes) == 0) {
Philip Avinash62116e52013-01-04 13:26:51 +05301384 /*
Pekon Gupta78f43c52014-03-18 18:56:44 +05301385 * calc_ecc[] matches pattern for ECC(all 0xff)
1386 * so this is definitely an erased-page
Philip Avinash62116e52013-01-04 13:26:51 +05301387 */
Philip Avinash62116e52013-01-04 13:26:51 +05301388 } else {
Pekon Gupta78f43c52014-03-18 18:56:44 +05301389 buf = &data[info->nand.ecc.size * i];
1390 /*
1391 * count number of 0-bits in read_buf.
1392 * This check can be removed once a similar
1393 * check is introduced in generic NAND driver
1394 */
1395 bitflip_count = erased_sector_bitflips(
1396 buf, read_ecc, info);
1397 if (bitflip_count) {
1398 /*
1399 * number of 0-bits within ECC limits
1400 * So this may be an erased-page
1401 */
1402 stat += bitflip_count;
1403 } else {
1404 /*
1405 * Too many 0-bits. It may be a
1406 * - programmed-page, OR
1407 * - erased-page with many bit-flips
1408 * So this page requires check by ELM
1409 */
1410 err_vec[i].error_reported = true;
1411 is_error_reported = true;
Philip Avinash62116e52013-01-04 13:26:51 +05301412 }
1413 }
1414 }
1415
1416 /* Update the ecc vector */
Pekon Guptade0a4d62014-03-18 18:56:43 +05301417 calc_ecc += ecc->bytes;
1418 read_ecc += ecc->bytes;
Philip Avinash62116e52013-01-04 13:26:51 +05301419 }
1420
1421 /* Check if any error reported */
1422 if (!is_error_reported)
pekon guptaf306e8c2014-03-20 18:49:58 +05301423 return stat;
Philip Avinash62116e52013-01-04 13:26:51 +05301424
1425 /* Decode BCH error using ELM module */
1426 elm_decode_bch_error_page(info->elm_dev, ecc_vec, err_vec);
1427
Pekon Gupta13fbe062014-03-18 18:56:46 +05301428 err = 0;
Philip Avinash62116e52013-01-04 13:26:51 +05301429 for (i = 0; i < eccsteps; i++) {
Pekon Gupta13fbe062014-03-18 18:56:46 +05301430 if (err_vec[i].error_uncorrectable) {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001431 dev_err(&info->pdev->dev,
1432 "uncorrectable bit-flips found\n");
Pekon Gupta13fbe062014-03-18 18:56:46 +05301433 err = -EBADMSG;
1434 } else if (err_vec[i].error_reported) {
Philip Avinash62116e52013-01-04 13:26:51 +05301435 for (j = 0; j < err_vec[i].error_count; j++) {
Pekon Guptab08e1f62014-03-18 18:56:45 +05301436 switch (info->ecc_opt) {
1437 case OMAP_ECC_BCH4_CODE_HW:
1438 /* Add 4 bits to take care of padding */
Philip Avinash62116e52013-01-04 13:26:51 +05301439 pos = err_vec[i].error_loc[j] +
1440 BCH4_BIT_PAD;
Pekon Guptab08e1f62014-03-18 18:56:45 +05301441 break;
1442 case OMAP_ECC_BCH8_CODE_HW:
pekon gupta9748fff2014-03-24 16:50:05 +05301443 case OMAP_ECC_BCH16_CODE_HW:
Pekon Guptab08e1f62014-03-18 18:56:45 +05301444 pos = err_vec[i].error_loc[j];
1445 break;
1446 default:
1447 return -EINVAL;
1448 }
1449 error_max = (ecc->size + actual_eccbytes) * 8;
Philip Avinash62116e52013-01-04 13:26:51 +05301450 /* Calculate bit position of error */
1451 bit_pos = pos % 8;
1452
1453 /* Calculate byte position of error */
1454 byte_pos = (error_max - pos - 1) / 8;
1455
1456 if (pos < error_max) {
Pekon Gupta13fbe062014-03-18 18:56:46 +05301457 if (byte_pos < 512) {
1458 pr_debug("bitflip@dat[%d]=%x\n",
1459 byte_pos, data[byte_pos]);
Philip Avinash62116e52013-01-04 13:26:51 +05301460 data[byte_pos] ^= 1 << bit_pos;
Pekon Gupta13fbe062014-03-18 18:56:46 +05301461 } else {
1462 pr_debug("bitflip@oob[%d]=%x\n",
1463 (byte_pos - 512),
1464 spare_ecc[byte_pos - 512]);
Philip Avinash62116e52013-01-04 13:26:51 +05301465 spare_ecc[byte_pos - 512] ^=
1466 1 << bit_pos;
Pekon Gupta13fbe062014-03-18 18:56:46 +05301467 }
1468 } else {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001469 dev_err(&info->pdev->dev,
1470 "invalid bit-flip @ %d:%d\n",
1471 byte_pos, bit_pos);
Pekon Gupta13fbe062014-03-18 18:56:46 +05301472 err = -EBADMSG;
Philip Avinash62116e52013-01-04 13:26:51 +05301473 }
Philip Avinash62116e52013-01-04 13:26:51 +05301474 }
1475 }
1476
1477 /* Update number of correctable errors */
1478 stat += err_vec[i].error_count;
1479
1480 /* Update page data with sector size */
Pekon Guptab08e1f62014-03-18 18:56:45 +05301481 data += ecc->size;
Pekon Guptade0a4d62014-03-18 18:56:43 +05301482 spare_ecc += ecc->bytes;
Philip Avinash62116e52013-01-04 13:26:51 +05301483 }
1484
Pekon Gupta13fbe062014-03-18 18:56:46 +05301485 return (err) ? err : stat;
Philip Avinash62116e52013-01-04 13:26:51 +05301486}
1487
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001488/**
Philip Avinash62116e52013-01-04 13:26:51 +05301489 * omap_write_page_bch - BCH ecc based write page function for entire page
1490 * @mtd: mtd info structure
1491 * @chip: nand chip info structure
1492 * @buf: data buffer
1493 * @oob_required: must write chip->oob_poi to OOB
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02001494 * @page: page
Philip Avinash62116e52013-01-04 13:26:51 +05301495 *
1496 * Custom write page method evolved to support multi sector writing in one shot
1497 */
1498static int omap_write_page_bch(struct mtd_info *mtd, struct nand_chip *chip,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02001499 const uint8_t *buf, int oob_required, int page)
Philip Avinash62116e52013-01-04 13:26:51 +05301500{
1501 int i;
1502 uint8_t *ecc_calc = chip->buffers->ecccalc;
1503 uint32_t *eccpos = chip->ecc.layout->eccpos;
1504
1505 /* Enable GPMC ecc engine */
1506 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
1507
1508 /* Write data */
1509 chip->write_buf(mtd, buf, mtd->writesize);
1510
1511 /* Update ecc vector from GPMC result registers */
1512 chip->ecc.calculate(mtd, buf, &ecc_calc[0]);
1513
1514 for (i = 0; i < chip->ecc.total; i++)
1515 chip->oob_poi[eccpos[i]] = ecc_calc[i];
1516
1517 /* Write ecc vector to OOB area */
1518 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
1519 return 0;
1520}
1521
1522/**
1523 * omap_read_page_bch - BCH ecc based page read function for entire page
1524 * @mtd: mtd info structure
1525 * @chip: nand chip info structure
1526 * @buf: buffer to store read data
1527 * @oob_required: caller requires OOB data read to chip->oob_poi
1528 * @page: page number to read
1529 *
1530 * For BCH ecc scheme, GPMC used for syndrome calculation and ELM module
1531 * used for error correction.
1532 * Custom method evolved to support ELM error correction & multi sector
1533 * reading. On reading page data area is read along with OOB data with
1534 * ecc engine enabled. ecc vector updated after read of OOB data.
1535 * For non error pages ecc vector reported as zero.
1536 */
1537static int omap_read_page_bch(struct mtd_info *mtd, struct nand_chip *chip,
1538 uint8_t *buf, int oob_required, int page)
1539{
1540 uint8_t *ecc_calc = chip->buffers->ecccalc;
1541 uint8_t *ecc_code = chip->buffers->ecccode;
1542 uint32_t *eccpos = chip->ecc.layout->eccpos;
1543 uint8_t *oob = &chip->oob_poi[eccpos[0]];
1544 uint32_t oob_pos = mtd->writesize + chip->ecc.layout->eccpos[0];
1545 int stat;
1546 unsigned int max_bitflips = 0;
1547
1548 /* Enable GPMC ecc engine */
1549 chip->ecc.hwctl(mtd, NAND_ECC_READ);
1550
1551 /* Read data */
1552 chip->read_buf(mtd, buf, mtd->writesize);
1553
1554 /* Read oob bytes */
1555 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, oob_pos, -1);
1556 chip->read_buf(mtd, oob, chip->ecc.total);
1557
1558 /* Calculate ecc bytes */
1559 chip->ecc.calculate(mtd, buf, ecc_calc);
1560
1561 memcpy(ecc_code, &chip->oob_poi[eccpos[0]], chip->ecc.total);
1562
1563 stat = chip->ecc.correct(mtd, buf, ecc_code, ecc_calc);
1564
1565 if (stat < 0) {
1566 mtd->ecc_stats.failed++;
1567 } else {
1568 mtd->ecc_stats.corrected += stat;
1569 max_bitflips = max_t(unsigned int, max_bitflips, stat);
1570 }
1571
1572 return max_bitflips;
1573}
1574
1575/**
Pekon Guptaa919e512013-10-24 18:20:21 +05301576 * is_elm_present - checks for presence of ELM module by scanning DT nodes
1577 * @omap_nand_info: NAND device structure containing platform data
Pekon Guptaa919e512013-10-24 18:20:21 +05301578 */
Ezequiel García93af53b2014-09-20 17:53:12 +01001579static bool is_elm_present(struct omap_nand_info *info,
1580 struct device_node *elm_node)
Pekon Guptaa919e512013-10-24 18:20:21 +05301581{
1582 struct platform_device *pdev;
Ezequiel García93af53b2014-09-20 17:53:12 +01001583
Pekon Guptaa919e512013-10-24 18:20:21 +05301584 /* check whether elm-id is passed via DT */
1585 if (!elm_node) {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001586 dev_err(&info->pdev->dev, "ELM devicetree node not found\n");
Ezequiel García93af53b2014-09-20 17:53:12 +01001587 return false;
Pekon Guptaa919e512013-10-24 18:20:21 +05301588 }
1589 pdev = of_find_device_by_node(elm_node);
1590 /* check whether ELM device is registered */
1591 if (!pdev) {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001592 dev_err(&info->pdev->dev, "ELM device not found\n");
Ezequiel García93af53b2014-09-20 17:53:12 +01001593 return false;
Pekon Guptaa919e512013-10-24 18:20:21 +05301594 }
1595 /* ELM module available, now configure it */
1596 info->elm_dev = &pdev->dev;
Ezequiel García93af53b2014-09-20 17:53:12 +01001597 return true;
Pekon Guptaa919e512013-10-24 18:20:21 +05301598}
Ezequiel García93af53b2014-09-20 17:53:12 +01001599
1600static bool omap2_nand_ecc_check(struct omap_nand_info *info,
1601 struct omap_nand_platform_data *pdata)
1602{
1603 bool ecc_needs_bch, ecc_needs_omap_bch, ecc_needs_elm;
1604
1605 switch (info->ecc_opt) {
1606 case OMAP_ECC_BCH4_CODE_HW_DETECTION_SW:
1607 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
1608 ecc_needs_omap_bch = false;
1609 ecc_needs_bch = true;
1610 ecc_needs_elm = false;
1611 break;
1612 case OMAP_ECC_BCH4_CODE_HW:
1613 case OMAP_ECC_BCH8_CODE_HW:
1614 case OMAP_ECC_BCH16_CODE_HW:
1615 ecc_needs_omap_bch = true;
1616 ecc_needs_bch = false;
1617 ecc_needs_elm = true;
1618 break;
1619 default:
1620 ecc_needs_omap_bch = false;
1621 ecc_needs_bch = false;
1622 ecc_needs_elm = false;
1623 break;
1624 }
1625
1626 if (ecc_needs_bch && !IS_ENABLED(CONFIG_MTD_NAND_ECC_BCH)) {
1627 dev_err(&info->pdev->dev,
1628 "CONFIG_MTD_NAND_ECC_BCH not enabled\n");
1629 return false;
1630 }
1631 if (ecc_needs_omap_bch && !IS_ENABLED(CONFIG_MTD_NAND_OMAP_BCH)) {
1632 dev_err(&info->pdev->dev,
1633 "CONFIG_MTD_NAND_OMAP_BCH not enabled\n");
1634 return false;
1635 }
Roger Quadros01b95fc2014-05-20 22:29:28 +03001636 if (ecc_needs_elm && !is_elm_present(info, info->elm_of_node)) {
Ezequiel García93af53b2014-09-20 17:53:12 +01001637 dev_err(&info->pdev->dev, "ELM not available\n");
1638 return false;
1639 }
1640
1641 return true;
1642}
Pekon Guptaa919e512013-10-24 18:20:21 +05301643
Roger Quadrosc9711ec2014-05-21 07:29:03 +03001644static const char * const nand_xfer_types[] = {
1645 [NAND_OMAP_PREFETCH_POLLED] = "prefetch-polled",
1646 [NAND_OMAP_POLLED] = "polled",
1647 [NAND_OMAP_PREFETCH_DMA] = "prefetch-dma",
1648 [NAND_OMAP_PREFETCH_IRQ] = "prefetch-irq",
1649};
1650
1651static int omap_get_dt_info(struct device *dev, struct omap_nand_info *info)
1652{
1653 struct device_node *child = dev->of_node;
1654 int i;
1655 const char *s;
1656 u32 cs;
1657
1658 if (of_property_read_u32(child, "reg", &cs) < 0) {
1659 dev_err(dev, "reg not found in DT\n");
1660 return -EINVAL;
1661 }
1662
1663 info->gpmc_cs = cs;
1664
1665 /* detect availability of ELM module. Won't be present pre-OMAP4 */
1666 info->elm_of_node = of_parse_phandle(child, "ti,elm-id", 0);
1667 if (!info->elm_of_node)
1668 dev_dbg(dev, "ti,elm-id not in DT\n");
1669
1670 /* select ecc-scheme for NAND */
1671 if (of_property_read_string(child, "ti,nand-ecc-opt", &s)) {
1672 dev_err(dev, "ti,nand-ecc-opt not found\n");
1673 return -EINVAL;
1674 }
1675
1676 if (!strcmp(s, "sw")) {
1677 info->ecc_opt = OMAP_ECC_HAM1_CODE_SW;
1678 } else if (!strcmp(s, "ham1") ||
1679 !strcmp(s, "hw") || !strcmp(s, "hw-romcode")) {
1680 info->ecc_opt = OMAP_ECC_HAM1_CODE_HW;
1681 } else if (!strcmp(s, "bch4")) {
1682 if (info->elm_of_node)
1683 info->ecc_opt = OMAP_ECC_BCH4_CODE_HW;
1684 else
1685 info->ecc_opt = OMAP_ECC_BCH4_CODE_HW_DETECTION_SW;
1686 } else if (!strcmp(s, "bch8")) {
1687 if (info->elm_of_node)
1688 info->ecc_opt = OMAP_ECC_BCH8_CODE_HW;
1689 else
1690 info->ecc_opt = OMAP_ECC_BCH8_CODE_HW_DETECTION_SW;
1691 } else if (!strcmp(s, "bch16")) {
1692 info->ecc_opt = OMAP_ECC_BCH16_CODE_HW;
1693 } else {
1694 dev_err(dev, "unrecognized value for ti,nand-ecc-opt\n");
1695 return -EINVAL;
1696 }
1697
1698 /* select data transfer mode */
1699 if (!of_property_read_string(child, "ti,nand-xfer-type", &s)) {
1700 for (i = 0; i < ARRAY_SIZE(nand_xfer_types); i++) {
1701 if (!strcasecmp(s, nand_xfer_types[i])) {
1702 info->xfer_type = i;
Boris Brezillonf6798882016-04-19 20:29:58 +02001703 return 0;
Roger Quadrosc9711ec2014-05-21 07:29:03 +03001704 }
1705 }
1706
1707 dev_err(dev, "unrecognized value for ti,nand-xfer-type\n");
1708 return -EINVAL;
1709 }
1710
Roger Quadrosc9711ec2014-05-21 07:29:03 +03001711 return 0;
1712}
1713
Bill Pemberton06f25512012-11-19 13:23:07 -05001714static int omap_nand_probe(struct platform_device *pdev)
Vimal Singh67ce04b2009-05-12 13:47:03 -07001715{
1716 struct omap_nand_info *info;
Roger Quadrosc9711ec2014-05-21 07:29:03 +03001717 struct omap_nand_platform_data *pdata = NULL;
Pekon Gupta633deb52013-10-24 18:20:19 +05301718 struct mtd_info *mtd;
1719 struct nand_chip *nand_chip;
Pekon Guptab491da72013-10-24 18:20:22 +05301720 struct nand_ecclayout *ecclayout;
Vimal Singh67ce04b2009-05-12 13:47:03 -07001721 int err;
Pekon Guptab491da72013-10-24 18:20:22 +05301722 int i;
Pekon Gupta633deb52013-10-24 18:20:19 +05301723 dma_cap_mask_t mask;
1724 unsigned sig;
Pekon Guptaeae39cb2014-02-17 13:11:23 +05301725 unsigned oob_index;
Afzal Mohammed9c4c2f82012-08-30 12:53:23 -07001726 struct resource *res;
Roger Quadrosc9711ec2014-05-21 07:29:03 +03001727 struct device *dev = &pdev->dev;
Vimal Singh67ce04b2009-05-12 13:47:03 -07001728
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301729 info = devm_kzalloc(&pdev->dev, sizeof(struct omap_nand_info),
1730 GFP_KERNEL);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001731 if (!info)
1732 return -ENOMEM;
1733
Roger Quadrosc9711ec2014-05-21 07:29:03 +03001734 info->pdev = pdev;
Vimal Singh67ce04b2009-05-12 13:47:03 -07001735
Roger Quadrosc9711ec2014-05-21 07:29:03 +03001736 if (dev->of_node) {
1737 if (omap_get_dt_info(dev, info))
1738 return -EINVAL;
1739 } else {
1740 pdata = dev_get_platdata(&pdev->dev);
1741 if (!pdata) {
1742 dev_err(&pdev->dev, "platform data missing\n");
1743 return -EINVAL;
1744 }
1745
1746 info->gpmc_cs = pdata->cs;
1747 info->reg = pdata->reg;
1748 info->ecc_opt = pdata->ecc_opt;
Roger Quadros10f22ee2015-08-06 17:39:35 +03001749 if (pdata->dev_ready)
1750 dev_info(&pdev->dev, "pdata->dev_ready is deprecated\n");
1751
Roger Quadrosc9711ec2014-05-21 07:29:03 +03001752 info->xfer_type = pdata->xfer_type;
1753 info->devsize = pdata->devsize;
1754 info->elm_of_node = pdata->elm_of_node;
1755 info->flash_bbt = pdata->flash_bbt;
1756 }
1757
1758 platform_set_drvdata(pdev, info);
Roger Quadrosc509aef2015-08-05 14:01:50 +03001759 info->ops = gpmc_omap_get_nand_ops(&info->reg, info->gpmc_cs);
1760 if (!info->ops) {
1761 dev_err(&pdev->dev, "Failed to get GPMC->NAND interface\n");
1762 return -ENODEV;
1763 }
Roger Quadros01b95fc2014-05-20 22:29:28 +03001764
Boris BREZILLON432420c2015-12-10 09:00:16 +01001765 nand_chip = &info->nand;
1766 mtd = nand_to_mtd(nand_chip);
Frans Klaver853f1c52015-06-10 22:38:57 +02001767 mtd->dev.parent = &pdev->dev;
Pekon Gupta32d42a82013-10-24 18:20:23 +05301768 nand_chip->ecc.priv = NULL;
Roger Quadrosc9711ec2014-05-21 07:29:03 +03001769 nand_set_flash_node(nand_chip, dev->of_node);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001770
Afzal Mohammed9c4c2f82012-08-30 12:53:23 -07001771 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Jingoo Han00d09892014-02-12 11:34:37 +09001772 nand_chip->IO_ADDR_R = devm_ioremap_resource(&pdev->dev, res);
1773 if (IS_ERR(nand_chip->IO_ADDR_R))
1774 return PTR_ERR(nand_chip->IO_ADDR_R);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001775
Afzal Mohammed9c4c2f82012-08-30 12:53:23 -07001776 info->phys_base = res->start;
vimal singh59e9c5a2009-07-13 16:26:24 +05301777
Rostislav Lisovy1dc338e2014-10-29 11:10:59 +01001778 nand_chip->controller = &omap_gpmc_controller;
Vimal Singh67ce04b2009-05-12 13:47:03 -07001779
Pekon Gupta633deb52013-10-24 18:20:19 +05301780 nand_chip->IO_ADDR_W = nand_chip->IO_ADDR_R;
1781 nand_chip->cmd_ctrl = omap_hwcontrol;
Vimal Singh67ce04b2009-05-12 13:47:03 -07001782
Roger Quadros10f22ee2015-08-06 17:39:35 +03001783 info->ready_gpiod = devm_gpiod_get_optional(&pdev->dev, "rb",
1784 GPIOD_IN);
1785 if (IS_ERR(info->ready_gpiod)) {
1786 dev_err(dev, "failed to get ready gpio\n");
1787 return PTR_ERR(info->ready_gpiod);
1788 }
1789
Vimal Singh67ce04b2009-05-12 13:47:03 -07001790 /*
1791 * If RDY/BSY line is connected to OMAP then use the omap ready
Peter Meerwald4cacbe22012-07-19 13:21:04 +02001792 * function and the generic nand_wait function which reads the status
1793 * register after monitoring the RDY/BSY line. Otherwise use a standard
Vimal Singh67ce04b2009-05-12 13:47:03 -07001794 * chip delay which is slightly more than tR (AC Timing) of the NAND
1795 * device and read status register until you get a failure or success
1796 */
Roger Quadros10f22ee2015-08-06 17:39:35 +03001797 if (info->ready_gpiod) {
Pekon Gupta633deb52013-10-24 18:20:19 +05301798 nand_chip->dev_ready = omap_dev_ready;
1799 nand_chip->chip_delay = 0;
Vimal Singh67ce04b2009-05-12 13:47:03 -07001800 } else {
Pekon Gupta633deb52013-10-24 18:20:19 +05301801 nand_chip->waitfunc = omap_wait;
1802 nand_chip->chip_delay = 50;
Vimal Singh67ce04b2009-05-12 13:47:03 -07001803 }
1804
Roger Quadrosc9711ec2014-05-21 07:29:03 +03001805 if (info->flash_bbt)
Boris Brezillonf6798882016-04-19 20:29:58 +02001806 nand_chip->bbt_options |= NAND_BBT_USE_FLASH;
Ezequiel Garcíafef775c2014-09-11 12:02:08 -03001807
Pekon Guptaf18befb2013-10-24 18:20:20 +05301808 /* scan NAND device connected to chip controller */
Roger Quadros01b95fc2014-05-20 22:29:28 +03001809 nand_chip->options |= info->devsize & NAND_BUSWIDTH_16;
Pekon Guptaf18befb2013-10-24 18:20:20 +05301810 if (nand_scan_ident(mtd, 1, NULL)) {
Roger Quadros01b95fc2014-05-20 22:29:28 +03001811 dev_err(&info->pdev->dev,
1812 "scan failed, may be bus-width mismatch\n");
Pekon Guptaf18befb2013-10-24 18:20:20 +05301813 err = -ENXIO;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301814 goto return_error;
Pekon Guptaf18befb2013-10-24 18:20:20 +05301815 }
1816
Boris Brezillonf6798882016-04-19 20:29:58 +02001817 if (nand_chip->bbt_options & NAND_BBT_USE_FLASH)
1818 nand_chip->bbt_options |= NAND_BBT_NO_OOB;
1819 else
1820 nand_chip->options |= NAND_SKIP_BBTSCAN;
1821
Pekon Guptaf18befb2013-10-24 18:20:20 +05301822 /* re-populate low-level callbacks based on xfer modes */
Roger Quadros01b95fc2014-05-20 22:29:28 +03001823 switch (info->xfer_type) {
Sukumar Ghorai1b0b323c2011-01-28 15:42:04 +05301824 case NAND_OMAP_PREFETCH_POLLED:
Pekon Gupta633deb52013-10-24 18:20:19 +05301825 nand_chip->read_buf = omap_read_buf_pref;
1826 nand_chip->write_buf = omap_write_buf_pref;
Sukumar Ghorai1b0b323c2011-01-28 15:42:04 +05301827 break;
vimal singhdfe32892009-07-13 16:29:16 +05301828
Sukumar Ghorai1b0b323c2011-01-28 15:42:04 +05301829 case NAND_OMAP_POLLED:
Brian Norriscf0e4d22013-10-30 19:39:51 -04001830 /* Use nand_base defaults for {read,write}_buf */
Sukumar Ghorai1b0b323c2011-01-28 15:42:04 +05301831 break;
1832
1833 case NAND_OMAP_PREFETCH_DMA:
Russell King763e7352012-04-25 00:16:00 +01001834 dma_cap_zero(mask);
1835 dma_cap_set(DMA_SLAVE, mask);
1836 sig = OMAP24XX_DMA_GPMC;
1837 info->dma = dma_request_channel(mask, omap_dma_filter_fn, &sig);
1838 if (!info->dma) {
Russell King2df41d02012-04-25 00:19:39 +01001839 dev_err(&pdev->dev, "DMA engine request failed\n");
1840 err = -ENXIO;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301841 goto return_error;
Russell King763e7352012-04-25 00:16:00 +01001842 } else {
1843 struct dma_slave_config cfg;
Russell King763e7352012-04-25 00:16:00 +01001844
1845 memset(&cfg, 0, sizeof(cfg));
1846 cfg.src_addr = info->phys_base;
1847 cfg.dst_addr = info->phys_base;
1848 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
1849 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
1850 cfg.src_maxburst = 16;
1851 cfg.dst_maxburst = 16;
Arnd Bergmannd680e2c2012-08-04 11:05:25 +00001852 err = dmaengine_slave_config(info->dma, &cfg);
1853 if (err) {
Russell King763e7352012-04-25 00:16:00 +01001854 dev_err(&pdev->dev, "DMA engine slave config failed: %d\n",
Arnd Bergmannd680e2c2012-08-04 11:05:25 +00001855 err);
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301856 goto return_error;
Russell King763e7352012-04-25 00:16:00 +01001857 }
Pekon Gupta633deb52013-10-24 18:20:19 +05301858 nand_chip->read_buf = omap_read_buf_dma_pref;
1859 nand_chip->write_buf = omap_write_buf_dma_pref;
Sukumar Ghorai1b0b323c2011-01-28 15:42:04 +05301860 }
1861 break;
1862
Sukumar Ghorai4e070372011-01-28 15:42:06 +05301863 case NAND_OMAP_PREFETCH_IRQ:
Afzal Mohammed5c468452012-08-30 12:53:24 -07001864 info->gpmc_irq_fifo = platform_get_irq(pdev, 0);
1865 if (info->gpmc_irq_fifo <= 0) {
1866 dev_err(&pdev->dev, "error getting fifo irq\n");
1867 err = -ENODEV;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301868 goto return_error;
Afzal Mohammed5c468452012-08-30 12:53:24 -07001869 }
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301870 err = devm_request_irq(&pdev->dev, info->gpmc_irq_fifo,
1871 omap_nand_irq, IRQF_SHARED,
1872 "gpmc-nand-fifo", info);
Sukumar Ghorai4e070372011-01-28 15:42:06 +05301873 if (err) {
1874 dev_err(&pdev->dev, "requesting irq(%d) error:%d",
Afzal Mohammed5c468452012-08-30 12:53:24 -07001875 info->gpmc_irq_fifo, err);
1876 info->gpmc_irq_fifo = 0;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301877 goto return_error;
Sukumar Ghorai4e070372011-01-28 15:42:06 +05301878 }
Afzal Mohammed5c468452012-08-30 12:53:24 -07001879
1880 info->gpmc_irq_count = platform_get_irq(pdev, 1);
1881 if (info->gpmc_irq_count <= 0) {
1882 dev_err(&pdev->dev, "error getting count irq\n");
1883 err = -ENODEV;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301884 goto return_error;
Afzal Mohammed5c468452012-08-30 12:53:24 -07001885 }
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301886 err = devm_request_irq(&pdev->dev, info->gpmc_irq_count,
1887 omap_nand_irq, IRQF_SHARED,
1888 "gpmc-nand-count", info);
Afzal Mohammed5c468452012-08-30 12:53:24 -07001889 if (err) {
1890 dev_err(&pdev->dev, "requesting irq(%d) error:%d",
1891 info->gpmc_irq_count, err);
1892 info->gpmc_irq_count = 0;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301893 goto return_error;
Afzal Mohammed5c468452012-08-30 12:53:24 -07001894 }
1895
Pekon Gupta633deb52013-10-24 18:20:19 +05301896 nand_chip->read_buf = omap_read_buf_irq_pref;
1897 nand_chip->write_buf = omap_write_buf_irq_pref;
Afzal Mohammed5c468452012-08-30 12:53:24 -07001898
Sukumar Ghorai4e070372011-01-28 15:42:06 +05301899 break;
1900
Sukumar Ghorai1b0b323c2011-01-28 15:42:04 +05301901 default:
1902 dev_err(&pdev->dev,
Roger Quadros01b95fc2014-05-20 22:29:28 +03001903 "xfer_type(%d) not supported!\n", info->xfer_type);
Sukumar Ghorai1b0b323c2011-01-28 15:42:04 +05301904 err = -EINVAL;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301905 goto return_error;
vimal singh59e9c5a2009-07-13 16:26:24 +05301906 }
Sukumar Ghorai1b0b323c2011-01-28 15:42:04 +05301907
Ezequiel García93af53b2014-09-20 17:53:12 +01001908 if (!omap2_nand_ecc_check(info, pdata)) {
1909 err = -EINVAL;
1910 goto return_error;
1911 }
1912
Boris BREZILLONa8c65d52016-03-07 10:46:54 +01001913 /*
1914 * Bail out earlier to let NAND_ECC_SOFT code create its own
1915 * ecclayout instead of using ours.
1916 */
1917 if (info->ecc_opt == OMAP_ECC_HAM1_CODE_SW) {
1918 nand_chip->ecc.mode = NAND_ECC_SOFT;
1919 goto scan_tail;
1920 }
1921
Pekon Guptaa919e512013-10-24 18:20:21 +05301922 /* populate MTD interface based on ECC scheme */
Rostislav Lisovy94cb4ee2014-10-02 14:16:12 +02001923 ecclayout = &info->oobinfo;
Boris BREZILLONa8c65d52016-03-07 10:46:54 +01001924 nand_chip->ecc.layout = ecclayout;
Pekon Gupta4e558072014-03-18 18:56:42 +05301925 switch (info->ecc_opt) {
Pekon Guptaa919e512013-10-24 18:20:21 +05301926 case OMAP_ECC_HAM1_CODE_HW:
1927 pr_info("nand: using OMAP_ECC_HAM1_CODE_HW\n");
1928 nand_chip->ecc.mode = NAND_ECC_HW;
Pekon Gupta633deb52013-10-24 18:20:19 +05301929 nand_chip->ecc.bytes = 3;
1930 nand_chip->ecc.size = 512;
1931 nand_chip->ecc.strength = 1;
1932 nand_chip->ecc.calculate = omap_calculate_ecc;
1933 nand_chip->ecc.hwctl = omap_enable_hwecc;
1934 nand_chip->ecc.correct = omap_correct_data;
Pekon Guptab491da72013-10-24 18:20:22 +05301935 /* define ECC layout */
1936 ecclayout->eccbytes = nand_chip->ecc.bytes *
1937 (mtd->writesize /
1938 nand_chip->ecc.size);
1939 if (nand_chip->options & NAND_BUSWIDTH_16)
Pekon Guptaeae39cb2014-02-17 13:11:23 +05301940 oob_index = BADBLOCK_MARKER_LENGTH;
Pekon Guptab491da72013-10-24 18:20:22 +05301941 else
Pekon Guptaeae39cb2014-02-17 13:11:23 +05301942 oob_index = 1;
1943 for (i = 0; i < ecclayout->eccbytes; i++, oob_index++)
1944 ecclayout->eccpos[i] = oob_index;
Pekon Guptaaa6092f2014-02-17 13:11:24 +05301945 /* no reserved-marker in ecclayout for this ecc-scheme */
1946 ecclayout->oobfree->offset =
1947 ecclayout->eccpos[ecclayout->eccbytes - 1] + 1;
Pekon Guptaa919e512013-10-24 18:20:21 +05301948 break;
1949
1950 case OMAP_ECC_BCH4_CODE_HW_DETECTION_SW:
Pekon Guptaa919e512013-10-24 18:20:21 +05301951 pr_info("nand: using OMAP_ECC_BCH4_CODE_HW_DETECTION_SW\n");
1952 nand_chip->ecc.mode = NAND_ECC_HW;
1953 nand_chip->ecc.size = 512;
1954 nand_chip->ecc.bytes = 7;
1955 nand_chip->ecc.strength = 4;
Pekon Gupta7c977c32014-03-03 15:38:30 +05301956 nand_chip->ecc.hwctl = omap_enable_hwecc_bch;
Pekon Gupta32d42a82013-10-24 18:20:23 +05301957 nand_chip->ecc.correct = nand_bch_correct_data;
Pekon Gupta2c9f2362014-02-26 15:53:13 +05301958 nand_chip->ecc.calculate = omap_calculate_ecc_bch;
Pekon Guptab491da72013-10-24 18:20:22 +05301959 /* define ECC layout */
1960 ecclayout->eccbytes = nand_chip->ecc.bytes *
1961 (mtd->writesize /
1962 nand_chip->ecc.size);
Pekon Guptaeae39cb2014-02-17 13:11:23 +05301963 oob_index = BADBLOCK_MARKER_LENGTH;
1964 for (i = 0; i < ecclayout->eccbytes; i++, oob_index++) {
1965 ecclayout->eccpos[i] = oob_index;
1966 if (((i + 1) % nand_chip->ecc.bytes) == 0)
1967 oob_index++;
1968 }
Pekon Guptaaa6092f2014-02-17 13:11:24 +05301969 /* include reserved-marker in ecclayout->oobfree calculation */
1970 ecclayout->oobfree->offset = 1 +
1971 ecclayout->eccpos[ecclayout->eccbytes - 1] + 1;
Pekon Guptaa919e512013-10-24 18:20:21 +05301972 /* software bch library is used for locating errors */
Boris BREZILLONa8c65d52016-03-07 10:46:54 +01001973 nand_chip->ecc.priv = nand_bch_init(mtd);
Pekon Gupta32d42a82013-10-24 18:20:23 +05301974 if (!nand_chip->ecc.priv) {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001975 dev_err(&info->pdev->dev, "unable to use BCH library\n");
Pekon Guptaa919e512013-10-24 18:20:21 +05301976 err = -EINVAL;
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001977 goto return_error;
Pekon Guptaa919e512013-10-24 18:20:21 +05301978 }
1979 break;
Pekon Guptaa919e512013-10-24 18:20:21 +05301980
1981 case OMAP_ECC_BCH4_CODE_HW:
Pekon Guptaa919e512013-10-24 18:20:21 +05301982 pr_info("nand: using OMAP_ECC_BCH4_CODE_HW ECC scheme\n");
1983 nand_chip->ecc.mode = NAND_ECC_HW;
1984 nand_chip->ecc.size = 512;
1985 /* 14th bit is kept reserved for ROM-code compatibility */
1986 nand_chip->ecc.bytes = 7 + 1;
1987 nand_chip->ecc.strength = 4;
Pekon Gupta7c977c32014-03-03 15:38:30 +05301988 nand_chip->ecc.hwctl = omap_enable_hwecc_bch;
Pekon Guptaa919e512013-10-24 18:20:21 +05301989 nand_chip->ecc.correct = omap_elm_correct_data;
Pekon Guptaa4c7ca02014-02-26 15:53:11 +05301990 nand_chip->ecc.calculate = omap_calculate_ecc_bch;
Pekon Guptaa919e512013-10-24 18:20:21 +05301991 nand_chip->ecc.read_page = omap_read_page_bch;
1992 nand_chip->ecc.write_page = omap_write_page_bch;
Pekon Guptab491da72013-10-24 18:20:22 +05301993 /* define ECC layout */
1994 ecclayout->eccbytes = nand_chip->ecc.bytes *
1995 (mtd->writesize /
1996 nand_chip->ecc.size);
Pekon Guptaeae39cb2014-02-17 13:11:23 +05301997 oob_index = BADBLOCK_MARKER_LENGTH;
1998 for (i = 0; i < ecclayout->eccbytes; i++, oob_index++)
1999 ecclayout->eccpos[i] = oob_index;
Pekon Guptaaa6092f2014-02-17 13:11:24 +05302000 /* reserved marker already included in ecclayout->eccbytes */
2001 ecclayout->oobfree->offset =
2002 ecclayout->eccpos[ecclayout->eccbytes - 1] + 1;
Ezequiel García93af53b2014-09-20 17:53:12 +01002003
2004 err = elm_config(info->elm_dev, BCH4_ECC,
Boris BREZILLON432420c2015-12-10 09:00:16 +01002005 mtd->writesize / nand_chip->ecc.size,
Ezequiel García93af53b2014-09-20 17:53:12 +01002006 nand_chip->ecc.size, nand_chip->ecc.bytes);
2007 if (err < 0)
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302008 goto return_error;
Pekon Guptaa919e512013-10-24 18:20:21 +05302009 break;
Pekon Guptaa919e512013-10-24 18:20:21 +05302010
2011 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
Pekon Guptaa919e512013-10-24 18:20:21 +05302012 pr_info("nand: using OMAP_ECC_BCH8_CODE_HW_DETECTION_SW\n");
2013 nand_chip->ecc.mode = NAND_ECC_HW;
2014 nand_chip->ecc.size = 512;
2015 nand_chip->ecc.bytes = 13;
2016 nand_chip->ecc.strength = 8;
Pekon Gupta7c977c32014-03-03 15:38:30 +05302017 nand_chip->ecc.hwctl = omap_enable_hwecc_bch;
Pekon Gupta32d42a82013-10-24 18:20:23 +05302018 nand_chip->ecc.correct = nand_bch_correct_data;
Pekon Gupta7bcd1dc2014-02-26 15:53:14 +05302019 nand_chip->ecc.calculate = omap_calculate_ecc_bch;
Pekon Guptab491da72013-10-24 18:20:22 +05302020 /* define ECC layout */
2021 ecclayout->eccbytes = nand_chip->ecc.bytes *
2022 (mtd->writesize /
2023 nand_chip->ecc.size);
Pekon Guptaeae39cb2014-02-17 13:11:23 +05302024 oob_index = BADBLOCK_MARKER_LENGTH;
2025 for (i = 0; i < ecclayout->eccbytes; i++, oob_index++) {
2026 ecclayout->eccpos[i] = oob_index;
2027 if (((i + 1) % nand_chip->ecc.bytes) == 0)
2028 oob_index++;
2029 }
Pekon Guptaaa6092f2014-02-17 13:11:24 +05302030 /* include reserved-marker in ecclayout->oobfree calculation */
2031 ecclayout->oobfree->offset = 1 +
2032 ecclayout->eccpos[ecclayout->eccbytes - 1] + 1;
Pekon Guptaa919e512013-10-24 18:20:21 +05302033 /* software bch library is used for locating errors */
Boris BREZILLONa8c65d52016-03-07 10:46:54 +01002034 nand_chip->ecc.priv = nand_bch_init(mtd);
Pekon Gupta32d42a82013-10-24 18:20:23 +05302035 if (!nand_chip->ecc.priv) {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01002036 dev_err(&info->pdev->dev, "unable to use BCH library\n");
Ivan Djelic0e618ef2012-04-30 12:17:18 +02002037 err = -EINVAL;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302038 goto return_error;
Ivan Djelic0e618ef2012-04-30 12:17:18 +02002039 }
Pekon Guptaa919e512013-10-24 18:20:21 +05302040 break;
Pekon Guptaa919e512013-10-24 18:20:21 +05302041
2042 case OMAP_ECC_BCH8_CODE_HW:
Pekon Guptaa919e512013-10-24 18:20:21 +05302043 pr_info("nand: using OMAP_ECC_BCH8_CODE_HW ECC scheme\n");
2044 nand_chip->ecc.mode = NAND_ECC_HW;
2045 nand_chip->ecc.size = 512;
2046 /* 14th bit is kept reserved for ROM-code compatibility */
2047 nand_chip->ecc.bytes = 13 + 1;
2048 nand_chip->ecc.strength = 8;
Pekon Gupta7c977c32014-03-03 15:38:30 +05302049 nand_chip->ecc.hwctl = omap_enable_hwecc_bch;
Pekon Guptaa919e512013-10-24 18:20:21 +05302050 nand_chip->ecc.correct = omap_elm_correct_data;
Pekon Guptaa4c7ca02014-02-26 15:53:11 +05302051 nand_chip->ecc.calculate = omap_calculate_ecc_bch;
Pekon Guptaa919e512013-10-24 18:20:21 +05302052 nand_chip->ecc.read_page = omap_read_page_bch;
2053 nand_chip->ecc.write_page = omap_write_page_bch;
Ezequiel García93af53b2014-09-20 17:53:12 +01002054
2055 err = elm_config(info->elm_dev, BCH8_ECC,
Boris BREZILLON432420c2015-12-10 09:00:16 +01002056 mtd->writesize / nand_chip->ecc.size,
Ezequiel García93af53b2014-09-20 17:53:12 +01002057 nand_chip->ecc.size, nand_chip->ecc.bytes);
2058 if (err < 0)
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302059 goto return_error;
Ezequiel García93af53b2014-09-20 17:53:12 +01002060
Pekon Guptab491da72013-10-24 18:20:22 +05302061 /* define ECC layout */
2062 ecclayout->eccbytes = nand_chip->ecc.bytes *
2063 (mtd->writesize /
2064 nand_chip->ecc.size);
Pekon Guptaeae39cb2014-02-17 13:11:23 +05302065 oob_index = BADBLOCK_MARKER_LENGTH;
2066 for (i = 0; i < ecclayout->eccbytes; i++, oob_index++)
2067 ecclayout->eccpos[i] = oob_index;
Pekon Guptaaa6092f2014-02-17 13:11:24 +05302068 /* reserved marker already included in ecclayout->eccbytes */
2069 ecclayout->oobfree->offset =
2070 ecclayout->eccpos[ecclayout->eccbytes - 1] + 1;
Pekon Guptaa919e512013-10-24 18:20:21 +05302071 break;
Pekon Guptaa919e512013-10-24 18:20:21 +05302072
pekon gupta9748fff2014-03-24 16:50:05 +05302073 case OMAP_ECC_BCH16_CODE_HW:
pekon gupta9748fff2014-03-24 16:50:05 +05302074 pr_info("using OMAP_ECC_BCH16_CODE_HW ECC scheme\n");
2075 nand_chip->ecc.mode = NAND_ECC_HW;
2076 nand_chip->ecc.size = 512;
2077 nand_chip->ecc.bytes = 26;
2078 nand_chip->ecc.strength = 16;
2079 nand_chip->ecc.hwctl = omap_enable_hwecc_bch;
2080 nand_chip->ecc.correct = omap_elm_correct_data;
2081 nand_chip->ecc.calculate = omap_calculate_ecc_bch;
2082 nand_chip->ecc.read_page = omap_read_page_bch;
2083 nand_chip->ecc.write_page = omap_write_page_bch;
Ezequiel García93af53b2014-09-20 17:53:12 +01002084
2085 err = elm_config(info->elm_dev, BCH16_ECC,
Boris BREZILLON432420c2015-12-10 09:00:16 +01002086 mtd->writesize / nand_chip->ecc.size,
Ezequiel García93af53b2014-09-20 17:53:12 +01002087 nand_chip->ecc.size, nand_chip->ecc.bytes);
2088 if (err < 0)
pekon gupta9748fff2014-03-24 16:50:05 +05302089 goto return_error;
Ezequiel García93af53b2014-09-20 17:53:12 +01002090
pekon gupta9748fff2014-03-24 16:50:05 +05302091 /* define ECC layout */
2092 ecclayout->eccbytes = nand_chip->ecc.bytes *
2093 (mtd->writesize /
2094 nand_chip->ecc.size);
2095 oob_index = BADBLOCK_MARKER_LENGTH;
2096 for (i = 0; i < ecclayout->eccbytes; i++, oob_index++)
2097 ecclayout->eccpos[i] = oob_index;
2098 /* reserved marker already included in ecclayout->eccbytes */
2099 ecclayout->oobfree->offset =
2100 ecclayout->eccpos[ecclayout->eccbytes - 1] + 1;
2101 break;
Pekon Guptaa919e512013-10-24 18:20:21 +05302102 default:
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01002103 dev_err(&info->pdev->dev, "invalid or unsupported ECC scheme\n");
Pekon Guptaa919e512013-10-24 18:20:21 +05302104 err = -EINVAL;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302105 goto return_error;
Sukumar Ghoraif3d73f32011-01-28 15:42:08 +05302106 }
Vimal Singh67ce04b2009-05-12 13:47:03 -07002107
Pekon Guptabb38eef2014-02-17 13:11:25 +05302108 /* all OOB bytes from oobfree->offset till end off OOB are free */
2109 ecclayout->oobfree->length = mtd->oobsize - ecclayout->oobfree->offset;
Pekon Guptab491da72013-10-24 18:20:22 +05302110 /* check if NAND device's OOB is enough to store ECC signatures */
2111 if (mtd->oobsize < (ecclayout->eccbytes + BADBLOCK_MARKER_LENGTH)) {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01002112 dev_err(&info->pdev->dev,
2113 "not enough OOB bytes required = %d, available=%d\n",
2114 ecclayout->eccbytes, mtd->oobsize);
Pekon Guptab491da72013-10-24 18:20:22 +05302115 err = -EINVAL;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302116 goto return_error;
Sukumar Ghoraif040d332011-01-28 15:42:09 +05302117 }
Sukumar Ghorai1b0b323c2011-01-28 15:42:04 +05302118
Roger Quadros7d5929c2014-08-25 16:15:32 -07002119scan_tail:
Jan Weitzela80f1c12011-04-19 16:15:34 +02002120 /* second phase scan */
Pekon Gupta633deb52013-10-24 18:20:19 +05302121 if (nand_scan_tail(mtd)) {
Jan Weitzela80f1c12011-04-19 16:15:34 +02002122 err = -ENXIO;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302123 goto return_error;
Jan Weitzela80f1c12011-04-19 16:15:34 +02002124 }
2125
Roger Quadrosc9711ec2014-05-21 07:29:03 +03002126 if (dev->of_node)
2127 mtd_device_register(mtd, NULL, 0);
2128 else
2129 mtd_device_register(mtd, pdata->parts, pdata->nr_parts);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002130
Pekon Gupta633deb52013-10-24 18:20:19 +05302131 platform_set_drvdata(pdev, mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002132
2133 return 0;
2134
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302135return_error:
Russell King763e7352012-04-25 00:16:00 +01002136 if (info->dma)
2137 dma_release_channel(info->dma);
Pekon Gupta32d42a82013-10-24 18:20:23 +05302138 if (nand_chip->ecc.priv) {
2139 nand_bch_free(nand_chip->ecc.priv);
2140 nand_chip->ecc.priv = NULL;
2141 }
Vimal Singh67ce04b2009-05-12 13:47:03 -07002142 return err;
2143}
2144
2145static int omap_nand_remove(struct platform_device *pdev)
2146{
2147 struct mtd_info *mtd = platform_get_drvdata(pdev);
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +01002148 struct nand_chip *nand_chip = mtd_to_nand(mtd);
Boris BREZILLON4578ea92015-12-10 08:59:48 +01002149 struct omap_nand_info *info = mtd_to_omap(mtd);
Pekon Gupta32d42a82013-10-24 18:20:23 +05302150 if (nand_chip->ecc.priv) {
2151 nand_bch_free(nand_chip->ecc.priv);
2152 nand_chip->ecc.priv = NULL;
2153 }
Russell King763e7352012-04-25 00:16:00 +01002154 if (info->dma)
2155 dma_release_channel(info->dma);
Pekon Gupta633deb52013-10-24 18:20:19 +05302156 nand_release(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002157 return 0;
2158}
2159
Roger Quadrosc9711ec2014-05-21 07:29:03 +03002160static const struct of_device_id omap_nand_ids[] = {
2161 { .compatible = "ti,omap2-nand", },
2162 {},
2163};
2164
Vimal Singh67ce04b2009-05-12 13:47:03 -07002165static struct platform_driver omap_nand_driver = {
2166 .probe = omap_nand_probe,
2167 .remove = omap_nand_remove,
2168 .driver = {
2169 .name = DRIVER_NAME,
Roger Quadrosc9711ec2014-05-21 07:29:03 +03002170 .of_match_table = of_match_ptr(omap_nand_ids),
Vimal Singh67ce04b2009-05-12 13:47:03 -07002171 },
2172};
2173
Axel Linf99640d2011-11-27 20:45:03 +08002174module_platform_driver(omap_nand_driver);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002175
Axel Linc804c732011-03-07 11:04:24 +08002176MODULE_ALIAS("platform:" DRIVER_NAME);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002177MODULE_LICENSE("GPL");
2178MODULE_DESCRIPTION("Glue layer for NAND flash on TI OMAP boards");