blob: 7d6af41888e8de7335cf180f8eba8ba76a775cea [file] [log] [blame]
Paul Burton0ee958e2014-01-15 10:31:53 +00001/*
2 * Copyright (C) 2013 Imagination Technologies
Paul Burton48c834b2017-10-25 17:04:33 -07003 * Author: Paul Burton <paul.burton@mips.com>
Paul Burton0ee958e2014-01-15 10:31:53 +00004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License as published by the
7 * Free Software Foundation; either version 2 of the License, or (at your
8 * option) any later version.
9 */
10
Marcin Nowakowski1f83f5e2017-04-07 13:40:28 +020011#include <linux/cpu.h>
Paul Burtona8c20612015-09-22 11:12:14 -070012#include <linux/delay.h>
Paul Burton0ee958e2014-01-15 10:31:53 +000013#include <linux/io.h>
Ingo Molnarf3ac6062017-02-03 22:59:33 +010014#include <linux/sched/task_stack.h>
Ingo Molnaref8bd772017-02-08 18:51:36 +010015#include <linux/sched/hotplug.h>
Paul Burton0ee958e2014-01-15 10:31:53 +000016#include <linux/slab.h>
17#include <linux/smp.h>
18#include <linux/types.h>
19
Paul Burton0fc07082014-07-09 12:51:05 +010020#include <asm/bcache.h>
Paul Burtone83f7e02017-08-12 19:49:41 -070021#include <asm/mips-cps.h>
Paul Burton0ee958e2014-01-15 10:31:53 +000022#include <asm/mips_mt.h>
23#include <asm/mipsregs.h>
Paul Burton1d8f1f52014-04-14 14:13:57 +010024#include <asm/pm-cps.h>
Paul Burton0fc07082014-07-09 12:51:05 +010025#include <asm/r4kcache.h>
Paul Burton0ee958e2014-01-15 10:31:53 +000026#include <asm/smp-cps.h>
27#include <asm/time.h>
28#include <asm/uasm.h>
29
Paul Burton6422a912016-02-03 03:15:34 +000030static bool threads_disabled;
Paul Burton0ee958e2014-01-15 10:31:53 +000031static DECLARE_BITMAP(core_power, NR_CPUS);
32
Paul Burton245a7862014-04-14 12:04:27 +010033struct core_boot_config *mips_cps_core_bootcfg;
Paul Burton0ee958e2014-01-15 10:31:53 +000034
Paul Burton6422a912016-02-03 03:15:34 +000035static int __init setup_nothreads(char *s)
36{
37 threads_disabled = true;
38 return 0;
39}
40early_param("nothreads", setup_nothreads);
41
Paul Burton1ec9dd82017-08-12 19:49:43 -070042static unsigned core_vpe_count(unsigned int cluster, unsigned core)
Paul Burton0ee958e2014-01-15 10:31:53 +000043{
Paul Burton6422a912016-02-03 03:15:34 +000044 if (threads_disabled)
45 return 1;
46
Paul Burton1ec9dd82017-08-12 19:49:43 -070047 return mips_cps_numvps(cluster, core);
Paul Burton0ee958e2014-01-15 10:31:53 +000048}
49
50static void __init cps_smp_setup(void)
51{
Paul Burton1ec9dd82017-08-12 19:49:43 -070052 unsigned int nclusters, ncores, nvpes, core_vpes;
Paul Burton5a3e7c02016-02-03 03:15:33 +000053 unsigned long core_entry;
Paul Burton1ec9dd82017-08-12 19:49:43 -070054 int cl, c, v;
Paul Burton0ee958e2014-01-15 10:31:53 +000055
56 /* Detect & record VPE topology */
Paul Burton1ec9dd82017-08-12 19:49:43 -070057 nvpes = 0;
58 nclusters = mips_cps_numclusters();
Paul Burton5a3e7c02016-02-03 03:15:33 +000059 pr_info("%s topology ", cpu_has_mips_r6 ? "VP" : "VPE");
Paul Burton1ec9dd82017-08-12 19:49:43 -070060 for (cl = 0; cl < nclusters; cl++) {
61 if (cl > 0)
62 pr_cont(",");
63 pr_cont("{");
Paul Burton0ee958e2014-01-15 10:31:53 +000064
Paul Burton1ec9dd82017-08-12 19:49:43 -070065 ncores = mips_cps_numcores(cl);
66 for (c = 0; c < ncores; c++) {
67 core_vpes = core_vpe_count(cl, c);
Paul Burton245a7862014-04-14 12:04:27 +010068
Paul Burton1ec9dd82017-08-12 19:49:43 -070069 if (c > 0)
70 pr_cont(",");
71 pr_cont("%u", core_vpes);
72
73 /* Use the number of VPEs in cluster 0 core 0 for smp_num_siblings */
74 if (!cl && !c)
75 smp_num_siblings = core_vpes;
76
77 for (v = 0; v < min_t(int, core_vpes, NR_CPUS - nvpes); v++) {
78 cpu_set_cluster(&cpu_data[nvpes + v], cl);
79 cpu_set_core(&cpu_data[nvpes + v], c);
80 cpu_set_vpe_id(&cpu_data[nvpes + v], v);
81 }
82
83 nvpes += core_vpes;
Paul Burton0ee958e2014-01-15 10:31:53 +000084 }
85
Paul Burton1ec9dd82017-08-12 19:49:43 -070086 pr_cont("}");
Paul Burton0ee958e2014-01-15 10:31:53 +000087 }
Paul Burton1ec9dd82017-08-12 19:49:43 -070088 pr_cont(" total %u\n", nvpes);
Paul Burton0ee958e2014-01-15 10:31:53 +000089
90 /* Indicate present CPUs (CPU being synonymous with VPE) */
91 for (v = 0; v < min_t(unsigned, nvpes, NR_CPUS); v++) {
Paul Burton1ec9dd82017-08-12 19:49:43 -070092 set_cpu_possible(v, cpu_cluster(&cpu_data[v]) == 0);
93 set_cpu_present(v, cpu_cluster(&cpu_data[v]) == 0);
Paul Burton0ee958e2014-01-15 10:31:53 +000094 __cpu_number_map[v] = v;
95 __cpu_logical_map[v] = v;
96 }
97
Paul Burton33b68662014-04-14 15:58:45 +010098 /* Set a coherent default CCA (CWB) */
99 change_c0_config(CONF_CM_CMASK, 0x5);
100
Paul Burton0ee958e2014-01-15 10:31:53 +0000101 /* Core 0 is powered up (we're running on it) */
102 bitmap_set(core_power, 0, 1);
103
Paul Burton0ee958e2014-01-15 10:31:53 +0000104 /* Initialise core 0 */
Paul Burton245a7862014-04-14 12:04:27 +0100105 mips_cps_core_init();
Paul Burton0ee958e2014-01-15 10:31:53 +0000106
107 /* Make core 0 coherent with everything */
108 write_gcr_cl_coherence(0xff);
Niklas Cassel90db0242015-01-15 16:41:13 +0100109
Paul Burton5a3e7c02016-02-03 03:15:33 +0000110 if (mips_cm_revision() >= CM_REV_CM3) {
111 core_entry = CKSEG1ADDR((unsigned long)mips_cps_core_entry);
112 write_gcr_bev_base(core_entry);
113 }
114
Niklas Cassel90db0242015-01-15 16:41:13 +0100115#ifdef CONFIG_MIPS_MT_FPAFF
116 /* If we have an FPU, enroll ourselves in the FPU-full mask */
117 if (cpu_has_fpu)
Ezequiel Garcia7363cb72015-04-28 18:34:23 -0300118 cpumask_set_cpu(0, &mt_fpu_cpumask);
Niklas Cassel90db0242015-01-15 16:41:13 +0100119#endif /* CONFIG_MIPS_MT_FPAFF */
Paul Burton0ee958e2014-01-15 10:31:53 +0000120}
121
122static void __init cps_prepare_cpus(unsigned int max_cpus)
123{
Paul Burton5c399f62014-04-14 15:21:25 +0100124 unsigned ncores, core_vpes, c, cca;
Paul Burton1ec9dd82017-08-12 19:49:43 -0700125 bool cca_unsuitable, cores_limited;
Paul Burton0f4d3d12014-04-14 12:21:49 +0100126 u32 *entry_code;
Paul Burton245a7862014-04-14 12:04:27 +0100127
Paul Burton0ee958e2014-01-15 10:31:53 +0000128 mips_mt_set_cpuoptions();
Paul Burton245a7862014-04-14 12:04:27 +0100129
Paul Burton5c399f62014-04-14 15:21:25 +0100130 /* Detect whether the CCA is unsuited to multi-core SMP */
131 cca = read_c0_config() & CONF_CM_CMASK;
132 switch (cca) {
133 case 0x4: /* CWBE */
134 case 0x5: /* CWB */
135 /* The CCA is coherent, multi-core is fine */
136 cca_unsuitable = false;
137 break;
138
139 default:
140 /* CCA is not coherent, multi-core is not usable */
141 cca_unsuitable = true;
142 }
143
144 /* Warn the user if the CCA prevents multi-core */
Paul Burton1ec9dd82017-08-12 19:49:43 -0700145 cores_limited = false;
146 if (cca_unsuitable || cpu_has_dc_aliases) {
147 for_each_present_cpu(c) {
148 if (cpus_are_siblings(smp_processor_id(), c))
149 continue;
150
151 set_cpu_present(c, false);
152 cores_limited = true;
153 }
154 }
155 if (cores_limited)
Paul Burton5570ba22017-06-02 14:48:53 -0700156 pr_warn("Using only one core due to %s%s%s\n",
157 cca_unsuitable ? "unsuitable CCA" : "",
158 (cca_unsuitable && cpu_has_dc_aliases) ? " & " : "",
159 cpu_has_dc_aliases ? "dcache aliasing" : "");
Paul Burton5c399f62014-04-14 15:21:25 +0100160
Paul Burton0155a062014-04-16 11:10:57 +0100161 /*
162 * Patch the start of mips_cps_core_entry to provide:
163 *
Paul Burton0155a062014-04-16 11:10:57 +0100164 * s0 = kseg0 CCA
165 */
Paul Burton0f4d3d12014-04-14 12:21:49 +0100166 entry_code = (u32 *)&mips_cps_core_entry;
Paul Burton0155a062014-04-16 11:10:57 +0100167 uasm_i_addiu(&entry_code, 16, 0, cca);
Paul Burton0fc07082014-07-09 12:51:05 +0100168 blast_dcache_range((unsigned long)&mips_cps_core_entry,
169 (unsigned long)entry_code);
170 bc_wback_inv((unsigned long)&mips_cps_core_entry,
171 (void *)entry_code - (void *)&mips_cps_core_entry);
172 __sync();
Paul Burton0f4d3d12014-04-14 12:21:49 +0100173
Paul Burton245a7862014-04-14 12:04:27 +0100174 /* Allocate core boot configuration structs */
Paul Burton1ec9dd82017-08-12 19:49:43 -0700175 ncores = mips_cps_numcores(0);
Paul Burton245a7862014-04-14 12:04:27 +0100176 mips_cps_core_bootcfg = kcalloc(ncores, sizeof(*mips_cps_core_bootcfg),
177 GFP_KERNEL);
178 if (!mips_cps_core_bootcfg) {
179 pr_err("Failed to allocate boot config for %u cores\n", ncores);
180 goto err_out;
181 }
182
183 /* Allocate VPE boot configuration structs */
184 for (c = 0; c < ncores; c++) {
Paul Burton1ec9dd82017-08-12 19:49:43 -0700185 core_vpes = core_vpe_count(0, c);
Paul Burton245a7862014-04-14 12:04:27 +0100186 mips_cps_core_bootcfg[c].vpe_config = kcalloc(core_vpes,
187 sizeof(*mips_cps_core_bootcfg[c].vpe_config),
188 GFP_KERNEL);
189 if (!mips_cps_core_bootcfg[c].vpe_config) {
190 pr_err("Failed to allocate %u VPE boot configs\n",
191 core_vpes);
192 goto err_out;
193 }
194 }
195
196 /* Mark this CPU as booted */
Paul Burtonf875a8322017-08-12 19:49:35 -0700197 atomic_set(&mips_cps_core_bootcfg[cpu_core(&current_cpu_data)].vpe_mask,
Paul Burton245a7862014-04-14 12:04:27 +0100198 1 << cpu_vpe_id(&current_cpu_data));
199
200 return;
201err_out:
202 /* Clean up allocations */
203 if (mips_cps_core_bootcfg) {
204 for (c = 0; c < ncores; c++)
205 kfree(mips_cps_core_bootcfg[c].vpe_config);
206 kfree(mips_cps_core_bootcfg);
207 mips_cps_core_bootcfg = NULL;
208 }
209
210 /* Effectively disable SMP by declaring CPUs not present */
211 for_each_possible_cpu(c) {
212 if (c == 0)
213 continue;
214 set_cpu_present(c, false);
215 }
Paul Burton0ee958e2014-01-15 10:31:53 +0000216}
217
Matt Redfearn9736c612016-07-07 08:50:38 +0100218static void boot_core(unsigned int core, unsigned int vpe_id)
Paul Burton0ee958e2014-01-15 10:31:53 +0000219{
Paul Burton846e1912017-08-12 19:49:31 -0700220 u32 stat, seq_state;
Paul Burtona8c20612015-09-22 11:12:14 -0700221 unsigned timeout;
Paul Burton0ee958e2014-01-15 10:31:53 +0000222
223 /* Select the appropriate core */
Paul Burton68923cd2017-08-12 19:49:39 -0700224 mips_cm_lock_other(0, core, 0, CM_GCR_Cx_OTHER_BLOCK_LOCAL);
Paul Burton0ee958e2014-01-15 10:31:53 +0000225
226 /* Set its reset vector */
227 write_gcr_co_reset_base(CKSEG1ADDR((unsigned long)mips_cps_core_entry));
228
229 /* Ensure its coherency is disabled */
230 write_gcr_co_coherence(0);
231
Matt Redfearn497e803e2015-12-18 12:47:00 +0000232 /* Start it with the legacy memory map and exception base */
Paul Burton93c5bba52017-08-12 19:49:27 -0700233 write_gcr_co_reset_ext_base(CM_GCR_Cx_RESET_EXT_BASE_UEB);
Matt Redfearn497e803e2015-12-18 12:47:00 +0000234
Paul Burton0ee958e2014-01-15 10:31:53 +0000235 /* Ensure the core can access the GCRs */
Paul Burton846e1912017-08-12 19:49:31 -0700236 set_gcr_access(1 << core);
Paul Burton0ee958e2014-01-15 10:31:53 +0000237
Paul Burton0ee958e2014-01-15 10:31:53 +0000238 if (mips_cpc_present()) {
Paul Burton0ee958e2014-01-15 10:31:53 +0000239 /* Reset the core */
Paul Burtondd9233d2014-03-07 10:42:52 +0000240 mips_cpc_lock_other(core);
Paul Burton5a3e7c02016-02-03 03:15:33 +0000241
242 if (mips_cm_revision() >= CM_REV_CM3) {
Matt Redfearn9736c612016-07-07 08:50:38 +0100243 /* Run only the requested VP following the reset */
244 write_cpc_co_vp_stop(0xf);
245 write_cpc_co_vp_run(1 << vpe_id);
Paul Burton5a3e7c02016-02-03 03:15:33 +0000246
247 /*
248 * Ensure that the VP_RUN register is written before the
249 * core leaves reset.
250 */
251 wmb();
252 }
253
Paul Burton0ee958e2014-01-15 10:31:53 +0000254 write_cpc_co_cmd(CPC_Cx_CMD_RESET);
Paul Burtona8c20612015-09-22 11:12:14 -0700255
256 timeout = 100;
257 while (true) {
258 stat = read_cpc_co_stat_conf();
Paul Burton829ca2b2017-08-12 19:49:29 -0700259 seq_state = stat & CPC_Cx_STAT_CONF_SEQSTATE;
260 seq_state >>= __ffs(CPC_Cx_STAT_CONF_SEQSTATE);
Paul Burtona8c20612015-09-22 11:12:14 -0700261
262 /* U6 == coherent execution, ie. the core is up */
263 if (seq_state == CPC_Cx_STAT_CONF_SEQSTATE_U6)
264 break;
265
266 /* Delay a little while before we start warning */
267 if (timeout) {
268 timeout--;
269 mdelay(10);
270 continue;
271 }
272
273 pr_warn("Waiting for core %u to start... STAT_CONF=0x%x\n",
274 core, stat);
275 mdelay(1000);
276 }
277
Paul Burtondd9233d2014-03-07 10:42:52 +0000278 mips_cpc_unlock_other();
Paul Burton0ee958e2014-01-15 10:31:53 +0000279 } else {
280 /* Take the core out of reset */
281 write_gcr_co_reset_release(0);
282 }
283
Paul Burton4ede3162015-09-22 11:12:17 -0700284 mips_cm_unlock_other();
285
Paul Burton0ee958e2014-01-15 10:31:53 +0000286 /* The core is now powered up */
Paul Burton245a7862014-04-14 12:04:27 +0100287 bitmap_set(core_power, core, 1);
Paul Burton0ee958e2014-01-15 10:31:53 +0000288}
289
Paul Burton245a7862014-04-14 12:04:27 +0100290static void remote_vpe_boot(void *dummy)
Paul Burton0ee958e2014-01-15 10:31:53 +0000291{
Paul Burtonf875a8322017-08-12 19:49:35 -0700292 unsigned core = cpu_core(&current_cpu_data);
Paul Burtonf12401d2016-02-03 03:15:31 +0000293 struct core_boot_config *core_cfg = &mips_cps_core_bootcfg[core];
294
295 mips_cps_boot_vpes(core_cfg, cpu_vpe_id(&current_cpu_data));
Paul Burton0ee958e2014-01-15 10:31:53 +0000296}
297
Paul Burtond595d422017-08-12 19:49:40 -0700298static int cps_boot_secondary(int cpu, struct task_struct *idle)
Paul Burton0ee958e2014-01-15 10:31:53 +0000299{
Paul Burtonf875a8322017-08-12 19:49:35 -0700300 unsigned core = cpu_core(&cpu_data[cpu]);
Paul Burton245a7862014-04-14 12:04:27 +0100301 unsigned vpe_id = cpu_vpe_id(&cpu_data[cpu]);
302 struct core_boot_config *core_cfg = &mips_cps_core_bootcfg[core];
303 struct vpe_boot_config *vpe_cfg = &core_cfg->vpe_config[vpe_id];
Paul Burton5a3e7c02016-02-03 03:15:33 +0000304 unsigned long core_entry;
Paul Burton0ee958e2014-01-15 10:31:53 +0000305 unsigned int remote;
306 int err;
307
Paul Burton1ec9dd82017-08-12 19:49:43 -0700308 /* We don't yet support booting CPUs in other clusters */
309 if (cpu_cluster(&cpu_data[cpu]) != cpu_cluster(&current_cpu_data))
310 return -ENOSYS;
311
Paul Burton245a7862014-04-14 12:04:27 +0100312 vpe_cfg->pc = (unsigned long)&smp_bootstrap;
313 vpe_cfg->sp = __KSTK_TOS(idle);
314 vpe_cfg->gp = (unsigned long)task_thread_info(idle);
Paul Burton0ee958e2014-01-15 10:31:53 +0000315
Paul Burton245a7862014-04-14 12:04:27 +0100316 atomic_or(1 << cpu_vpe_id(&cpu_data[cpu]), &core_cfg->vpe_mask);
317
Paul Burton1d8f1f52014-04-14 14:13:57 +0100318 preempt_disable();
319
Paul Burton245a7862014-04-14 12:04:27 +0100320 if (!test_bit(core, core_power)) {
Paul Burton0ee958e2014-01-15 10:31:53 +0000321 /* Boot a VPE on a powered down core */
Matt Redfearn9736c612016-07-07 08:50:38 +0100322 boot_core(core, vpe_id);
Paul Burton1d8f1f52014-04-14 14:13:57 +0100323 goto out;
Paul Burton0ee958e2014-01-15 10:31:53 +0000324 }
325
Paul Burton5a3e7c02016-02-03 03:15:33 +0000326 if (cpu_has_vp) {
Paul Burton68923cd2017-08-12 19:49:39 -0700327 mips_cm_lock_other(0, core, vpe_id, CM_GCR_Cx_OTHER_BLOCK_LOCAL);
Paul Burton5a3e7c02016-02-03 03:15:33 +0000328 core_entry = CKSEG1ADDR((unsigned long)mips_cps_core_entry);
329 write_gcr_co_reset_base(core_entry);
330 mips_cm_unlock_other();
331 }
332
Paul Burtonfe7a38c2017-08-12 19:49:37 -0700333 if (!cpus_are_siblings(cpu, smp_processor_id())) {
Paul Burton0ee958e2014-01-15 10:31:53 +0000334 /* Boot a VPE on another powered up core */
335 for (remote = 0; remote < NR_CPUS; remote++) {
Paul Burtonfe7a38c2017-08-12 19:49:37 -0700336 if (!cpus_are_siblings(cpu, remote))
Paul Burton0ee958e2014-01-15 10:31:53 +0000337 continue;
338 if (cpu_online(remote))
339 break;
340 }
Matt Redfearn5b0093f32016-11-04 09:28:58 +0000341 if (remote >= NR_CPUS) {
342 pr_crit("No online CPU in core %u to start CPU%d\n",
343 core, cpu);
344 goto out;
345 }
Paul Burton0ee958e2014-01-15 10:31:53 +0000346
Paul Burton245a7862014-04-14 12:04:27 +0100347 err = smp_call_function_single(remote, remote_vpe_boot,
348 NULL, 1);
Paul Burton0ee958e2014-01-15 10:31:53 +0000349 if (err)
350 panic("Failed to call remote CPU\n");
Paul Burton1d8f1f52014-04-14 14:13:57 +0100351 goto out;
Paul Burton0ee958e2014-01-15 10:31:53 +0000352 }
353
Paul Burton5a3e7c02016-02-03 03:15:33 +0000354 BUG_ON(!cpu_has_mipsmt && !cpu_has_vp);
Paul Burton0ee958e2014-01-15 10:31:53 +0000355
356 /* Boot a VPE on this core */
Paul Burtonf12401d2016-02-03 03:15:31 +0000357 mips_cps_boot_vpes(core_cfg, vpe_id);
Paul Burton1d8f1f52014-04-14 14:13:57 +0100358out:
359 preempt_enable();
Paul Burtond595d422017-08-12 19:49:40 -0700360 return 0;
Paul Burton0ee958e2014-01-15 10:31:53 +0000361}
362
363static void cps_init_secondary(void)
364{
365 /* Disable MT - we only want to run 1 TC per VPE */
366 if (cpu_has_mipsmt)
367 dmt();
368
Paul Burtonba1c0a42016-02-03 03:15:29 +0000369 if (mips_cm_revision() >= CM_REV_CM3) {
Paul Burton37916172017-08-12 21:36:13 -0700370 unsigned int ident = read_gic_vl_ident();
Paul Burtonba1c0a42016-02-03 03:15:29 +0000371
372 /*
373 * Ensure that our calculation of the VP ID matches up with
374 * what the GIC reports, otherwise we'll have configured
375 * interrupts incorrectly.
376 */
377 BUG_ON(ident != mips_cm_vp_id(smp_processor_id()));
378 }
379
Paul Burtond642e4e2016-05-17 15:31:05 +0100380 if (cpu_has_veic)
381 clear_c0_status(ST0_IM);
382 else
383 change_c0_status(ST0_IM, STATUSF_IP2 | STATUSF_IP3 |
384 STATUSF_IP4 | STATUSF_IP5 |
385 STATUSF_IP6 | STATUSF_IP7);
Paul Burton0ee958e2014-01-15 10:31:53 +0000386}
387
388static void cps_smp_finish(void)
389{
390 write_c0_compare(read_c0_count() + (8 * mips_hpt_frequency / HZ));
391
392#ifdef CONFIG_MIPS_MT_FPAFF
393 /* If we have an FPU, enroll ourselves in the FPU-full mask */
394 if (cpu_has_fpu)
Rusty Russell8dd92892015-03-05 10:49:17 +1030395 cpumask_set_cpu(smp_processor_id(), &mt_fpu_cpumask);
Paul Burton0ee958e2014-01-15 10:31:53 +0000396#endif /* CONFIG_MIPS_MT_FPAFF */
397
398 local_irq_enable();
399}
400
Paul Burton1d8f1f52014-04-14 14:13:57 +0100401#ifdef CONFIG_HOTPLUG_CPU
402
403static int cps_cpu_disable(void)
404{
405 unsigned cpu = smp_processor_id();
406 struct core_boot_config *core_cfg;
407
408 if (!cpu)
409 return -EBUSY;
410
411 if (!cps_pm_support_state(CPS_PM_POWER_GATED))
412 return -EINVAL;
413
Paul Burtonf875a8322017-08-12 19:49:35 -0700414 core_cfg = &mips_cps_core_bootcfg[cpu_core(&current_cpu_data)];
Paul Burton1d8f1f52014-04-14 14:13:57 +0100415 atomic_sub(1 << cpu_vpe_id(&current_cpu_data), &core_cfg->vpe_mask);
Paul Burtone114ba22014-06-11 11:00:56 +0100416 smp_mb__after_atomic();
Paul Burton1d8f1f52014-04-14 14:13:57 +0100417 set_cpu_online(cpu, false);
James Hogan826e99b2016-07-13 14:12:45 +0100418 calculate_cpu_foreign_map();
Paul Burton1d8f1f52014-04-14 14:13:57 +0100419
420 return 0;
421}
422
Paul Burton1d8f1f52014-04-14 14:13:57 +0100423static unsigned cpu_death_sibling;
424static enum {
425 CPU_DEATH_HALT,
426 CPU_DEATH_POWER,
427} cpu_death;
428
429void play_dead(void)
430{
Matt Redfearn0d2808f2016-07-07 08:50:39 +0100431 unsigned int cpu, core, vpe_id;
Paul Burton1d8f1f52014-04-14 14:13:57 +0100432
433 local_irq_disable();
434 idle_task_exit();
435 cpu = smp_processor_id();
Paul Burtonf875a8322017-08-12 19:49:35 -0700436 core = cpu_core(&cpu_data[cpu]);
Paul Burton1d8f1f52014-04-14 14:13:57 +0100437 cpu_death = CPU_DEATH_POWER;
438
Matt Redfearn0d2808f2016-07-07 08:50:39 +0100439 pr_debug("CPU%d going offline\n", cpu);
440
441 if (cpu_has_mipsmt || cpu_has_vp) {
Paul Burtonf875a8322017-08-12 19:49:35 -0700442 core = cpu_core(&cpu_data[cpu]);
443
Paul Burton1d8f1f52014-04-14 14:13:57 +0100444 /* Look for another online VPE within the core */
445 for_each_online_cpu(cpu_death_sibling) {
Paul Burtonfe7a38c2017-08-12 19:49:37 -0700446 if (!cpus_are_siblings(cpu, cpu_death_sibling))
Paul Burton1d8f1f52014-04-14 14:13:57 +0100447 continue;
448
449 /*
450 * There is an online VPE within the core. Just halt
451 * this TC and leave the core alone.
452 */
453 cpu_death = CPU_DEATH_HALT;
454 break;
455 }
456 }
457
458 /* This CPU has chosen its way out */
Marcin Nowakowski1f83f5e2017-04-07 13:40:28 +0200459 (void)cpu_report_death();
Paul Burton1d8f1f52014-04-14 14:13:57 +0100460
461 if (cpu_death == CPU_DEATH_HALT) {
Matt Redfearn0d2808f2016-07-07 08:50:39 +0100462 vpe_id = cpu_vpe_id(&cpu_data[cpu]);
463
464 pr_debug("Halting core %d VP%d\n", core, vpe_id);
465 if (cpu_has_mipsmt) {
466 /* Halt this TC */
467 write_c0_tchalt(TCHALT_H);
468 instruction_hazard();
469 } else if (cpu_has_vp) {
470 write_cpc_cl_vp_stop(1 << vpe_id);
471
472 /* Ensure that the VP_STOP register is written */
473 wmb();
474 }
Paul Burton1d8f1f52014-04-14 14:13:57 +0100475 } else {
Matt Redfearn0d2808f2016-07-07 08:50:39 +0100476 pr_debug("Gating power to core %d\n", core);
Paul Burton1d8f1f52014-04-14 14:13:57 +0100477 /* Power down the core */
478 cps_pm_enter_state(CPS_PM_POWER_GATED);
479 }
480
481 /* This should never be reached */
482 panic("Failed to offline CPU %u", cpu);
483}
484
485static void wait_for_sibling_halt(void *ptr_cpu)
486{
Markos Chandrasfd5ed302015-07-01 09:13:28 +0100487 unsigned cpu = (unsigned long)ptr_cpu;
Paul Burtonc90e49f2014-07-09 12:48:21 +0100488 unsigned vpe_id = cpu_vpe_id(&cpu_data[cpu]);
Paul Burton1d8f1f52014-04-14 14:13:57 +0100489 unsigned halted;
490 unsigned long flags;
491
492 do {
493 local_irq_save(flags);
494 settc(vpe_id);
495 halted = read_tc_c0_tchalt();
496 local_irq_restore(flags);
497 } while (!(halted & TCHALT_H));
498}
499
500static void cps_cpu_die(unsigned int cpu)
501{
Paul Burtonf875a8322017-08-12 19:49:35 -0700502 unsigned core = cpu_core(&cpu_data[cpu]);
Matt Redfearn0d2808f2016-07-07 08:50:39 +0100503 unsigned int vpe_id = cpu_vpe_id(&cpu_data[cpu]);
Paul Burton4ad755c2017-06-02 14:48:54 -0700504 ktime_t fail_time;
Paul Burton1d8f1f52014-04-14 14:13:57 +0100505 unsigned stat;
506 int err;
507
508 /* Wait for the cpu to choose its way out */
Marcin Nowakowski1f83f5e2017-04-07 13:40:28 +0200509 if (!cpu_wait_death(cpu, 5)) {
Paul Burton1d8f1f52014-04-14 14:13:57 +0100510 pr_err("CPU%u: didn't offline\n", cpu);
511 return;
512 }
513
514 /*
515 * Now wait for the CPU to actually offline. Without doing this that
516 * offlining may race with one or more of:
517 *
518 * - Onlining the CPU again.
519 * - Powering down the core if another VPE within it is offlined.
520 * - A sibling VPE entering a non-coherent state.
521 *
522 * In the non-MT halt case (ie. infinite loop) the CPU is doing nothing
523 * with which we could race, so do nothing.
524 */
525 if (cpu_death == CPU_DEATH_POWER) {
526 /*
527 * Wait for the core to enter a powered down or clock gated
528 * state, the latter happening when a JTAG probe is connected
529 * in which case the CPC will refuse to power down the core.
530 */
Paul Burton4ad755c2017-06-02 14:48:54 -0700531 fail_time = ktime_add_ms(ktime_get(), 2000);
Paul Burton1d8f1f52014-04-14 14:13:57 +0100532 do {
Paul Burton68923cd2017-08-12 19:49:39 -0700533 mips_cm_lock_other(0, core, 0, CM_GCR_Cx_OTHER_BLOCK_LOCAL);
Paul Burton1d8f1f52014-04-14 14:13:57 +0100534 mips_cpc_lock_other(core);
535 stat = read_cpc_co_stat_conf();
Paul Burton829ca2b2017-08-12 19:49:29 -0700536 stat &= CPC_Cx_STAT_CONF_SEQSTATE;
537 stat >>= __ffs(CPC_Cx_STAT_CONF_SEQSTATE);
Paul Burton1d8f1f52014-04-14 14:13:57 +0100538 mips_cpc_unlock_other();
Matt Redfearn0d2808f2016-07-07 08:50:39 +0100539 mips_cm_unlock_other();
Paul Burton4ad755c2017-06-02 14:48:54 -0700540
541 if (stat == CPC_Cx_STAT_CONF_SEQSTATE_D0 ||
542 stat == CPC_Cx_STAT_CONF_SEQSTATE_D2 ||
543 stat == CPC_Cx_STAT_CONF_SEQSTATE_U2)
544 break;
545
546 /*
547 * The core ought to have powered down, but didn't &
548 * now we don't really know what state it's in. It's
549 * likely that its _pwr_up pin has been wired to logic
550 * 1 & it powered back up as soon as we powered it
551 * down...
552 *
553 * The best we can do is warn the user & continue in
554 * the hope that the core is doing nothing harmful &
555 * might behave properly if we online it later.
556 */
557 if (WARN(ktime_after(ktime_get(), fail_time),
558 "CPU%u hasn't powered down, seq. state %u\n",
Paul Burton829ca2b2017-08-12 19:49:29 -0700559 cpu, stat))
Paul Burton4ad755c2017-06-02 14:48:54 -0700560 break;
561 } while (1);
Paul Burton1d8f1f52014-04-14 14:13:57 +0100562
563 /* Indicate the core is powered off */
564 bitmap_clear(core_power, core, 1);
565 } else if (cpu_has_mipsmt) {
566 /*
567 * Have a CPU with access to the offlined CPUs registers wait
568 * for its TC to halt.
569 */
570 err = smp_call_function_single(cpu_death_sibling,
571 wait_for_sibling_halt,
Markos Chandrasfd5ed302015-07-01 09:13:28 +0100572 (void *)(unsigned long)cpu, 1);
Paul Burton1d8f1f52014-04-14 14:13:57 +0100573 if (err)
574 panic("Failed to call remote sibling CPU\n");
Matt Redfearn0d2808f2016-07-07 08:50:39 +0100575 } else if (cpu_has_vp) {
576 do {
Paul Burton68923cd2017-08-12 19:49:39 -0700577 mips_cm_lock_other(0, core, vpe_id, CM_GCR_Cx_OTHER_BLOCK_LOCAL);
Matt Redfearn0d2808f2016-07-07 08:50:39 +0100578 stat = read_cpc_co_vp_running();
579 mips_cm_unlock_other();
580 } while (stat & (1 << vpe_id));
Paul Burton1d8f1f52014-04-14 14:13:57 +0100581 }
582}
583
584#endif /* CONFIG_HOTPLUG_CPU */
585
Matt Redfearnff2c8252017-07-19 09:21:03 +0100586static const struct plat_smp_ops cps_smp_ops = {
Paul Burton0ee958e2014-01-15 10:31:53 +0000587 .smp_setup = cps_smp_setup,
588 .prepare_cpus = cps_prepare_cpus,
589 .boot_secondary = cps_boot_secondary,
590 .init_secondary = cps_init_secondary,
591 .smp_finish = cps_smp_finish,
Qais Yousefbb11cff2015-12-08 13:20:28 +0000592 .send_ipi_single = mips_smp_send_ipi_single,
593 .send_ipi_mask = mips_smp_send_ipi_mask,
Paul Burton1d8f1f52014-04-14 14:13:57 +0100594#ifdef CONFIG_HOTPLUG_CPU
595 .cpu_disable = cps_cpu_disable,
596 .cpu_die = cps_cpu_die,
597#endif
Paul Burton0ee958e2014-01-15 10:31:53 +0000598};
599
Paul Burton68c12322014-03-14 16:06:16 +0000600bool mips_cps_smp_in_use(void)
601{
Matt Redfearnff2c8252017-07-19 09:21:03 +0100602 extern const struct plat_smp_ops *mp_ops;
Paul Burton68c12322014-03-14 16:06:16 +0000603 return mp_ops == &cps_smp_ops;
604}
605
Paul Burton0ee958e2014-01-15 10:31:53 +0000606int register_cps_smp_ops(void)
607{
608 if (!mips_cm_present()) {
609 pr_warn("MIPS CPS SMP unable to proceed without a CM\n");
610 return -ENODEV;
611 }
612
613 /* check we have a GIC - we need one for IPIs */
Paul Burton93c5bba52017-08-12 19:49:27 -0700614 if (!(read_gcr_gic_status() & CM_GCR_GIC_STATUS_EX)) {
Paul Burton0ee958e2014-01-15 10:31:53 +0000615 pr_warn("MIPS CPS SMP unable to proceed without a GIC\n");
616 return -ENODEV;
617 }
618
619 register_smp_ops(&cps_smp_ops);
620 return 0;
621}