blob: 2a0b7801409442af4d5edf9b8ef53dbcc3210c34 [file] [log] [blame]
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001/*
2 * Samsung SoC MIPI DSI Master driver.
3 *
4 * Copyright (c) 2014 Samsung Electronics Co., Ltd
5 *
6 * Contacts: Tomasz Figa <t.figa@samsung.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11*/
12
Andrzej Hajda6c81e962016-02-17 14:33:08 +010013#include <asm/unaligned.h>
14
Andrzej Hajda7eb8f062014-04-04 01:19:56 +090015#include <drm/drmP.h>
16#include <drm/drm_crtc_helper.h>
17#include <drm/drm_mipi_dsi.h>
18#include <drm/drm_panel.h>
Gustavo Padovan4ea95262015-06-01 12:04:44 -030019#include <drm/drm_atomic_helper.h>
Andrzej Hajda7eb8f062014-04-04 01:19:56 +090020
21#include <linux/clk.h>
YoungJun Choe17ddec2014-07-22 19:49:44 +090022#include <linux/gpio/consumer.h>
Andrzej Hajda7eb8f062014-04-04 01:19:56 +090023#include <linux/irq.h>
YoungJun Cho9a320412014-07-17 18:01:23 +090024#include <linux/of_device.h>
YoungJun Choe17ddec2014-07-22 19:49:44 +090025#include <linux/of_gpio.h>
Hyungwon Hwangf5f3b9b2015-06-12 21:59:08 +090026#include <linux/of_graph.h>
Andrzej Hajda7eb8f062014-04-04 01:19:56 +090027#include <linux/phy/phy.h>
28#include <linux/regulator/consumer.h>
Inki Daef37cd5e2014-05-09 14:25:20 +090029#include <linux/component.h>
Andrzej Hajda7eb8f062014-04-04 01:19:56 +090030
31#include <video/mipi_display.h>
32#include <video/videomode.h>
33
YoungJun Choe17ddec2014-07-22 19:49:44 +090034#include "exynos_drm_crtc.h"
Andrzej Hajda7eb8f062014-04-04 01:19:56 +090035#include "exynos_drm_drv.h"
36
37/* returns true iff both arguments logically differs */
38#define NEQV(a, b) (!(a) ^ !(b))
39
Andrzej Hajda7eb8f062014-04-04 01:19:56 +090040/* DSIM_STATUS */
41#define DSIM_STOP_STATE_DAT(x) (((x) & 0xf) << 0)
42#define DSIM_STOP_STATE_CLK (1 << 8)
43#define DSIM_TX_READY_HS_CLK (1 << 10)
44#define DSIM_PLL_STABLE (1 << 31)
45
46/* DSIM_SWRST */
47#define DSIM_FUNCRST (1 << 16)
48#define DSIM_SWRST (1 << 0)
49
50/* DSIM_TIMEOUT */
51#define DSIM_LPDR_TIMEOUT(x) ((x) << 0)
52#define DSIM_BTA_TIMEOUT(x) ((x) << 16)
53
54/* DSIM_CLKCTRL */
55#define DSIM_ESC_PRESCALER(x) (((x) & 0xffff) << 0)
56#define DSIM_ESC_PRESCALER_MASK (0xffff << 0)
57#define DSIM_LANE_ESC_CLK_EN_CLK (1 << 19)
58#define DSIM_LANE_ESC_CLK_EN_DATA(x) (((x) & 0xf) << 20)
59#define DSIM_LANE_ESC_CLK_EN_DATA_MASK (0xf << 20)
60#define DSIM_BYTE_CLKEN (1 << 24)
61#define DSIM_BYTE_CLK_SRC(x) (((x) & 0x3) << 25)
62#define DSIM_BYTE_CLK_SRC_MASK (0x3 << 25)
63#define DSIM_PLL_BYPASS (1 << 27)
64#define DSIM_ESC_CLKEN (1 << 28)
65#define DSIM_TX_REQUEST_HSCLK (1 << 31)
66
67/* DSIM_CONFIG */
68#define DSIM_LANE_EN_CLK (1 << 0)
69#define DSIM_LANE_EN(x) (((x) & 0xf) << 1)
70#define DSIM_NUM_OF_DATA_LANE(x) (((x) & 0x3) << 5)
71#define DSIM_SUB_PIX_FORMAT(x) (((x) & 0x7) << 8)
72#define DSIM_MAIN_PIX_FORMAT_MASK (0x7 << 12)
73#define DSIM_MAIN_PIX_FORMAT_RGB888 (0x7 << 12)
74#define DSIM_MAIN_PIX_FORMAT_RGB666 (0x6 << 12)
75#define DSIM_MAIN_PIX_FORMAT_RGB666_P (0x5 << 12)
76#define DSIM_MAIN_PIX_FORMAT_RGB565 (0x4 << 12)
77#define DSIM_SUB_VC (((x) & 0x3) << 16)
78#define DSIM_MAIN_VC (((x) & 0x3) << 18)
79#define DSIM_HSA_MODE (1 << 20)
80#define DSIM_HBP_MODE (1 << 21)
81#define DSIM_HFP_MODE (1 << 22)
82#define DSIM_HSE_MODE (1 << 23)
83#define DSIM_AUTO_MODE (1 << 24)
84#define DSIM_VIDEO_MODE (1 << 25)
85#define DSIM_BURST_MODE (1 << 26)
86#define DSIM_SYNC_INFORM (1 << 27)
87#define DSIM_EOT_DISABLE (1 << 28)
88#define DSIM_MFLUSH_VS (1 << 29)
Krzysztof Kozlowski6bdc92e2017-03-11 20:04:16 +020089/* This flag is valid only for exynos3250/3472/5260/5430 */
Inki Dae78d3a8c2014-08-13 17:03:12 +090090#define DSIM_CLKLANE_STOP (1 << 30)
Andrzej Hajda7eb8f062014-04-04 01:19:56 +090091
92/* DSIM_ESCMODE */
93#define DSIM_TX_TRIGGER_RST (1 << 4)
94#define DSIM_TX_LPDT_LP (1 << 6)
95#define DSIM_CMD_LPDT_LP (1 << 7)
96#define DSIM_FORCE_BTA (1 << 16)
97#define DSIM_FORCE_STOP_STATE (1 << 20)
98#define DSIM_STOP_STATE_CNT(x) (((x) & 0x7ff) << 21)
99#define DSIM_STOP_STATE_CNT_MASK (0x7ff << 21)
100
101/* DSIM_MDRESOL */
102#define DSIM_MAIN_STAND_BY (1 << 31)
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900103#define DSIM_MAIN_VRESOL(x, num_bits) (((x) & ((1 << (num_bits)) - 1)) << 16)
104#define DSIM_MAIN_HRESOL(x, num_bits) (((x) & ((1 << (num_bits)) - 1)) << 0)
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900105
106/* DSIM_MVPORCH */
107#define DSIM_CMD_ALLOW(x) ((x) << 28)
108#define DSIM_STABLE_VFP(x) ((x) << 16)
109#define DSIM_MAIN_VBP(x) ((x) << 0)
110#define DSIM_CMD_ALLOW_MASK (0xf << 28)
111#define DSIM_STABLE_VFP_MASK (0x7ff << 16)
112#define DSIM_MAIN_VBP_MASK (0x7ff << 0)
113
114/* DSIM_MHPORCH */
115#define DSIM_MAIN_HFP(x) ((x) << 16)
116#define DSIM_MAIN_HBP(x) ((x) << 0)
117#define DSIM_MAIN_HFP_MASK ((0xffff) << 16)
118#define DSIM_MAIN_HBP_MASK ((0xffff) << 0)
119
120/* DSIM_MSYNC */
121#define DSIM_MAIN_VSA(x) ((x) << 22)
122#define DSIM_MAIN_HSA(x) ((x) << 0)
123#define DSIM_MAIN_VSA_MASK ((0x3ff) << 22)
124#define DSIM_MAIN_HSA_MASK ((0xffff) << 0)
125
126/* DSIM_SDRESOL */
127#define DSIM_SUB_STANDY(x) ((x) << 31)
128#define DSIM_SUB_VRESOL(x) ((x) << 16)
129#define DSIM_SUB_HRESOL(x) ((x) << 0)
130#define DSIM_SUB_STANDY_MASK ((0x1) << 31)
131#define DSIM_SUB_VRESOL_MASK ((0x7ff) << 16)
132#define DSIM_SUB_HRESOL_MASK ((0x7ff) << 0)
133
134/* DSIM_INTSRC */
135#define DSIM_INT_PLL_STABLE (1 << 31)
136#define DSIM_INT_SW_RST_RELEASE (1 << 30)
137#define DSIM_INT_SFR_FIFO_EMPTY (1 << 29)
Hyungwon Hwange6f988a2015-06-12 21:59:07 +0900138#define DSIM_INT_SFR_HDR_FIFO_EMPTY (1 << 28)
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900139#define DSIM_INT_BTA (1 << 25)
140#define DSIM_INT_FRAME_DONE (1 << 24)
141#define DSIM_INT_RX_TIMEOUT (1 << 21)
142#define DSIM_INT_BTA_TIMEOUT (1 << 20)
143#define DSIM_INT_RX_DONE (1 << 18)
144#define DSIM_INT_RX_TE (1 << 17)
145#define DSIM_INT_RX_ACK (1 << 16)
146#define DSIM_INT_RX_ECC_ERR (1 << 15)
147#define DSIM_INT_RX_CRC_ERR (1 << 14)
148
149/* DSIM_FIFOCTRL */
150#define DSIM_RX_DATA_FULL (1 << 25)
151#define DSIM_RX_DATA_EMPTY (1 << 24)
152#define DSIM_SFR_HEADER_FULL (1 << 23)
153#define DSIM_SFR_HEADER_EMPTY (1 << 22)
154#define DSIM_SFR_PAYLOAD_FULL (1 << 21)
155#define DSIM_SFR_PAYLOAD_EMPTY (1 << 20)
156#define DSIM_I80_HEADER_FULL (1 << 19)
157#define DSIM_I80_HEADER_EMPTY (1 << 18)
158#define DSIM_I80_PAYLOAD_FULL (1 << 17)
159#define DSIM_I80_PAYLOAD_EMPTY (1 << 16)
160#define DSIM_SD_HEADER_FULL (1 << 15)
161#define DSIM_SD_HEADER_EMPTY (1 << 14)
162#define DSIM_SD_PAYLOAD_FULL (1 << 13)
163#define DSIM_SD_PAYLOAD_EMPTY (1 << 12)
164#define DSIM_MD_HEADER_FULL (1 << 11)
165#define DSIM_MD_HEADER_EMPTY (1 << 10)
166#define DSIM_MD_PAYLOAD_FULL (1 << 9)
167#define DSIM_MD_PAYLOAD_EMPTY (1 << 8)
168#define DSIM_RX_FIFO (1 << 4)
169#define DSIM_SFR_FIFO (1 << 3)
170#define DSIM_I80_FIFO (1 << 2)
171#define DSIM_SD_FIFO (1 << 1)
172#define DSIM_MD_FIFO (1 << 0)
173
174/* DSIM_PHYACCHR */
175#define DSIM_AFC_EN (1 << 14)
176#define DSIM_AFC_CTL(x) (((x) & 0x7) << 5)
177
178/* DSIM_PLLCTRL */
179#define DSIM_FREQ_BAND(x) ((x) << 24)
180#define DSIM_PLL_EN (1 << 23)
181#define DSIM_PLL_P(x) ((x) << 13)
182#define DSIM_PLL_M(x) ((x) << 4)
183#define DSIM_PLL_S(x) ((x) << 1)
184
YoungJun Cho9a320412014-07-17 18:01:23 +0900185/* DSIM_PHYCTRL */
186#define DSIM_PHYCTRL_ULPS_EXIT(x) (((x) & 0x1ff) << 0)
Hyungwon Hwange6f988a2015-06-12 21:59:07 +0900187#define DSIM_PHYCTRL_B_DPHYCTL_VREG_LP (1 << 30)
188#define DSIM_PHYCTRL_B_DPHYCTL_SLEW_UP (1 << 14)
YoungJun Cho9a320412014-07-17 18:01:23 +0900189
190/* DSIM_PHYTIMING */
191#define DSIM_PHYTIMING_LPX(x) ((x) << 8)
192#define DSIM_PHYTIMING_HS_EXIT(x) ((x) << 0)
193
194/* DSIM_PHYTIMING1 */
195#define DSIM_PHYTIMING1_CLK_PREPARE(x) ((x) << 24)
196#define DSIM_PHYTIMING1_CLK_ZERO(x) ((x) << 16)
197#define DSIM_PHYTIMING1_CLK_POST(x) ((x) << 8)
198#define DSIM_PHYTIMING1_CLK_TRAIL(x) ((x) << 0)
199
200/* DSIM_PHYTIMING2 */
201#define DSIM_PHYTIMING2_HS_PREPARE(x) ((x) << 16)
202#define DSIM_PHYTIMING2_HS_ZERO(x) ((x) << 8)
203#define DSIM_PHYTIMING2_HS_TRAIL(x) ((x) << 0)
204
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900205#define DSI_MAX_BUS_WIDTH 4
206#define DSI_NUM_VIRTUAL_CHANNELS 4
207#define DSI_TX_FIFO_SIZE 2048
208#define DSI_RX_FIFO_SIZE 256
209#define DSI_XFER_TIMEOUT_MS 100
210#define DSI_RX_FIFO_EMPTY 0x30800002
211
Hyungwon Hwang26269af2015-06-12 21:59:03 +0900212#define OLD_SCLK_MIPI_CLK_NAME "pll_clk"
213
Hyungwon Hwange6f988a2015-06-12 21:59:07 +0900214static char *clk_names[5] = { "bus_clk", "sclk_mipi",
215 "phyclk_mipidphy0_bitclkdiv8", "phyclk_mipidphy0_rxclkesc0",
216 "sclk_rgb_vclk_to_dsim0" };
Hyungwon Hwang0ff03fd2015-06-12 21:59:06 +0900217
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900218enum exynos_dsi_transfer_type {
219 EXYNOS_DSI_TX,
220 EXYNOS_DSI_RX,
221};
222
223struct exynos_dsi_transfer {
224 struct list_head list;
225 struct completion completed;
226 int result;
Andrzej Hajda6c81e962016-02-17 14:33:08 +0100227 struct mipi_dsi_packet packet;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900228 u16 flags;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900229 u16 tx_done;
230
231 u8 *rx_payload;
232 u16 rx_len;
233 u16 rx_done;
234};
235
236#define DSIM_STATE_ENABLED BIT(0)
237#define DSIM_STATE_INITIALIZED BIT(1)
238#define DSIM_STATE_CMD_LPM BIT(2)
Hyungwon Hwang0e480f62015-06-11 23:40:30 +0900239#define DSIM_STATE_VIDOUT_AVAILABLE BIT(3)
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900240
YoungJun Cho9a320412014-07-17 18:01:23 +0900241struct exynos_dsi_driver_data {
Andrzej Hajdab1153612016-02-11 12:55:44 +0100242 const unsigned int *reg_ofs;
YoungJun Cho9a320412014-07-17 18:01:23 +0900243 unsigned int plltmr_reg;
YoungJun Cho9a320412014-07-17 18:01:23 +0900244 unsigned int has_freqband:1;
Inki Dae78d3a8c2014-08-13 17:03:12 +0900245 unsigned int has_clklane_stop:1;
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900246 unsigned int num_clks;
247 unsigned int max_freq;
248 unsigned int wait_for_reset;
249 unsigned int num_bits_resol;
Andrzej Hajdab1153612016-02-11 12:55:44 +0100250 const unsigned int *reg_values;
YoungJun Cho9a320412014-07-17 18:01:23 +0900251};
252
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900253struct exynos_dsi {
Gustavo Padovan2b8376c2015-08-15 12:14:08 -0300254 struct drm_encoder encoder;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900255 struct mipi_dsi_host dsi_host;
256 struct drm_connector connector;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900257 struct drm_panel *panel;
Maciej Purski6afb7722018-08-07 16:50:59 +0900258 struct drm_bridge *out_bridge;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900259 struct device *dev;
260
261 void __iomem *reg_base;
262 struct phy *phy;
Hyungwon Hwang0ff03fd2015-06-12 21:59:06 +0900263 struct clk **clks;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900264 struct regulator_bulk_data supplies[2];
265 int irq;
YoungJun Choe17ddec2014-07-22 19:49:44 +0900266 int te_gpio;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900267
268 u32 pll_clk_rate;
269 u32 burst_clk_rate;
270 u32 esc_clk_rate;
271 u32 lanes;
272 u32 mode_flags;
273 u32 format;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900274
275 int state;
276 struct drm_property *brightness;
277 struct completion completed;
278
279 spinlock_t transfer_lock; /* protects transfer_list */
280 struct list_head transfer_list;
YoungJun Cho9a320412014-07-17 18:01:23 +0900281
Marek Szyprowski2154ac92016-04-19 09:37:10 +0200282 const struct exynos_dsi_driver_data *driver_data;
Maciej Purski27826222018-07-25 17:46:36 +0200283 struct device_node *in_bridge_node;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900284};
285
286#define host_to_dsi(host) container_of(host, struct exynos_dsi, dsi_host)
287#define connector_to_dsi(c) container_of(c, struct exynos_dsi, connector)
288
Gustavo Padovan2b8376c2015-08-15 12:14:08 -0300289static inline struct exynos_dsi *encoder_to_dsi(struct drm_encoder *e)
Andrzej Hajda5cd5db82014-10-07 14:01:11 +0200290{
Gustavo Padovancf67cc92015-08-11 17:38:06 +0900291 return container_of(e, struct exynos_dsi, encoder);
Andrzej Hajda5cd5db82014-10-07 14:01:11 +0200292}
293
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900294enum reg_idx {
295 DSIM_STATUS_REG, /* Status register */
296 DSIM_SWRST_REG, /* Software reset register */
297 DSIM_CLKCTRL_REG, /* Clock control register */
298 DSIM_TIMEOUT_REG, /* Time out register */
299 DSIM_CONFIG_REG, /* Configuration register */
300 DSIM_ESCMODE_REG, /* Escape mode register */
301 DSIM_MDRESOL_REG,
302 DSIM_MVPORCH_REG, /* Main display Vporch register */
303 DSIM_MHPORCH_REG, /* Main display Hporch register */
304 DSIM_MSYNC_REG, /* Main display sync area register */
305 DSIM_INTSRC_REG, /* Interrupt source register */
306 DSIM_INTMSK_REG, /* Interrupt mask register */
307 DSIM_PKTHDR_REG, /* Packet Header FIFO register */
308 DSIM_PAYLOAD_REG, /* Payload FIFO register */
309 DSIM_RXFIFO_REG, /* Read FIFO register */
310 DSIM_FIFOCTRL_REG, /* FIFO status and control register */
311 DSIM_PLLCTRL_REG, /* PLL control register */
312 DSIM_PHYCTRL_REG,
313 DSIM_PHYTIMING_REG,
314 DSIM_PHYTIMING1_REG,
315 DSIM_PHYTIMING2_REG,
316 NUM_REGS
317};
Andrzej Hajdabb32e402016-02-11 12:55:43 +0100318
319static inline void exynos_dsi_write(struct exynos_dsi *dsi, enum reg_idx idx,
320 u32 val)
321{
Andrzej Hajda6c81e962016-02-17 14:33:08 +0100322
Andrzej Hajdabb32e402016-02-11 12:55:43 +0100323 writel(val, dsi->reg_base + dsi->driver_data->reg_ofs[idx]);
324}
325
326static inline u32 exynos_dsi_read(struct exynos_dsi *dsi, enum reg_idx idx)
327{
328 return readl(dsi->reg_base + dsi->driver_data->reg_ofs[idx]);
329}
330
Andrzej Hajdab1153612016-02-11 12:55:44 +0100331static const unsigned int exynos_reg_ofs[] = {
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900332 [DSIM_STATUS_REG] = 0x00,
333 [DSIM_SWRST_REG] = 0x04,
334 [DSIM_CLKCTRL_REG] = 0x08,
335 [DSIM_TIMEOUT_REG] = 0x0c,
336 [DSIM_CONFIG_REG] = 0x10,
337 [DSIM_ESCMODE_REG] = 0x14,
338 [DSIM_MDRESOL_REG] = 0x18,
339 [DSIM_MVPORCH_REG] = 0x1c,
340 [DSIM_MHPORCH_REG] = 0x20,
341 [DSIM_MSYNC_REG] = 0x24,
342 [DSIM_INTSRC_REG] = 0x2c,
343 [DSIM_INTMSK_REG] = 0x30,
344 [DSIM_PKTHDR_REG] = 0x34,
345 [DSIM_PAYLOAD_REG] = 0x38,
346 [DSIM_RXFIFO_REG] = 0x3c,
347 [DSIM_FIFOCTRL_REG] = 0x44,
348 [DSIM_PLLCTRL_REG] = 0x4c,
349 [DSIM_PHYCTRL_REG] = 0x5c,
350 [DSIM_PHYTIMING_REG] = 0x64,
351 [DSIM_PHYTIMING1_REG] = 0x68,
352 [DSIM_PHYTIMING2_REG] = 0x6c,
353};
354
Andrzej Hajdab1153612016-02-11 12:55:44 +0100355static const unsigned int exynos5433_reg_ofs[] = {
Hyungwon Hwange6f988a2015-06-12 21:59:07 +0900356 [DSIM_STATUS_REG] = 0x04,
357 [DSIM_SWRST_REG] = 0x0C,
358 [DSIM_CLKCTRL_REG] = 0x10,
359 [DSIM_TIMEOUT_REG] = 0x14,
360 [DSIM_CONFIG_REG] = 0x18,
361 [DSIM_ESCMODE_REG] = 0x1C,
362 [DSIM_MDRESOL_REG] = 0x20,
363 [DSIM_MVPORCH_REG] = 0x24,
364 [DSIM_MHPORCH_REG] = 0x28,
365 [DSIM_MSYNC_REG] = 0x2C,
366 [DSIM_INTSRC_REG] = 0x34,
367 [DSIM_INTMSK_REG] = 0x38,
368 [DSIM_PKTHDR_REG] = 0x3C,
369 [DSIM_PAYLOAD_REG] = 0x40,
370 [DSIM_RXFIFO_REG] = 0x44,
371 [DSIM_FIFOCTRL_REG] = 0x4C,
372 [DSIM_PLLCTRL_REG] = 0x94,
373 [DSIM_PHYCTRL_REG] = 0xA4,
374 [DSIM_PHYTIMING_REG] = 0xB4,
375 [DSIM_PHYTIMING1_REG] = 0xB8,
376 [DSIM_PHYTIMING2_REG] = 0xBC,
377};
378
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900379enum reg_value_idx {
380 RESET_TYPE,
381 PLL_TIMER,
382 STOP_STATE_CNT,
383 PHYCTRL_ULPS_EXIT,
384 PHYCTRL_VREG_LP,
385 PHYCTRL_SLEW_UP,
386 PHYTIMING_LPX,
387 PHYTIMING_HS_EXIT,
388 PHYTIMING_CLK_PREPARE,
389 PHYTIMING_CLK_ZERO,
390 PHYTIMING_CLK_POST,
391 PHYTIMING_CLK_TRAIL,
392 PHYTIMING_HS_PREPARE,
393 PHYTIMING_HS_ZERO,
394 PHYTIMING_HS_TRAIL
395};
396
Andrzej Hajdab1153612016-02-11 12:55:44 +0100397static const unsigned int reg_values[] = {
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900398 [RESET_TYPE] = DSIM_SWRST,
399 [PLL_TIMER] = 500,
400 [STOP_STATE_CNT] = 0xf,
401 [PHYCTRL_ULPS_EXIT] = DSIM_PHYCTRL_ULPS_EXIT(0x0af),
402 [PHYCTRL_VREG_LP] = 0,
403 [PHYCTRL_SLEW_UP] = 0,
404 [PHYTIMING_LPX] = DSIM_PHYTIMING_LPX(0x06),
405 [PHYTIMING_HS_EXIT] = DSIM_PHYTIMING_HS_EXIT(0x0b),
406 [PHYTIMING_CLK_PREPARE] = DSIM_PHYTIMING1_CLK_PREPARE(0x07),
407 [PHYTIMING_CLK_ZERO] = DSIM_PHYTIMING1_CLK_ZERO(0x27),
408 [PHYTIMING_CLK_POST] = DSIM_PHYTIMING1_CLK_POST(0x0d),
409 [PHYTIMING_CLK_TRAIL] = DSIM_PHYTIMING1_CLK_TRAIL(0x08),
410 [PHYTIMING_HS_PREPARE] = DSIM_PHYTIMING2_HS_PREPARE(0x09),
411 [PHYTIMING_HS_ZERO] = DSIM_PHYTIMING2_HS_ZERO(0x0d),
412 [PHYTIMING_HS_TRAIL] = DSIM_PHYTIMING2_HS_TRAIL(0x0b),
413};
414
Andrzej Hajdab1153612016-02-11 12:55:44 +0100415static const unsigned int exynos5422_reg_values[] = {
Chanho Parkfdc2e102016-01-30 23:11:50 +0900416 [RESET_TYPE] = DSIM_SWRST,
417 [PLL_TIMER] = 500,
418 [STOP_STATE_CNT] = 0xf,
419 [PHYCTRL_ULPS_EXIT] = DSIM_PHYCTRL_ULPS_EXIT(0xaf),
420 [PHYCTRL_VREG_LP] = 0,
421 [PHYCTRL_SLEW_UP] = 0,
422 [PHYTIMING_LPX] = DSIM_PHYTIMING_LPX(0x08),
423 [PHYTIMING_HS_EXIT] = DSIM_PHYTIMING_HS_EXIT(0x0d),
424 [PHYTIMING_CLK_PREPARE] = DSIM_PHYTIMING1_CLK_PREPARE(0x09),
425 [PHYTIMING_CLK_ZERO] = DSIM_PHYTIMING1_CLK_ZERO(0x30),
426 [PHYTIMING_CLK_POST] = DSIM_PHYTIMING1_CLK_POST(0x0e),
427 [PHYTIMING_CLK_TRAIL] = DSIM_PHYTIMING1_CLK_TRAIL(0x0a),
428 [PHYTIMING_HS_PREPARE] = DSIM_PHYTIMING2_HS_PREPARE(0x0c),
429 [PHYTIMING_HS_ZERO] = DSIM_PHYTIMING2_HS_ZERO(0x11),
430 [PHYTIMING_HS_TRAIL] = DSIM_PHYTIMING2_HS_TRAIL(0x0d),
431};
432
Andrzej Hajdab1153612016-02-11 12:55:44 +0100433static const unsigned int exynos5433_reg_values[] = {
Hyungwon Hwange6f988a2015-06-12 21:59:07 +0900434 [RESET_TYPE] = DSIM_FUNCRST,
435 [PLL_TIMER] = 22200,
436 [STOP_STATE_CNT] = 0xa,
437 [PHYCTRL_ULPS_EXIT] = DSIM_PHYCTRL_ULPS_EXIT(0x190),
438 [PHYCTRL_VREG_LP] = DSIM_PHYCTRL_B_DPHYCTL_VREG_LP,
439 [PHYCTRL_SLEW_UP] = DSIM_PHYCTRL_B_DPHYCTL_SLEW_UP,
440 [PHYTIMING_LPX] = DSIM_PHYTIMING_LPX(0x07),
441 [PHYTIMING_HS_EXIT] = DSIM_PHYTIMING_HS_EXIT(0x0c),
442 [PHYTIMING_CLK_PREPARE] = DSIM_PHYTIMING1_CLK_PREPARE(0x09),
443 [PHYTIMING_CLK_ZERO] = DSIM_PHYTIMING1_CLK_ZERO(0x2d),
444 [PHYTIMING_CLK_POST] = DSIM_PHYTIMING1_CLK_POST(0x0e),
445 [PHYTIMING_CLK_TRAIL] = DSIM_PHYTIMING1_CLK_TRAIL(0x09),
446 [PHYTIMING_HS_PREPARE] = DSIM_PHYTIMING2_HS_PREPARE(0x0b),
447 [PHYTIMING_HS_ZERO] = DSIM_PHYTIMING2_HS_ZERO(0x10),
448 [PHYTIMING_HS_TRAIL] = DSIM_PHYTIMING2_HS_TRAIL(0x0c),
449};
450
Andrzej Hajdab1153612016-02-11 12:55:44 +0100451static const struct exynos_dsi_driver_data exynos3_dsi_driver_data = {
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900452 .reg_ofs = exynos_reg_ofs,
Inki Dae473462a2014-08-13 17:09:12 +0900453 .plltmr_reg = 0x50,
454 .has_freqband = 1,
455 .has_clklane_stop = 1,
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900456 .num_clks = 2,
457 .max_freq = 1000,
458 .wait_for_reset = 1,
459 .num_bits_resol = 11,
460 .reg_values = reg_values,
Inki Dae473462a2014-08-13 17:09:12 +0900461};
462
Andrzej Hajdab1153612016-02-11 12:55:44 +0100463static const struct exynos_dsi_driver_data exynos4_dsi_driver_data = {
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900464 .reg_ofs = exynos_reg_ofs,
YoungJun Cho9a320412014-07-17 18:01:23 +0900465 .plltmr_reg = 0x50,
466 .has_freqband = 1,
Inki Dae78d3a8c2014-08-13 17:03:12 +0900467 .has_clklane_stop = 1,
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900468 .num_clks = 2,
469 .max_freq = 1000,
470 .wait_for_reset = 1,
471 .num_bits_resol = 11,
472 .reg_values = reg_values,
YoungJun Cho9a320412014-07-17 18:01:23 +0900473};
474
Andrzej Hajdab1153612016-02-11 12:55:44 +0100475static const struct exynos_dsi_driver_data exynos5_dsi_driver_data = {
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900476 .reg_ofs = exynos_reg_ofs,
YoungJun Cho9a320412014-07-17 18:01:23 +0900477 .plltmr_reg = 0x58,
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900478 .num_clks = 2,
479 .max_freq = 1000,
480 .wait_for_reset = 1,
481 .num_bits_resol = 11,
482 .reg_values = reg_values,
YoungJun Cho9a320412014-07-17 18:01:23 +0900483};
484
Andrzej Hajdab1153612016-02-11 12:55:44 +0100485static const struct exynos_dsi_driver_data exynos5433_dsi_driver_data = {
Hyungwon Hwange6f988a2015-06-12 21:59:07 +0900486 .reg_ofs = exynos5433_reg_ofs,
487 .plltmr_reg = 0xa0,
488 .has_clklane_stop = 1,
489 .num_clks = 5,
490 .max_freq = 1500,
491 .wait_for_reset = 0,
492 .num_bits_resol = 12,
493 .reg_values = exynos5433_reg_values,
494};
495
Andrzej Hajdab1153612016-02-11 12:55:44 +0100496static const struct exynos_dsi_driver_data exynos5422_dsi_driver_data = {
Chanho Parkfdc2e102016-01-30 23:11:50 +0900497 .reg_ofs = exynos5433_reg_ofs,
498 .plltmr_reg = 0xa0,
499 .has_clklane_stop = 1,
500 .num_clks = 2,
501 .max_freq = 1500,
502 .wait_for_reset = 1,
503 .num_bits_resol = 12,
504 .reg_values = exynos5422_reg_values,
505};
506
Andrzej Hajdab1153612016-02-11 12:55:44 +0100507static const struct of_device_id exynos_dsi_of_match[] = {
Inki Dae473462a2014-08-13 17:09:12 +0900508 { .compatible = "samsung,exynos3250-mipi-dsi",
509 .data = &exynos3_dsi_driver_data },
YoungJun Cho9a320412014-07-17 18:01:23 +0900510 { .compatible = "samsung,exynos4210-mipi-dsi",
511 .data = &exynos4_dsi_driver_data },
512 { .compatible = "samsung,exynos5410-mipi-dsi",
513 .data = &exynos5_dsi_driver_data },
Chanho Parkfdc2e102016-01-30 23:11:50 +0900514 { .compatible = "samsung,exynos5422-mipi-dsi",
515 .data = &exynos5422_dsi_driver_data },
Hyungwon Hwange6f988a2015-06-12 21:59:07 +0900516 { .compatible = "samsung,exynos5433-mipi-dsi",
517 .data = &exynos5433_dsi_driver_data },
YoungJun Cho9a320412014-07-17 18:01:23 +0900518 { }
519};
520
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900521static void exynos_dsi_wait_for_reset(struct exynos_dsi *dsi)
522{
523 if (wait_for_completion_timeout(&dsi->completed, msecs_to_jiffies(300)))
524 return;
525
526 dev_err(dsi->dev, "timeout waiting for reset\n");
527}
528
529static void exynos_dsi_reset(struct exynos_dsi *dsi)
530{
Andrzej Hajdabb32e402016-02-11 12:55:43 +0100531 u32 reset_val = dsi->driver_data->reg_values[RESET_TYPE];
Hyungwon Hwangba12ac22015-06-12 21:59:04 +0900532
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900533 reinit_completion(&dsi->completed);
Andrzej Hajdabb32e402016-02-11 12:55:43 +0100534 exynos_dsi_write(dsi, DSIM_SWRST_REG, reset_val);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900535}
536
537#ifndef MHZ
538#define MHZ (1000*1000)
539#endif
540
541static unsigned long exynos_dsi_pll_find_pms(struct exynos_dsi *dsi,
542 unsigned long fin, unsigned long fout, u8 *p, u16 *m, u8 *s)
543{
Marek Szyprowski2154ac92016-04-19 09:37:10 +0200544 const struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900545 unsigned long best_freq = 0;
546 u32 min_delta = 0xffffffff;
547 u8 p_min, p_max;
548 u8 _p, uninitialized_var(best_p);
549 u16 _m, uninitialized_var(best_m);
550 u8 _s, uninitialized_var(best_s);
551
552 p_min = DIV_ROUND_UP(fin, (12 * MHZ));
553 p_max = fin / (6 * MHZ);
554
555 for (_p = p_min; _p <= p_max; ++_p) {
556 for (_s = 0; _s <= 5; ++_s) {
557 u64 tmp;
558 u32 delta;
559
560 tmp = (u64)fout * (_p << _s);
561 do_div(tmp, fin);
562 _m = tmp;
563 if (_m < 41 || _m > 125)
564 continue;
565
566 tmp = (u64)_m * fin;
567 do_div(tmp, _p);
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900568 if (tmp < 500 * MHZ ||
569 tmp > driver_data->max_freq * MHZ)
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900570 continue;
571
572 tmp = (u64)_m * fin;
573 do_div(tmp, _p << _s);
574
575 delta = abs(fout - tmp);
576 if (delta < min_delta) {
577 best_p = _p;
578 best_m = _m;
579 best_s = _s;
580 min_delta = delta;
581 best_freq = tmp;
582 }
583 }
584 }
585
586 if (best_freq) {
587 *p = best_p;
588 *m = best_m;
589 *s = best_s;
590 }
591
592 return best_freq;
593}
594
595static unsigned long exynos_dsi_set_pll(struct exynos_dsi *dsi,
596 unsigned long freq)
597{
Marek Szyprowski2154ac92016-04-19 09:37:10 +0200598 const struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900599 unsigned long fin, fout;
YoungJun Cho9a320412014-07-17 18:01:23 +0900600 int timeout;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900601 u8 p, s;
602 u16 m;
603 u32 reg;
604
Hyungwon Hwang26269af2015-06-12 21:59:03 +0900605 fin = dsi->pll_clk_rate;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900606 fout = exynos_dsi_pll_find_pms(dsi, fin, freq, &p, &m, &s);
607 if (!fout) {
608 dev_err(dsi->dev,
609 "failed to find PLL PMS for requested frequency\n");
YoungJun Cho8525b5e2014-08-14 11:22:36 +0900610 return 0;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900611 }
YoungJun Cho9a320412014-07-17 18:01:23 +0900612 dev_dbg(dsi->dev, "PLL freq %lu, (p %d, m %d, s %d)\n", fout, p, m, s);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900613
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900614 writel(driver_data->reg_values[PLL_TIMER],
615 dsi->reg_base + driver_data->plltmr_reg);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900616
YoungJun Cho9a320412014-07-17 18:01:23 +0900617 reg = DSIM_PLL_EN | DSIM_PLL_P(p) | DSIM_PLL_M(m) | DSIM_PLL_S(s);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900618
YoungJun Cho9a320412014-07-17 18:01:23 +0900619 if (driver_data->has_freqband) {
620 static const unsigned long freq_bands[] = {
621 100 * MHZ, 120 * MHZ, 160 * MHZ, 200 * MHZ,
622 270 * MHZ, 320 * MHZ, 390 * MHZ, 450 * MHZ,
623 510 * MHZ, 560 * MHZ, 640 * MHZ, 690 * MHZ,
624 770 * MHZ, 870 * MHZ, 950 * MHZ,
625 };
626 int band;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900627
YoungJun Cho9a320412014-07-17 18:01:23 +0900628 for (band = 0; band < ARRAY_SIZE(freq_bands); ++band)
629 if (fout < freq_bands[band])
630 break;
631
632 dev_dbg(dsi->dev, "band %d\n", band);
633
634 reg |= DSIM_FREQ_BAND(band);
635 }
636
Andrzej Hajdabb32e402016-02-11 12:55:43 +0100637 exynos_dsi_write(dsi, DSIM_PLLCTRL_REG, reg);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900638
639 timeout = 1000;
640 do {
641 if (timeout-- == 0) {
642 dev_err(dsi->dev, "PLL failed to stabilize\n");
YoungJun Cho8525b5e2014-08-14 11:22:36 +0900643 return 0;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900644 }
Andrzej Hajdabb32e402016-02-11 12:55:43 +0100645 reg = exynos_dsi_read(dsi, DSIM_STATUS_REG);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900646 } while ((reg & DSIM_PLL_STABLE) == 0);
647
648 return fout;
649}
650
651static int exynos_dsi_enable_clock(struct exynos_dsi *dsi)
652{
653 unsigned long hs_clk, byte_clk, esc_clk;
654 unsigned long esc_div;
655 u32 reg;
656
657 hs_clk = exynos_dsi_set_pll(dsi, dsi->burst_clk_rate);
658 if (!hs_clk) {
659 dev_err(dsi->dev, "failed to configure DSI PLL\n");
660 return -EFAULT;
661 }
662
663 byte_clk = hs_clk / 8;
664 esc_div = DIV_ROUND_UP(byte_clk, dsi->esc_clk_rate);
665 esc_clk = byte_clk / esc_div;
666
667 if (esc_clk > 20 * MHZ) {
668 ++esc_div;
669 esc_clk = byte_clk / esc_div;
670 }
671
672 dev_dbg(dsi->dev, "hs_clk = %lu, byte_clk = %lu, esc_clk = %lu\n",
673 hs_clk, byte_clk, esc_clk);
674
Andrzej Hajdabb32e402016-02-11 12:55:43 +0100675 reg = exynos_dsi_read(dsi, DSIM_CLKCTRL_REG);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900676 reg &= ~(DSIM_ESC_PRESCALER_MASK | DSIM_LANE_ESC_CLK_EN_CLK
677 | DSIM_LANE_ESC_CLK_EN_DATA_MASK | DSIM_PLL_BYPASS
678 | DSIM_BYTE_CLK_SRC_MASK);
679 reg |= DSIM_ESC_CLKEN | DSIM_BYTE_CLKEN
680 | DSIM_ESC_PRESCALER(esc_div)
681 | DSIM_LANE_ESC_CLK_EN_CLK
682 | DSIM_LANE_ESC_CLK_EN_DATA(BIT(dsi->lanes) - 1)
683 | DSIM_BYTE_CLK_SRC(0)
684 | DSIM_TX_REQUEST_HSCLK;
Andrzej Hajdabb32e402016-02-11 12:55:43 +0100685 exynos_dsi_write(dsi, DSIM_CLKCTRL_REG, reg);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900686
687 return 0;
688}
689
YoungJun Cho9a320412014-07-17 18:01:23 +0900690static void exynos_dsi_set_phy_ctrl(struct exynos_dsi *dsi)
691{
Marek Szyprowski2154ac92016-04-19 09:37:10 +0200692 const struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
Andrzej Hajdab1153612016-02-11 12:55:44 +0100693 const unsigned int *reg_values = driver_data->reg_values;
YoungJun Cho9a320412014-07-17 18:01:23 +0900694 u32 reg;
695
696 if (driver_data->has_freqband)
697 return;
698
699 /* B D-PHY: D-PHY Master & Slave Analog Block control */
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900700 reg = reg_values[PHYCTRL_ULPS_EXIT] | reg_values[PHYCTRL_VREG_LP] |
701 reg_values[PHYCTRL_SLEW_UP];
Andrzej Hajdabb32e402016-02-11 12:55:43 +0100702 exynos_dsi_write(dsi, DSIM_PHYCTRL_REG, reg);
YoungJun Cho9a320412014-07-17 18:01:23 +0900703
704 /*
705 * T LPX: Transmitted length of any Low-Power state period
706 * T HS-EXIT: Time that the transmitter drives LP-11 following a HS
707 * burst
708 */
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900709 reg = reg_values[PHYTIMING_LPX] | reg_values[PHYTIMING_HS_EXIT];
Andrzej Hajdabb32e402016-02-11 12:55:43 +0100710 exynos_dsi_write(dsi, DSIM_PHYTIMING_REG, reg);
YoungJun Cho9a320412014-07-17 18:01:23 +0900711
712 /*
713 * T CLK-PREPARE: Time that the transmitter drives the Clock Lane LP-00
714 * Line state immediately before the HS-0 Line state starting the
715 * HS transmission
716 * T CLK-ZERO: Time that the transmitter drives the HS-0 state prior to
717 * transmitting the Clock.
718 * T CLK_POST: Time that the transmitter continues to send HS clock
719 * after the last associated Data Lane has transitioned to LP Mode
720 * Interval is defined as the period from the end of T HS-TRAIL to
721 * the beginning of T CLK-TRAIL
722 * T CLK-TRAIL: Time that the transmitter drives the HS-0 state after
723 * the last payload clock bit of a HS transmission burst
724 */
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900725 reg = reg_values[PHYTIMING_CLK_PREPARE] |
726 reg_values[PHYTIMING_CLK_ZERO] |
727 reg_values[PHYTIMING_CLK_POST] |
728 reg_values[PHYTIMING_CLK_TRAIL];
729
Andrzej Hajdabb32e402016-02-11 12:55:43 +0100730 exynos_dsi_write(dsi, DSIM_PHYTIMING1_REG, reg);
YoungJun Cho9a320412014-07-17 18:01:23 +0900731
732 /*
733 * T HS-PREPARE: Time that the transmitter drives the Data Lane LP-00
734 * Line state immediately before the HS-0 Line state starting the
735 * HS transmission
736 * T HS-ZERO: Time that the transmitter drives the HS-0 state prior to
737 * transmitting the Sync sequence.
738 * T HS-TRAIL: Time that the transmitter drives the flipped differential
739 * state after last payload data bit of a HS transmission burst
740 */
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900741 reg = reg_values[PHYTIMING_HS_PREPARE] | reg_values[PHYTIMING_HS_ZERO] |
742 reg_values[PHYTIMING_HS_TRAIL];
Andrzej Hajdabb32e402016-02-11 12:55:43 +0100743 exynos_dsi_write(dsi, DSIM_PHYTIMING2_REG, reg);
YoungJun Cho9a320412014-07-17 18:01:23 +0900744}
745
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900746static void exynos_dsi_disable_clock(struct exynos_dsi *dsi)
747{
748 u32 reg;
749
Andrzej Hajdabb32e402016-02-11 12:55:43 +0100750 reg = exynos_dsi_read(dsi, DSIM_CLKCTRL_REG);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900751 reg &= ~(DSIM_LANE_ESC_CLK_EN_CLK | DSIM_LANE_ESC_CLK_EN_DATA_MASK
752 | DSIM_ESC_CLKEN | DSIM_BYTE_CLKEN);
Andrzej Hajdabb32e402016-02-11 12:55:43 +0100753 exynos_dsi_write(dsi, DSIM_CLKCTRL_REG, reg);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900754
Andrzej Hajdabb32e402016-02-11 12:55:43 +0100755 reg = exynos_dsi_read(dsi, DSIM_PLLCTRL_REG);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900756 reg &= ~DSIM_PLL_EN;
Andrzej Hajdabb32e402016-02-11 12:55:43 +0100757 exynos_dsi_write(dsi, DSIM_PLLCTRL_REG, reg);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900758}
759
Hyungwon Hwange6f988a2015-06-12 21:59:07 +0900760static void exynos_dsi_enable_lane(struct exynos_dsi *dsi, u32 lane)
761{
Andrzej Hajdabb32e402016-02-11 12:55:43 +0100762 u32 reg = exynos_dsi_read(dsi, DSIM_CONFIG_REG);
Hyungwon Hwange6f988a2015-06-12 21:59:07 +0900763 reg |= (DSIM_NUM_OF_DATA_LANE(dsi->lanes - 1) | DSIM_LANE_EN_CLK |
764 DSIM_LANE_EN(lane));
Andrzej Hajdabb32e402016-02-11 12:55:43 +0100765 exynos_dsi_write(dsi, DSIM_CONFIG_REG, reg);
Hyungwon Hwange6f988a2015-06-12 21:59:07 +0900766}
767
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900768static int exynos_dsi_init_link(struct exynos_dsi *dsi)
769{
Marek Szyprowski2154ac92016-04-19 09:37:10 +0200770 const struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900771 int timeout;
772 u32 reg;
773 u32 lanes_mask;
774
775 /* Initialize FIFO pointers */
Andrzej Hajdabb32e402016-02-11 12:55:43 +0100776 reg = exynos_dsi_read(dsi, DSIM_FIFOCTRL_REG);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900777 reg &= ~0x1f;
Andrzej Hajdabb32e402016-02-11 12:55:43 +0100778 exynos_dsi_write(dsi, DSIM_FIFOCTRL_REG, reg);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900779
780 usleep_range(9000, 11000);
781
782 reg |= 0x1f;
Andrzej Hajdabb32e402016-02-11 12:55:43 +0100783 exynos_dsi_write(dsi, DSIM_FIFOCTRL_REG, reg);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900784 usleep_range(9000, 11000);
785
786 /* DSI configuration */
787 reg = 0;
788
YoungJun Cho2f36e332014-07-17 18:01:16 +0900789 /*
790 * The first bit of mode_flags specifies display configuration.
791 * If this bit is set[= MIPI_DSI_MODE_VIDEO], dsi will support video
792 * mode, otherwise it will support command mode.
793 */
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900794 if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO) {
795 reg |= DSIM_VIDEO_MODE;
796
YoungJun Cho2f36e332014-07-17 18:01:16 +0900797 /*
798 * The user manual describes that following bits are ignored in
799 * command mode.
800 */
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900801 if (!(dsi->mode_flags & MIPI_DSI_MODE_VSYNC_FLUSH))
802 reg |= DSIM_MFLUSH_VS;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900803 if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE)
804 reg |= DSIM_SYNC_INFORM;
805 if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_BURST)
806 reg |= DSIM_BURST_MODE;
807 if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_AUTO_VERT)
808 reg |= DSIM_AUTO_MODE;
809 if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HSE)
810 reg |= DSIM_HSE_MODE;
811 if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HFP))
812 reg |= DSIM_HFP_MODE;
813 if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HBP))
814 reg |= DSIM_HBP_MODE;
815 if (!(dsi->mode_flags & MIPI_DSI_MODE_VIDEO_HSA))
816 reg |= DSIM_HSA_MODE;
817 }
818
YoungJun Cho2f36e332014-07-17 18:01:16 +0900819 if (!(dsi->mode_flags & MIPI_DSI_MODE_EOT_PACKET))
820 reg |= DSIM_EOT_DISABLE;
821
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900822 switch (dsi->format) {
823 case MIPI_DSI_FMT_RGB888:
824 reg |= DSIM_MAIN_PIX_FORMAT_RGB888;
825 break;
826 case MIPI_DSI_FMT_RGB666:
827 reg |= DSIM_MAIN_PIX_FORMAT_RGB666;
828 break;
829 case MIPI_DSI_FMT_RGB666_PACKED:
830 reg |= DSIM_MAIN_PIX_FORMAT_RGB666_P;
831 break;
832 case MIPI_DSI_FMT_RGB565:
833 reg |= DSIM_MAIN_PIX_FORMAT_RGB565;
834 break;
835 default:
836 dev_err(dsi->dev, "invalid pixel format\n");
837 return -EINVAL;
838 }
839
Inki Dae78d3a8c2014-08-13 17:03:12 +0900840 /*
841 * Use non-continuous clock mode if the periparal wants and
842 * host controller supports
843 *
844 * In non-continous clock mode, host controller will turn off
845 * the HS clock between high-speed transmissions to reduce
846 * power consumption.
847 */
848 if (driver_data->has_clklane_stop &&
849 dsi->mode_flags & MIPI_DSI_CLOCK_NON_CONTINUOUS) {
850 reg |= DSIM_CLKLANE_STOP;
Inki Dae78d3a8c2014-08-13 17:03:12 +0900851 }
Andrzej Hajdabb32e402016-02-11 12:55:43 +0100852 exynos_dsi_write(dsi, DSIM_CONFIG_REG, reg);
Hyungwon Hwange6f988a2015-06-12 21:59:07 +0900853
854 lanes_mask = BIT(dsi->lanes) - 1;
855 exynos_dsi_enable_lane(dsi, lanes_mask);
Inki Dae78d3a8c2014-08-13 17:03:12 +0900856
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900857 /* Check clock and data lane state are stop state */
858 timeout = 100;
859 do {
860 if (timeout-- == 0) {
861 dev_err(dsi->dev, "waiting for bus lanes timed out\n");
862 return -EFAULT;
863 }
864
Andrzej Hajdabb32e402016-02-11 12:55:43 +0100865 reg = exynos_dsi_read(dsi, DSIM_STATUS_REG);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900866 if ((reg & DSIM_STOP_STATE_DAT(lanes_mask))
867 != DSIM_STOP_STATE_DAT(lanes_mask))
868 continue;
869 } while (!(reg & (DSIM_STOP_STATE_CLK | DSIM_TX_READY_HS_CLK)));
870
Andrzej Hajdabb32e402016-02-11 12:55:43 +0100871 reg = exynos_dsi_read(dsi, DSIM_ESCMODE_REG);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900872 reg &= ~DSIM_STOP_STATE_CNT_MASK;
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900873 reg |= DSIM_STOP_STATE_CNT(driver_data->reg_values[STOP_STATE_CNT]);
Andrzej Hajdabb32e402016-02-11 12:55:43 +0100874 exynos_dsi_write(dsi, DSIM_ESCMODE_REG, reg);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900875
876 reg = DSIM_BTA_TIMEOUT(0xff) | DSIM_LPDR_TIMEOUT(0xffff);
Andrzej Hajdabb32e402016-02-11 12:55:43 +0100877 exynos_dsi_write(dsi, DSIM_TIMEOUT_REG, reg);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900878
879 return 0;
880}
881
882static void exynos_dsi_set_display_mode(struct exynos_dsi *dsi)
883{
Andrzej Hajdae8929992018-05-07 11:29:28 +0200884 struct drm_display_mode *m = &dsi->encoder.crtc->state->adjusted_mode;
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +0900885 unsigned int num_bits_resol = dsi->driver_data->num_bits_resol;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900886 u32 reg;
887
888 if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO) {
889 reg = DSIM_CMD_ALLOW(0xf)
Andrzej Hajdae8929992018-05-07 11:29:28 +0200890 | DSIM_STABLE_VFP(m->vsync_start - m->vdisplay)
891 | DSIM_MAIN_VBP(m->vtotal - m->vsync_end);
Andrzej Hajdabb32e402016-02-11 12:55:43 +0100892 exynos_dsi_write(dsi, DSIM_MVPORCH_REG, reg);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900893
Andrzej Hajdae8929992018-05-07 11:29:28 +0200894 reg = DSIM_MAIN_HFP(m->hsync_start - m->hdisplay)
895 | DSIM_MAIN_HBP(m->htotal - m->hsync_end);
Andrzej Hajdabb32e402016-02-11 12:55:43 +0100896 exynos_dsi_write(dsi, DSIM_MHPORCH_REG, reg);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900897
Andrzej Hajdae8929992018-05-07 11:29:28 +0200898 reg = DSIM_MAIN_VSA(m->vsync_end - m->vsync_start)
899 | DSIM_MAIN_HSA(m->hsync_end - m->hsync_start);
Andrzej Hajdabb32e402016-02-11 12:55:43 +0100900 exynos_dsi_write(dsi, DSIM_MSYNC_REG, reg);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900901 }
Andrzej Hajdae8929992018-05-07 11:29:28 +0200902 reg = DSIM_MAIN_HRESOL(m->hdisplay, num_bits_resol) |
903 DSIM_MAIN_VRESOL(m->vdisplay, num_bits_resol);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900904
Andrzej Hajdabb32e402016-02-11 12:55:43 +0100905 exynos_dsi_write(dsi, DSIM_MDRESOL_REG, reg);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900906
Andrzej Hajdae8929992018-05-07 11:29:28 +0200907 dev_dbg(dsi->dev, "LCD size = %dx%d\n", m->hdisplay, m->vdisplay);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900908}
909
910static void exynos_dsi_set_display_enable(struct exynos_dsi *dsi, bool enable)
911{
912 u32 reg;
913
Andrzej Hajdabb32e402016-02-11 12:55:43 +0100914 reg = exynos_dsi_read(dsi, DSIM_MDRESOL_REG);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900915 if (enable)
916 reg |= DSIM_MAIN_STAND_BY;
917 else
918 reg &= ~DSIM_MAIN_STAND_BY;
Andrzej Hajdabb32e402016-02-11 12:55:43 +0100919 exynos_dsi_write(dsi, DSIM_MDRESOL_REG, reg);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900920}
921
922static int exynos_dsi_wait_for_hdr_fifo(struct exynos_dsi *dsi)
923{
924 int timeout = 2000;
925
926 do {
Andrzej Hajdabb32e402016-02-11 12:55:43 +0100927 u32 reg = exynos_dsi_read(dsi, DSIM_FIFOCTRL_REG);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900928
929 if (!(reg & DSIM_SFR_HEADER_FULL))
930 return 0;
931
932 if (!cond_resched())
933 usleep_range(950, 1050);
934 } while (--timeout);
935
936 return -ETIMEDOUT;
937}
938
939static void exynos_dsi_set_cmd_lpm(struct exynos_dsi *dsi, bool lpm)
940{
Andrzej Hajdabb32e402016-02-11 12:55:43 +0100941 u32 v = exynos_dsi_read(dsi, DSIM_ESCMODE_REG);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900942
943 if (lpm)
944 v |= DSIM_CMD_LPDT_LP;
945 else
946 v &= ~DSIM_CMD_LPDT_LP;
947
Andrzej Hajdabb32e402016-02-11 12:55:43 +0100948 exynos_dsi_write(dsi, DSIM_ESCMODE_REG, v);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900949}
950
951static void exynos_dsi_force_bta(struct exynos_dsi *dsi)
952{
Andrzej Hajdabb32e402016-02-11 12:55:43 +0100953 u32 v = exynos_dsi_read(dsi, DSIM_ESCMODE_REG);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900954 v |= DSIM_FORCE_BTA;
Andrzej Hajdabb32e402016-02-11 12:55:43 +0100955 exynos_dsi_write(dsi, DSIM_ESCMODE_REG, v);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900956}
957
958static void exynos_dsi_send_to_fifo(struct exynos_dsi *dsi,
959 struct exynos_dsi_transfer *xfer)
960{
961 struct device *dev = dsi->dev;
Andrzej Hajda6c81e962016-02-17 14:33:08 +0100962 struct mipi_dsi_packet *pkt = &xfer->packet;
963 const u8 *payload = pkt->payload + xfer->tx_done;
964 u16 length = pkt->payload_length - xfer->tx_done;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900965 bool first = !xfer->tx_done;
966 u32 reg;
967
Krzysztof Kozlowski9cdf0ed2017-03-14 20:38:04 +0200968 dev_dbg(dev, "< xfer %pK: tx len %u, done %u, rx len %u, done %u\n",
Andrzej Hajda6c81e962016-02-17 14:33:08 +0100969 xfer, length, xfer->tx_done, xfer->rx_len, xfer->rx_done);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900970
971 if (length > DSI_TX_FIFO_SIZE)
972 length = DSI_TX_FIFO_SIZE;
973
974 xfer->tx_done += length;
975
976 /* Send payload */
977 while (length >= 4) {
Andrzej Hajda6c81e962016-02-17 14:33:08 +0100978 reg = get_unaligned_le32(payload);
Andrzej Hajdabb32e402016-02-11 12:55:43 +0100979 exynos_dsi_write(dsi, DSIM_PAYLOAD_REG, reg);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900980 payload += 4;
981 length -= 4;
982 }
983
984 reg = 0;
985 switch (length) {
986 case 3:
987 reg |= payload[2] << 16;
988 /* Fall through */
989 case 2:
990 reg |= payload[1] << 8;
991 /* Fall through */
992 case 1:
993 reg |= payload[0];
Andrzej Hajdabb32e402016-02-11 12:55:43 +0100994 exynos_dsi_write(dsi, DSIM_PAYLOAD_REG, reg);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900995 break;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +0900996 }
997
998 /* Send packet header */
999 if (!first)
1000 return;
1001
Andrzej Hajda6c81e962016-02-17 14:33:08 +01001002 reg = get_unaligned_le32(pkt->header);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001003 if (exynos_dsi_wait_for_hdr_fifo(dsi)) {
1004 dev_err(dev, "waiting for header FIFO timed out\n");
1005 return;
1006 }
1007
1008 if (NEQV(xfer->flags & MIPI_DSI_MSG_USE_LPM,
1009 dsi->state & DSIM_STATE_CMD_LPM)) {
1010 exynos_dsi_set_cmd_lpm(dsi, xfer->flags & MIPI_DSI_MSG_USE_LPM);
1011 dsi->state ^= DSIM_STATE_CMD_LPM;
1012 }
1013
Andrzej Hajdabb32e402016-02-11 12:55:43 +01001014 exynos_dsi_write(dsi, DSIM_PKTHDR_REG, reg);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001015
1016 if (xfer->flags & MIPI_DSI_MSG_REQ_ACK)
1017 exynos_dsi_force_bta(dsi);
1018}
1019
1020static void exynos_dsi_read_from_fifo(struct exynos_dsi *dsi,
1021 struct exynos_dsi_transfer *xfer)
1022{
1023 u8 *payload = xfer->rx_payload + xfer->rx_done;
1024 bool first = !xfer->rx_done;
1025 struct device *dev = dsi->dev;
1026 u16 length;
1027 u32 reg;
1028
1029 if (first) {
Andrzej Hajdabb32e402016-02-11 12:55:43 +01001030 reg = exynos_dsi_read(dsi, DSIM_RXFIFO_REG);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001031
1032 switch (reg & 0x3f) {
1033 case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE:
1034 case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE:
1035 if (xfer->rx_len >= 2) {
1036 payload[1] = reg >> 16;
1037 ++xfer->rx_done;
1038 }
1039 /* Fall through */
1040 case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE:
1041 case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE:
1042 payload[0] = reg >> 8;
1043 ++xfer->rx_done;
1044 xfer->rx_len = xfer->rx_done;
1045 xfer->result = 0;
1046 goto clear_fifo;
1047 case MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT:
1048 dev_err(dev, "DSI Error Report: 0x%04x\n",
1049 (reg >> 8) & 0xffff);
1050 xfer->result = 0;
1051 goto clear_fifo;
1052 }
1053
1054 length = (reg >> 8) & 0xffff;
1055 if (length > xfer->rx_len) {
1056 dev_err(dev,
1057 "response too long (%u > %u bytes), stripping\n",
1058 xfer->rx_len, length);
1059 length = xfer->rx_len;
1060 } else if (length < xfer->rx_len)
1061 xfer->rx_len = length;
1062 }
1063
1064 length = xfer->rx_len - xfer->rx_done;
1065 xfer->rx_done += length;
1066
1067 /* Receive payload */
1068 while (length >= 4) {
Andrzej Hajdabb32e402016-02-11 12:55:43 +01001069 reg = exynos_dsi_read(dsi, DSIM_RXFIFO_REG);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001070 payload[0] = (reg >> 0) & 0xff;
1071 payload[1] = (reg >> 8) & 0xff;
1072 payload[2] = (reg >> 16) & 0xff;
1073 payload[3] = (reg >> 24) & 0xff;
1074 payload += 4;
1075 length -= 4;
1076 }
1077
1078 if (length) {
Andrzej Hajdabb32e402016-02-11 12:55:43 +01001079 reg = exynos_dsi_read(dsi, DSIM_RXFIFO_REG);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001080 switch (length) {
1081 case 3:
1082 payload[2] = (reg >> 16) & 0xff;
1083 /* Fall through */
1084 case 2:
1085 payload[1] = (reg >> 8) & 0xff;
1086 /* Fall through */
1087 case 1:
1088 payload[0] = reg & 0xff;
1089 }
1090 }
1091
1092 if (xfer->rx_done == xfer->rx_len)
1093 xfer->result = 0;
1094
1095clear_fifo:
1096 length = DSI_RX_FIFO_SIZE / 4;
1097 do {
Andrzej Hajdabb32e402016-02-11 12:55:43 +01001098 reg = exynos_dsi_read(dsi, DSIM_RXFIFO_REG);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001099 if (reg == DSI_RX_FIFO_EMPTY)
1100 break;
1101 } while (--length);
1102}
1103
1104static void exynos_dsi_transfer_start(struct exynos_dsi *dsi)
1105{
1106 unsigned long flags;
1107 struct exynos_dsi_transfer *xfer;
1108 bool start = false;
1109
1110again:
1111 spin_lock_irqsave(&dsi->transfer_lock, flags);
1112
1113 if (list_empty(&dsi->transfer_list)) {
1114 spin_unlock_irqrestore(&dsi->transfer_lock, flags);
1115 return;
1116 }
1117
1118 xfer = list_first_entry(&dsi->transfer_list,
1119 struct exynos_dsi_transfer, list);
1120
1121 spin_unlock_irqrestore(&dsi->transfer_lock, flags);
1122
Andrzej Hajda6c81e962016-02-17 14:33:08 +01001123 if (xfer->packet.payload_length &&
1124 xfer->tx_done == xfer->packet.payload_length)
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001125 /* waiting for RX */
1126 return;
1127
1128 exynos_dsi_send_to_fifo(dsi, xfer);
1129
Andrzej Hajda6c81e962016-02-17 14:33:08 +01001130 if (xfer->packet.payload_length || xfer->rx_len)
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001131 return;
1132
1133 xfer->result = 0;
1134 complete(&xfer->completed);
1135
1136 spin_lock_irqsave(&dsi->transfer_lock, flags);
1137
1138 list_del_init(&xfer->list);
1139 start = !list_empty(&dsi->transfer_list);
1140
1141 spin_unlock_irqrestore(&dsi->transfer_lock, flags);
1142
1143 if (start)
1144 goto again;
1145}
1146
1147static bool exynos_dsi_transfer_finish(struct exynos_dsi *dsi)
1148{
1149 struct exynos_dsi_transfer *xfer;
1150 unsigned long flags;
1151 bool start = true;
1152
1153 spin_lock_irqsave(&dsi->transfer_lock, flags);
1154
1155 if (list_empty(&dsi->transfer_list)) {
1156 spin_unlock_irqrestore(&dsi->transfer_lock, flags);
1157 return false;
1158 }
1159
1160 xfer = list_first_entry(&dsi->transfer_list,
1161 struct exynos_dsi_transfer, list);
1162
1163 spin_unlock_irqrestore(&dsi->transfer_lock, flags);
1164
1165 dev_dbg(dsi->dev,
Krzysztof Kozlowski9cdf0ed2017-03-14 20:38:04 +02001166 "> xfer %pK, tx_len %zu, tx_done %u, rx_len %u, rx_done %u\n",
Andrzej Hajda6c81e962016-02-17 14:33:08 +01001167 xfer, xfer->packet.payload_length, xfer->tx_done, xfer->rx_len,
1168 xfer->rx_done);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001169
Andrzej Hajda6c81e962016-02-17 14:33:08 +01001170 if (xfer->tx_done != xfer->packet.payload_length)
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001171 return true;
1172
1173 if (xfer->rx_done != xfer->rx_len)
1174 exynos_dsi_read_from_fifo(dsi, xfer);
1175
1176 if (xfer->rx_done != xfer->rx_len)
1177 return true;
1178
1179 spin_lock_irqsave(&dsi->transfer_lock, flags);
1180
1181 list_del_init(&xfer->list);
1182 start = !list_empty(&dsi->transfer_list);
1183
1184 spin_unlock_irqrestore(&dsi->transfer_lock, flags);
1185
1186 if (!xfer->rx_len)
1187 xfer->result = 0;
1188 complete(&xfer->completed);
1189
1190 return start;
1191}
1192
1193static void exynos_dsi_remove_transfer(struct exynos_dsi *dsi,
1194 struct exynos_dsi_transfer *xfer)
1195{
1196 unsigned long flags;
1197 bool start;
1198
1199 spin_lock_irqsave(&dsi->transfer_lock, flags);
1200
1201 if (!list_empty(&dsi->transfer_list) &&
1202 xfer == list_first_entry(&dsi->transfer_list,
1203 struct exynos_dsi_transfer, list)) {
1204 list_del_init(&xfer->list);
1205 start = !list_empty(&dsi->transfer_list);
1206 spin_unlock_irqrestore(&dsi->transfer_lock, flags);
1207 if (start)
1208 exynos_dsi_transfer_start(dsi);
1209 return;
1210 }
1211
1212 list_del_init(&xfer->list);
1213
1214 spin_unlock_irqrestore(&dsi->transfer_lock, flags);
1215}
1216
1217static int exynos_dsi_transfer(struct exynos_dsi *dsi,
1218 struct exynos_dsi_transfer *xfer)
1219{
1220 unsigned long flags;
1221 bool stopped;
1222
1223 xfer->tx_done = 0;
1224 xfer->rx_done = 0;
1225 xfer->result = -ETIMEDOUT;
1226 init_completion(&xfer->completed);
1227
1228 spin_lock_irqsave(&dsi->transfer_lock, flags);
1229
1230 stopped = list_empty(&dsi->transfer_list);
1231 list_add_tail(&xfer->list, &dsi->transfer_list);
1232
1233 spin_unlock_irqrestore(&dsi->transfer_lock, flags);
1234
1235 if (stopped)
1236 exynos_dsi_transfer_start(dsi);
1237
1238 wait_for_completion_timeout(&xfer->completed,
1239 msecs_to_jiffies(DSI_XFER_TIMEOUT_MS));
1240 if (xfer->result == -ETIMEDOUT) {
Andrzej Hajda6c81e962016-02-17 14:33:08 +01001241 struct mipi_dsi_packet *pkt = &xfer->packet;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001242 exynos_dsi_remove_transfer(dsi, xfer);
Andrzej Hajda6c81e962016-02-17 14:33:08 +01001243 dev_err(dsi->dev, "xfer timed out: %*ph %*ph\n", 4, pkt->header,
1244 (int)pkt->payload_length, pkt->payload);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001245 return -ETIMEDOUT;
1246 }
1247
1248 /* Also covers hardware timeout condition */
1249 return xfer->result;
1250}
1251
1252static irqreturn_t exynos_dsi_irq(int irq, void *dev_id)
1253{
1254 struct exynos_dsi *dsi = dev_id;
1255 u32 status;
1256
Andrzej Hajdabb32e402016-02-11 12:55:43 +01001257 status = exynos_dsi_read(dsi, DSIM_INTSRC_REG);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001258 if (!status) {
1259 static unsigned long int j;
1260 if (printk_timed_ratelimit(&j, 500))
1261 dev_warn(dsi->dev, "spurious interrupt\n");
1262 return IRQ_HANDLED;
1263 }
Andrzej Hajdabb32e402016-02-11 12:55:43 +01001264 exynos_dsi_write(dsi, DSIM_INTSRC_REG, status);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001265
1266 if (status & DSIM_INT_SW_RST_RELEASE) {
Hyungwon Hwange6f988a2015-06-12 21:59:07 +09001267 u32 mask = ~(DSIM_INT_RX_DONE | DSIM_INT_SFR_FIFO_EMPTY |
Andrzej Hajdaecf81ed2018-05-08 11:36:58 +02001268 DSIM_INT_SFR_HDR_FIFO_EMPTY | DSIM_INT_RX_ECC_ERR |
1269 DSIM_INT_SW_RST_RELEASE);
Andrzej Hajdabb32e402016-02-11 12:55:43 +01001270 exynos_dsi_write(dsi, DSIM_INTMSK_REG, mask);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001271 complete(&dsi->completed);
1272 return IRQ_HANDLED;
1273 }
1274
Hyungwon Hwange6f988a2015-06-12 21:59:07 +09001275 if (!(status & (DSIM_INT_RX_DONE | DSIM_INT_SFR_FIFO_EMPTY |
Andrzej Hajdaecf81ed2018-05-08 11:36:58 +02001276 DSIM_INT_PLL_STABLE)))
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001277 return IRQ_HANDLED;
1278
1279 if (exynos_dsi_transfer_finish(dsi))
1280 exynos_dsi_transfer_start(dsi);
1281
1282 return IRQ_HANDLED;
1283}
1284
YoungJun Choe17ddec2014-07-22 19:49:44 +09001285static irqreturn_t exynos_dsi_te_irq_handler(int irq, void *dev_id)
1286{
1287 struct exynos_dsi *dsi = (struct exynos_dsi *)dev_id;
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001288 struct drm_encoder *encoder = &dsi->encoder;
YoungJun Choe17ddec2014-07-22 19:49:44 +09001289
Hyungwon Hwang0e480f62015-06-11 23:40:30 +09001290 if (dsi->state & DSIM_STATE_VIDOUT_AVAILABLE)
YoungJun Choe17ddec2014-07-22 19:49:44 +09001291 exynos_drm_crtc_te_handler(encoder->crtc);
1292
1293 return IRQ_HANDLED;
1294}
1295
1296static void exynos_dsi_enable_irq(struct exynos_dsi *dsi)
1297{
1298 enable_irq(dsi->irq);
1299
1300 if (gpio_is_valid(dsi->te_gpio))
1301 enable_irq(gpio_to_irq(dsi->te_gpio));
1302}
1303
1304static void exynos_dsi_disable_irq(struct exynos_dsi *dsi)
1305{
1306 if (gpio_is_valid(dsi->te_gpio))
1307 disable_irq(gpio_to_irq(dsi->te_gpio));
1308
1309 disable_irq(dsi->irq);
1310}
1311
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001312static int exynos_dsi_init(struct exynos_dsi *dsi)
1313{
Marek Szyprowski2154ac92016-04-19 09:37:10 +02001314 const struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +09001315
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001316 exynos_dsi_reset(dsi);
YoungJun Choe17ddec2014-07-22 19:49:44 +09001317 exynos_dsi_enable_irq(dsi);
Hyungwon Hwange6f988a2015-06-12 21:59:07 +09001318
1319 if (driver_data->reg_values[RESET_TYPE] == DSIM_FUNCRST)
1320 exynos_dsi_enable_lane(dsi, BIT(dsi->lanes) - 1);
1321
YoungJun Cho9a320412014-07-17 18:01:23 +09001322 exynos_dsi_enable_clock(dsi);
Hyungwon Hwangd668e8b2015-06-12 21:59:05 +09001323 if (driver_data->wait_for_reset)
1324 exynos_dsi_wait_for_reset(dsi);
YoungJun Cho9a320412014-07-17 18:01:23 +09001325 exynos_dsi_set_phy_ctrl(dsi);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001326 exynos_dsi_init_link(dsi);
1327
1328 return 0;
1329}
1330
Andrzej Hajda295e7952017-08-24 15:33:52 +02001331static int exynos_dsi_register_te_irq(struct exynos_dsi *dsi,
1332 struct device *panel)
YoungJun Choe17ddec2014-07-22 19:49:44 +09001333{
1334 int ret;
YoungJun Cho0cef83a52014-11-17 22:00:16 +09001335 int te_gpio_irq;
YoungJun Choe17ddec2014-07-22 19:49:44 +09001336
Andrzej Hajda295e7952017-08-24 15:33:52 +02001337 dsi->te_gpio = of_get_named_gpio(panel->of_node, "te-gpios", 0);
Andrzej Hajda22e098d2017-03-15 12:20:42 +01001338 if (dsi->te_gpio == -ENOENT)
1339 return 0;
1340
YoungJun Choe17ddec2014-07-22 19:49:44 +09001341 if (!gpio_is_valid(dsi->te_gpio)) {
YoungJun Choe17ddec2014-07-22 19:49:44 +09001342 ret = dsi->te_gpio;
Andrzej Hajda22e098d2017-03-15 12:20:42 +01001343 dev_err(dsi->dev, "cannot get te-gpios, %d\n", ret);
YoungJun Choe17ddec2014-07-22 19:49:44 +09001344 goto out;
1345 }
1346
Hyungwon Hwang51d1dec2015-06-12 21:59:09 +09001347 ret = gpio_request(dsi->te_gpio, "te_gpio");
YoungJun Choe17ddec2014-07-22 19:49:44 +09001348 if (ret) {
1349 dev_err(dsi->dev, "gpio request failed with %d\n", ret);
1350 goto out;
1351 }
1352
YoungJun Cho0cef83a52014-11-17 22:00:16 +09001353 te_gpio_irq = gpio_to_irq(dsi->te_gpio);
YoungJun Cho0cef83a52014-11-17 22:00:16 +09001354 irq_set_status_flags(te_gpio_irq, IRQ_NOAUTOEN);
Hyungwon Hwang51d1dec2015-06-12 21:59:09 +09001355
YoungJun Cho0cef83a52014-11-17 22:00:16 +09001356 ret = request_threaded_irq(te_gpio_irq, exynos_dsi_te_irq_handler, NULL,
YoungJun Choe17ddec2014-07-22 19:49:44 +09001357 IRQF_TRIGGER_RISING, "TE", dsi);
1358 if (ret) {
1359 dev_err(dsi->dev, "request interrupt failed with %d\n", ret);
1360 gpio_free(dsi->te_gpio);
1361 goto out;
1362 }
1363
1364out:
1365 return ret;
1366}
1367
1368static void exynos_dsi_unregister_te_irq(struct exynos_dsi *dsi)
1369{
1370 if (gpio_is_valid(dsi->te_gpio)) {
1371 free_irq(gpio_to_irq(dsi->te_gpio), dsi);
1372 gpio_free(dsi->te_gpio);
1373 dsi->te_gpio = -ENOENT;
1374 }
1375}
1376
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001377static void exynos_dsi_enable(struct drm_encoder *encoder)
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001378{
Gustavo Padovancf67cc92015-08-11 17:38:06 +09001379 struct exynos_dsi *dsi = encoder_to_dsi(encoder);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001380 int ret;
1381
1382 if (dsi->state & DSIM_STATE_ENABLED)
Gustavo Padovanb6595dc2015-08-10 21:37:04 -03001383 return;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001384
Inki Daeba6e4772015-11-16 20:29:24 +09001385 pm_runtime_get_sync(dsi->dev);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001386
Hyungwon Hwang0e480f62015-06-11 23:40:30 +09001387 dsi->state |= DSIM_STATE_ENABLED;
1388
Ajay Kumarcdfb8692014-07-31 23:12:06 +05301389 ret = drm_panel_prepare(dsi->panel);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001390 if (ret < 0) {
Hyungwon Hwang0e480f62015-06-11 23:40:30 +09001391 dsi->state &= ~DSIM_STATE_ENABLED;
Inki Daeba6e4772015-11-16 20:29:24 +09001392 pm_runtime_put_sync(dsi->dev);
Gustavo Padovanb6595dc2015-08-10 21:37:04 -03001393 return;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001394 }
1395
1396 exynos_dsi_set_display_mode(dsi);
1397 exynos_dsi_set_display_enable(dsi, true);
1398
Ajay Kumarcdfb8692014-07-31 23:12:06 +05301399 ret = drm_panel_enable(dsi->panel);
1400 if (ret < 0) {
YoungJun Chod41bb382014-10-01 15:19:13 +09001401 dsi->state &= ~DSIM_STATE_ENABLED;
Ajay Kumarcdfb8692014-07-31 23:12:06 +05301402 exynos_dsi_set_display_enable(dsi, false);
1403 drm_panel_unprepare(dsi->panel);
Inki Daeba6e4772015-11-16 20:29:24 +09001404 pm_runtime_put_sync(dsi->dev);
Gustavo Padovanb6595dc2015-08-10 21:37:04 -03001405 return;
Ajay Kumarcdfb8692014-07-31 23:12:06 +05301406 }
1407
Hyungwon Hwang0e480f62015-06-11 23:40:30 +09001408 dsi->state |= DSIM_STATE_VIDOUT_AVAILABLE;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001409}
1410
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001411static void exynos_dsi_disable(struct drm_encoder *encoder)
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001412{
Gustavo Padovancf67cc92015-08-11 17:38:06 +09001413 struct exynos_dsi *dsi = encoder_to_dsi(encoder);
Gustavo Padovanb6595dc2015-08-10 21:37:04 -03001414
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001415 if (!(dsi->state & DSIM_STATE_ENABLED))
1416 return;
1417
Hyungwon Hwang0e480f62015-06-11 23:40:30 +09001418 dsi->state &= ~DSIM_STATE_VIDOUT_AVAILABLE;
1419
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001420 drm_panel_disable(dsi->panel);
Ajay Kumarcdfb8692014-07-31 23:12:06 +05301421 exynos_dsi_set_display_enable(dsi, false);
1422 drm_panel_unprepare(dsi->panel);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001423
1424 dsi->state &= ~DSIM_STATE_ENABLED;
Hyungwon Hwang0e480f62015-06-11 23:40:30 +09001425
Inki Daeba6e4772015-11-16 20:29:24 +09001426 pm_runtime_put_sync(dsi->dev);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001427}
1428
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001429static enum drm_connector_status
1430exynos_dsi_detect(struct drm_connector *connector, bool force)
1431{
Andrzej Hajda295e7952017-08-24 15:33:52 +02001432 return connector->status;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001433}
1434
1435static void exynos_dsi_connector_destroy(struct drm_connector *connector)
1436{
Andrzej Hajda0ae46012014-09-09 15:16:10 +02001437 drm_connector_unregister(connector);
1438 drm_connector_cleanup(connector);
1439 connector->dev = NULL;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001440}
1441
Ville Syrjälä800ba2b2015-12-15 12:21:06 +01001442static const struct drm_connector_funcs exynos_dsi_connector_funcs = {
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001443 .detect = exynos_dsi_detect,
1444 .fill_modes = drm_helper_probe_single_connector_modes,
1445 .destroy = exynos_dsi_connector_destroy,
Gustavo Padovan4ea95262015-06-01 12:04:44 -03001446 .reset = drm_atomic_helper_connector_reset,
1447 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
1448 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001449};
1450
1451static int exynos_dsi_get_modes(struct drm_connector *connector)
1452{
1453 struct exynos_dsi *dsi = connector_to_dsi(connector);
1454
1455 if (dsi->panel)
1456 return dsi->panel->funcs->get_modes(dsi->panel);
1457
1458 return 0;
1459}
1460
Ville Syrjälä800ba2b2015-12-15 12:21:06 +01001461static const struct drm_connector_helper_funcs exynos_dsi_connector_helper_funcs = {
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001462 .get_modes = exynos_dsi_get_modes,
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001463};
1464
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001465static int exynos_dsi_create_connector(struct drm_encoder *encoder)
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001466{
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001467 struct exynos_dsi *dsi = encoder_to_dsi(encoder);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001468 struct drm_connector *connector = &dsi->connector;
1469 int ret;
1470
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001471 connector->polled = DRM_CONNECTOR_POLL_HPD;
1472
1473 ret = drm_connector_init(encoder->dev, connector,
1474 &exynos_dsi_connector_funcs,
1475 DRM_MODE_CONNECTOR_DSI);
1476 if (ret) {
1477 DRM_ERROR("Failed to initialize connector with drm\n");
1478 return ret;
1479 }
1480
Andrzej Hajda295e7952017-08-24 15:33:52 +02001481 connector->status = connector_status_disconnected;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001482 drm_connector_helper_add(connector, &exynos_dsi_connector_helper_funcs);
Daniel Vettercde4c442018-07-09 10:40:07 +02001483 drm_connector_attach_encoder(connector, encoder);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001484
1485 return 0;
1486}
1487
Ville Syrjälä800ba2b2015-12-15 12:21:06 +01001488static const struct drm_encoder_helper_funcs exynos_dsi_encoder_helper_funcs = {
Gustavo Padovanb6595dc2015-08-10 21:37:04 -03001489 .enable = exynos_dsi_enable,
1490 .disable = exynos_dsi_disable,
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001491};
1492
Ville Syrjälä800ba2b2015-12-15 12:21:06 +01001493static const struct drm_encoder_funcs exynos_dsi_encoder_funcs = {
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001494 .destroy = drm_encoder_cleanup,
1495};
1496
Sjoerd Simonsbd024b82014-07-30 11:29:41 +09001497MODULE_DEVICE_TABLE(of, exynos_dsi_of_match);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001498
Andrzej Hajda295e7952017-08-24 15:33:52 +02001499static int exynos_dsi_host_attach(struct mipi_dsi_host *host,
1500 struct mipi_dsi_device *device)
1501{
1502 struct exynos_dsi *dsi = host_to_dsi(host);
Maciej Purski6afb7722018-08-07 16:50:59 +09001503 struct drm_encoder *encoder = &dsi->encoder;
1504 struct drm_device *drm = encoder->dev;
1505 struct drm_bridge *out_bridge;
1506
1507 out_bridge = of_drm_find_bridge(device->dev.of_node);
1508 if (out_bridge) {
1509 drm_bridge_attach(encoder, out_bridge, NULL);
1510 dsi->out_bridge = out_bridge;
1511 encoder->bridge = NULL;
1512 } else {
1513 int ret = exynos_dsi_create_connector(encoder);
1514
1515 if (ret) {
1516 DRM_ERROR("failed to create connector ret = %d\n", ret);
1517 drm_encoder_cleanup(encoder);
1518 return ret;
1519 }
1520
1521 dsi->panel = of_drm_find_panel(device->dev.of_node);
1522 if (dsi->panel) {
1523 drm_panel_attach(dsi->panel, &dsi->connector);
1524 dsi->connector.status = connector_status_connected;
1525 }
1526 }
Andrzej Hajda295e7952017-08-24 15:33:52 +02001527
1528 /*
1529 * This is a temporary solution and should be made by more generic way.
1530 *
1531 * If attached panel device is for command mode one, dsi should register
1532 * TE interrupt handler.
1533 */
1534 if (!(device->mode_flags & MIPI_DSI_MODE_VIDEO)) {
1535 int ret = exynos_dsi_register_te_irq(dsi, &device->dev);
1536 if (ret)
1537 return ret;
1538 }
1539
1540 mutex_lock(&drm->mode_config.mutex);
1541
1542 dsi->lanes = device->lanes;
1543 dsi->format = device->format;
1544 dsi->mode_flags = device->mode_flags;
Andrzej Hajdac038f532017-08-24 15:33:53 +02001545 exynos_drm_crtc_get_by_type(drm, EXYNOS_DISPLAY_TYPE_LCD)->i80_mode =
1546 !(dsi->mode_flags & MIPI_DSI_MODE_VIDEO);
Andrzej Hajda295e7952017-08-24 15:33:52 +02001547
1548 mutex_unlock(&drm->mode_config.mutex);
1549
1550 if (drm->mode_config.poll_enabled)
1551 drm_kms_helper_hotplug_event(drm);
1552
1553 return 0;
1554}
1555
1556static int exynos_dsi_host_detach(struct mipi_dsi_host *host,
1557 struct mipi_dsi_device *device)
1558{
1559 struct exynos_dsi *dsi = host_to_dsi(host);
Maciej Purski6afb7722018-08-07 16:50:59 +09001560 struct drm_device *drm = dsi->encoder.dev;
Andrzej Hajda295e7952017-08-24 15:33:52 +02001561
1562 if (dsi->panel) {
Maciej Purski6afb7722018-08-07 16:50:59 +09001563 mutex_lock(&drm->mode_config.mutex);
Andrzej Hajda295e7952017-08-24 15:33:52 +02001564 exynos_dsi_disable(&dsi->encoder);
1565 drm_panel_detach(dsi->panel);
1566 dsi->panel = NULL;
1567 dsi->connector.status = connector_status_disconnected;
Maciej Purski6afb7722018-08-07 16:50:59 +09001568 mutex_unlock(&drm->mode_config.mutex);
1569 } else {
1570 if (dsi->out_bridge->funcs->detach)
1571 dsi->out_bridge->funcs->detach(dsi->out_bridge);
1572 dsi->out_bridge = NULL;
Andrzej Hajda295e7952017-08-24 15:33:52 +02001573 }
1574
Andrzej Hajda295e7952017-08-24 15:33:52 +02001575 if (drm->mode_config.poll_enabled)
1576 drm_kms_helper_hotplug_event(drm);
1577
1578 exynos_dsi_unregister_te_irq(dsi);
1579
1580 return 0;
1581}
1582
1583static ssize_t exynos_dsi_host_transfer(struct mipi_dsi_host *host,
1584 const struct mipi_dsi_msg *msg)
1585{
1586 struct exynos_dsi *dsi = host_to_dsi(host);
1587 struct exynos_dsi_transfer xfer;
1588 int ret;
1589
1590 if (!(dsi->state & DSIM_STATE_ENABLED))
1591 return -EINVAL;
1592
1593 if (!(dsi->state & DSIM_STATE_INITIALIZED)) {
1594 ret = exynos_dsi_init(dsi);
1595 if (ret)
1596 return ret;
1597 dsi->state |= DSIM_STATE_INITIALIZED;
1598 }
1599
1600 ret = mipi_dsi_create_packet(&xfer.packet, msg);
1601 if (ret < 0)
1602 return ret;
1603
1604 xfer.rx_len = msg->rx_len;
1605 xfer.rx_payload = msg->rx_buf;
1606 xfer.flags = msg->flags;
1607
1608 ret = exynos_dsi_transfer(dsi, &xfer);
1609 return (ret < 0) ? ret : xfer.rx_done;
1610}
1611
1612static const struct mipi_dsi_host_ops exynos_dsi_ops = {
1613 .attach = exynos_dsi_host_attach,
1614 .detach = exynos_dsi_host_detach,
1615 .transfer = exynos_dsi_host_transfer,
1616};
1617
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001618static int exynos_dsi_of_read_u32(const struct device_node *np,
1619 const char *propname, u32 *out_value)
1620{
1621 int ret = of_property_read_u32(np, propname, out_value);
1622
1623 if (ret < 0)
Rob Herring4bf99142017-07-18 16:43:04 -05001624 pr_err("%pOF: failed to get '%s' property\n", np, propname);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001625
1626 return ret;
1627}
1628
1629enum {
1630 DSI_PORT_IN,
1631 DSI_PORT_OUT
1632};
1633
1634static int exynos_dsi_parse_dt(struct exynos_dsi *dsi)
1635{
1636 struct device *dev = dsi->dev;
1637 struct device_node *node = dev->of_node;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001638 int ret;
1639
1640 ret = exynos_dsi_of_read_u32(node, "samsung,pll-clock-frequency",
1641 &dsi->pll_clk_rate);
1642 if (ret < 0)
1643 return ret;
1644
Hoegeun Kwonf2921d82017-04-13 15:05:26 +09001645 ret = exynos_dsi_of_read_u32(node, "samsung,burst-clock-frequency",
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001646 &dsi->burst_clk_rate);
1647 if (ret < 0)
Hoegeun Kwonf2921d82017-04-13 15:05:26 +09001648 return ret;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001649
Hoegeun Kwonf2921d82017-04-13 15:05:26 +09001650 ret = exynos_dsi_of_read_u32(node, "samsung,esc-clock-frequency",
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001651 &dsi->esc_clk_rate);
Hyungwon Hwangf5f3b9b2015-06-12 21:59:08 +09001652 if (ret < 0)
Hoegeun Kwonf2921d82017-04-13 15:05:26 +09001653 return ret;
Hyungwon Hwangf5f3b9b2015-06-12 21:59:08 +09001654
Maciej Purski27826222018-07-25 17:46:36 +02001655 dsi->in_bridge_node = of_graph_get_remote_node(node, DSI_PORT_IN, 0);
Hyungwon Hwangf5f3b9b2015-06-12 21:59:08 +09001656
Hoegeun Kwonf2921d82017-04-13 15:05:26 +09001657 return 0;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001658}
1659
Inki Daef37cd5e2014-05-09 14:25:20 +09001660static int exynos_dsi_bind(struct device *dev, struct device *master,
1661 void *data)
1662{
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001663 struct drm_encoder *encoder = dev_get_drvdata(dev);
1664 struct exynos_dsi *dsi = encoder_to_dsi(encoder);
Inki Daef37cd5e2014-05-09 14:25:20 +09001665 struct drm_device *drm_dev = data;
Maciej Purski27826222018-07-25 17:46:36 +02001666 struct drm_bridge *in_bridge;
Inki Daef37cd5e2014-05-09 14:25:20 +09001667 int ret;
1668
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001669 drm_encoder_init(drm_dev, encoder, &exynos_dsi_encoder_funcs,
Ville Syrjälä13a3d912015-12-09 16:20:18 +02001670 DRM_MODE_ENCODER_TMDS, NULL);
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001671
1672 drm_encoder_helper_add(encoder, &exynos_dsi_encoder_helper_funcs);
1673
Andrzej Hajda1ca582f2017-08-24 15:33:51 +02001674 ret = exynos_drm_set_possible_crtcs(encoder, EXYNOS_DISPLAY_TYPE_LCD);
1675 if (ret < 0)
1676 return ret;
1677
Maciej Purski27826222018-07-25 17:46:36 +02001678 if (dsi->in_bridge_node) {
1679 in_bridge = of_drm_find_bridge(dsi->in_bridge_node);
1680 if (in_bridge)
1681 drm_bridge_attach(encoder, in_bridge, NULL);
Inki Daec9948922017-06-14 17:09:00 +09001682 }
Hyungwon Hwangf5f3b9b2015-06-12 21:59:08 +09001683
Inki Daef37cd5e2014-05-09 14:25:20 +09001684 return mipi_dsi_host_register(&dsi->dsi_host);
1685}
1686
1687static void exynos_dsi_unbind(struct device *dev, struct device *master,
1688 void *data)
1689{
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001690 struct drm_encoder *encoder = dev_get_drvdata(dev);
Gustavo Padovancf67cc92015-08-11 17:38:06 +09001691 struct exynos_dsi *dsi = encoder_to_dsi(encoder);
Inki Daef37cd5e2014-05-09 14:25:20 +09001692
Gustavo Padovancf67cc92015-08-11 17:38:06 +09001693 exynos_dsi_disable(encoder);
Inki Daef37cd5e2014-05-09 14:25:20 +09001694
Andrzej Hajda0ae46012014-09-09 15:16:10 +02001695 mipi_dsi_host_unregister(&dsi->dsi_host);
Inki Daef37cd5e2014-05-09 14:25:20 +09001696}
1697
Inki Daef37cd5e2014-05-09 14:25:20 +09001698static const struct component_ops exynos_dsi_component_ops = {
1699 .bind = exynos_dsi_bind,
1700 .unbind = exynos_dsi_unbind,
1701};
1702
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001703static int exynos_dsi_probe(struct platform_device *pdev)
1704{
Andrzej Hajda2900c692014-10-07 14:01:08 +02001705 struct device *dev = &pdev->dev;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001706 struct resource *res;
1707 struct exynos_dsi *dsi;
Hyungwon Hwang0ff03fd2015-06-12 21:59:06 +09001708 int ret, i;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001709
Andrzej Hajda2900c692014-10-07 14:01:08 +02001710 dsi = devm_kzalloc(dev, sizeof(*dsi), GFP_KERNEL);
1711 if (!dsi)
1712 return -ENOMEM;
1713
YoungJun Choe17ddec2014-07-22 19:49:44 +09001714 /* To be checked as invalid one */
1715 dsi->te_gpio = -ENOENT;
1716
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001717 init_completion(&dsi->completed);
1718 spin_lock_init(&dsi->transfer_lock);
1719 INIT_LIST_HEAD(&dsi->transfer_list);
1720
1721 dsi->dsi_host.ops = &exynos_dsi_ops;
Andrzej Hajdae2d2a1e2014-10-07 14:01:09 +02001722 dsi->dsi_host.dev = dev;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001723
Andrzej Hajdae2d2a1e2014-10-07 14:01:09 +02001724 dsi->dev = dev;
Marek Szyprowski2154ac92016-04-19 09:37:10 +02001725 dsi->driver_data = of_device_get_match_data(dev);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001726
1727 ret = exynos_dsi_parse_dt(dsi);
1728 if (ret)
Andrzej Hajda86650402015-06-11 23:23:37 +09001729 return ret;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001730
1731 dsi->supplies[0].supply = "vddcore";
1732 dsi->supplies[1].supply = "vddio";
Andrzej Hajdae2d2a1e2014-10-07 14:01:09 +02001733 ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(dsi->supplies),
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001734 dsi->supplies);
1735 if (ret) {
Andrzej Hajdae2d2a1e2014-10-07 14:01:09 +02001736 dev_info(dev, "failed to get regulators: %d\n", ret);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001737 return -EPROBE_DEFER;
1738 }
1739
Kees Cooka86854d2018-06-12 14:07:58 -07001740 dsi->clks = devm_kcalloc(dev,
1741 dsi->driver_data->num_clks, sizeof(*dsi->clks),
Hyungwon Hwang0ff03fd2015-06-12 21:59:06 +09001742 GFP_KERNEL);
Hyungwon Hwange6f988a2015-06-12 21:59:07 +09001743 if (!dsi->clks)
1744 return -ENOMEM;
1745
Hyungwon Hwang0ff03fd2015-06-12 21:59:06 +09001746 for (i = 0; i < dsi->driver_data->num_clks; i++) {
1747 dsi->clks[i] = devm_clk_get(dev, clk_names[i]);
1748 if (IS_ERR(dsi->clks[i])) {
1749 if (strcmp(clk_names[i], "sclk_mipi") == 0) {
1750 strcpy(clk_names[i], OLD_SCLK_MIPI_CLK_NAME);
1751 i--;
1752 continue;
1753 }
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001754
Hyungwon Hwang0ff03fd2015-06-12 21:59:06 +09001755 dev_info(dev, "failed to get the clock: %s\n",
1756 clk_names[i]);
1757 return PTR_ERR(dsi->clks[i]);
1758 }
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001759 }
1760
1761 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Andrzej Hajdae2d2a1e2014-10-07 14:01:09 +02001762 dsi->reg_base = devm_ioremap_resource(dev, res);
Jingoo Han293d3f62014-04-17 19:08:40 +09001763 if (IS_ERR(dsi->reg_base)) {
Andrzej Hajdae2d2a1e2014-10-07 14:01:09 +02001764 dev_err(dev, "failed to remap io region\n");
Andrzej Hajda86650402015-06-11 23:23:37 +09001765 return PTR_ERR(dsi->reg_base);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001766 }
1767
Andrzej Hajdae2d2a1e2014-10-07 14:01:09 +02001768 dsi->phy = devm_phy_get(dev, "dsim");
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001769 if (IS_ERR(dsi->phy)) {
Andrzej Hajdae2d2a1e2014-10-07 14:01:09 +02001770 dev_info(dev, "failed to get dsim phy\n");
Andrzej Hajda86650402015-06-11 23:23:37 +09001771 return PTR_ERR(dsi->phy);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001772 }
1773
1774 dsi->irq = platform_get_irq(pdev, 0);
1775 if (dsi->irq < 0) {
Andrzej Hajdae2d2a1e2014-10-07 14:01:09 +02001776 dev_err(dev, "failed to request dsi irq resource\n");
Andrzej Hajda86650402015-06-11 23:23:37 +09001777 return dsi->irq;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001778 }
1779
1780 irq_set_status_flags(dsi->irq, IRQ_NOAUTOEN);
Andrzej Hajdae2d2a1e2014-10-07 14:01:09 +02001781 ret = devm_request_threaded_irq(dev, dsi->irq, NULL,
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001782 exynos_dsi_irq, IRQF_ONESHOT,
Andrzej Hajdae2d2a1e2014-10-07 14:01:09 +02001783 dev_name(dev), dsi);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001784 if (ret) {
Andrzej Hajdae2d2a1e2014-10-07 14:01:09 +02001785 dev_err(dev, "failed to request dsi irq\n");
Andrzej Hajda86650402015-06-11 23:23:37 +09001786 return ret;
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001787 }
1788
Gustavo Padovancf67cc92015-08-11 17:38:06 +09001789 platform_set_drvdata(pdev, &dsi->encoder);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001790
Inki Daeba6e4772015-11-16 20:29:24 +09001791 pm_runtime_enable(dev);
1792
Andrzej Hajda86650402015-06-11 23:23:37 +09001793 return component_add(dev, &exynos_dsi_component_ops);
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001794}
1795
1796static int exynos_dsi_remove(struct platform_device *pdev)
1797{
Hoegeun Kwon70505c22017-05-26 10:02:01 +09001798 struct exynos_dsi *dsi = platform_get_drvdata(pdev);
1799
Maciej Purski27826222018-07-25 17:46:36 +02001800 of_node_put(dsi->in_bridge_node);
Hoegeun Kwon70505c22017-05-26 10:02:01 +09001801
Inki Daeba6e4772015-11-16 20:29:24 +09001802 pm_runtime_disable(&pdev->dev);
1803
Inki Daedf5225b2014-05-29 18:28:02 +09001804 component_del(&pdev->dev, &exynos_dsi_component_ops);
Inki Daedf5225b2014-05-29 18:28:02 +09001805
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001806 return 0;
1807}
1808
Arnd Bergmann010848a2016-01-20 11:33:37 +01001809static int __maybe_unused exynos_dsi_suspend(struct device *dev)
Inki Daeba6e4772015-11-16 20:29:24 +09001810{
1811 struct drm_encoder *encoder = dev_get_drvdata(dev);
1812 struct exynos_dsi *dsi = encoder_to_dsi(encoder);
Marek Szyprowski2154ac92016-04-19 09:37:10 +02001813 const struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
Inki Daeba6e4772015-11-16 20:29:24 +09001814 int ret, i;
1815
1816 usleep_range(10000, 20000);
1817
1818 if (dsi->state & DSIM_STATE_INITIALIZED) {
1819 dsi->state &= ~DSIM_STATE_INITIALIZED;
1820
1821 exynos_dsi_disable_clock(dsi);
1822
1823 exynos_dsi_disable_irq(dsi);
1824 }
1825
1826 dsi->state &= ~DSIM_STATE_CMD_LPM;
1827
1828 phy_power_off(dsi->phy);
1829
1830 for (i = driver_data->num_clks - 1; i > -1; i--)
1831 clk_disable_unprepare(dsi->clks[i]);
1832
1833 ret = regulator_bulk_disable(ARRAY_SIZE(dsi->supplies), dsi->supplies);
1834 if (ret < 0)
1835 dev_err(dsi->dev, "cannot disable regulators %d\n", ret);
1836
1837 return 0;
1838}
1839
Arnd Bergmann010848a2016-01-20 11:33:37 +01001840static int __maybe_unused exynos_dsi_resume(struct device *dev)
Inki Daeba6e4772015-11-16 20:29:24 +09001841{
1842 struct drm_encoder *encoder = dev_get_drvdata(dev);
1843 struct exynos_dsi *dsi = encoder_to_dsi(encoder);
Marek Szyprowski2154ac92016-04-19 09:37:10 +02001844 const struct exynos_dsi_driver_data *driver_data = dsi->driver_data;
Inki Daeba6e4772015-11-16 20:29:24 +09001845 int ret, i;
1846
1847 ret = regulator_bulk_enable(ARRAY_SIZE(dsi->supplies), dsi->supplies);
1848 if (ret < 0) {
1849 dev_err(dsi->dev, "cannot enable regulators %d\n", ret);
1850 return ret;
1851 }
1852
1853 for (i = 0; i < driver_data->num_clks; i++) {
1854 ret = clk_prepare_enable(dsi->clks[i]);
1855 if (ret < 0)
1856 goto err_clk;
1857 }
1858
1859 ret = phy_power_on(dsi->phy);
1860 if (ret < 0) {
1861 dev_err(dsi->dev, "cannot enable phy %d\n", ret);
1862 goto err_clk;
1863 }
1864
1865 return 0;
1866
1867err_clk:
1868 while (--i > -1)
1869 clk_disable_unprepare(dsi->clks[i]);
1870 regulator_bulk_disable(ARRAY_SIZE(dsi->supplies), dsi->supplies);
1871
1872 return ret;
1873}
Inki Daeba6e4772015-11-16 20:29:24 +09001874
1875static const struct dev_pm_ops exynos_dsi_pm_ops = {
1876 SET_RUNTIME_PM_OPS(exynos_dsi_suspend, exynos_dsi_resume, NULL)
Marek Szyprowski7e915742018-06-11 14:25:00 +02001877 SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
1878 pm_runtime_force_resume)
Inki Daeba6e4772015-11-16 20:29:24 +09001879};
1880
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001881struct platform_driver dsi_driver = {
1882 .probe = exynos_dsi_probe,
1883 .remove = exynos_dsi_remove,
1884 .driver = {
1885 .name = "exynos-dsi",
1886 .owner = THIS_MODULE,
Inki Daeba6e4772015-11-16 20:29:24 +09001887 .pm = &exynos_dsi_pm_ops,
Andrzej Hajda7eb8f062014-04-04 01:19:56 +09001888 .of_match_table = exynos_dsi_of_match,
1889 },
1890};
1891
1892MODULE_AUTHOR("Tomasz Figa <t.figa@samsung.com>");
1893MODULE_AUTHOR("Andrzej Hajda <a.hajda@samsung.com>");
1894MODULE_DESCRIPTION("Samsung SoC MIPI DSI Master");
1895MODULE_LICENSE("GPL v2");