blob: a7bebb99639307885f42959cc128dec95bf8b2c5 [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002 * Kernel execution entry point code.
3 *
4 * Copyright (c) 1995-1996 Gary Thomas <gdt@linuxppc.org>
Kumar Gala3c5df5c2007-09-27 08:43:35 -05005 * Initial PowerPC version.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10006 * Copyright (c) 1996 Cort Dougan <cort@cs.nmt.edu>
Kumar Gala3c5df5c2007-09-27 08:43:35 -05007 * Rewritten for PReP
Paul Mackerras14cf11a2005-09-26 16:04:21 +10008 * Copyright (c) 1996 Paul Mackerras <paulus@cs.anu.edu.au>
Kumar Gala3c5df5c2007-09-27 08:43:35 -05009 * Low-level exception handers, MMU support, and rewrite.
Paul Mackerras14cf11a2005-09-26 16:04:21 +100010 * Copyright (c) 1997 Dan Malek <dmalek@jlc.net>
Kumar Gala3c5df5c2007-09-27 08:43:35 -050011 * PowerPC 8xx modifications.
Paul Mackerras14cf11a2005-09-26 16:04:21 +100012 * Copyright (c) 1998-1999 TiVo, Inc.
Kumar Gala3c5df5c2007-09-27 08:43:35 -050013 * PowerPC 403GCX modifications.
Paul Mackerras14cf11a2005-09-26 16:04:21 +100014 * Copyright (c) 1999 Grant Erickson <grant@lcse.umn.edu>
Kumar Gala3c5df5c2007-09-27 08:43:35 -050015 * PowerPC 403GCX/405GP modifications.
Paul Mackerras14cf11a2005-09-26 16:04:21 +100016 * Copyright 2000 MontaVista Software Inc.
17 * PPC405 modifications
Kumar Gala3c5df5c2007-09-27 08:43:35 -050018 * PowerPC 403GCX/405GP modifications.
19 * Author: MontaVista Software, Inc.
20 * frank_rowand@mvista.com or source@mvista.com
21 * debbie_chu@mvista.com
Paul Mackerras14cf11a2005-09-26 16:04:21 +100022 * Copyright 2002-2004 MontaVista Software, Inc.
Kumar Gala3c5df5c2007-09-27 08:43:35 -050023 * PowerPC 44x support, Matt Porter <mporter@kernel.crashing.org>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100024 * Copyright 2004 Freescale Semiconductor, Inc
Kumar Gala3c5df5c2007-09-27 08:43:35 -050025 * PowerPC e500 modifications, Kumar Gala <galak@kernel.crashing.org>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100026 *
27 * This program is free software; you can redistribute it and/or modify it
28 * under the terms of the GNU General Public License as published by the
29 * Free Software Foundation; either version 2 of the License, or (at your
30 * option) any later version.
31 */
32
Tim Abbotte7039842009-04-25 22:11:05 -040033#include <linux/init.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100034#include <linux/threads.h>
35#include <asm/processor.h>
36#include <asm/page.h>
37#include <asm/mmu.h>
38#include <asm/pgtable.h>
39#include <asm/cputable.h>
40#include <asm/thread_info.h>
41#include <asm/ppc_asm.h>
42#include <asm/asm-offsets.h>
Kumar Galafc4033b2008-06-18 16:26:52 -050043#include <asm/cache.h>
Stephen Rothwell46f52212010-11-18 15:06:17 +000044#include <asm/ptrace.h>
Al Viro9445aa12016-01-13 23:33:46 -050045#include <asm/export.h>
Christophe Leroy2c86cd12018-07-05 16:25:01 +000046#include <asm/feature-fixups.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100047#include "head_booke.h"
48
49/* As with the other PowerPC ports, it is expected that when code
50 * execution begins here, the following registers contain valid, yet
51 * optional, information:
52 *
53 * r3 - Board info structure pointer (DRAM, frequency, MAC address, etc.)
54 * r4 - Starting address of the init RAM disk
55 * r5 - Ending address of the init RAM disk
56 * r6 - Start of kernel command line string (e.g. "mem=128")
57 * r7 - End of kernel command line string
58 *
59 */
Tim Abbotte7039842009-04-25 22:11:05 -040060 __HEAD
Kumar Gala748a7682007-09-13 15:42:35 -050061_ENTRY(_stext);
62_ENTRY(_start);
Paul Mackerras14cf11a2005-09-26 16:04:21 +100063 /*
64 * Reserve a word at a fixed location to store the address
65 * of abatron_pteptrs
66 */
67 nop
Scott Wood6dece0eb2011-07-25 11:29:33 +000068
69 /* Translate device tree address to physical, save in r30/r31 */
Kevin Hao99739612013-12-24 15:12:04 +080070 bl get_phys_addr
71 mr r30,r3
72 mr r31,r4
Scott Wood6dece0eb2011-07-25 11:29:33 +000073
74 li r25,0 /* phys kernel start (low) */
75 li r24,0 /* CPU number */
76 li r23,0 /* phys kernel start (high) */
Paul Mackerras14cf11a2005-09-26 16:04:21 +100077
Kevin Haodd189692013-12-24 15:12:06 +080078#ifdef CONFIG_RELOCATABLE
79 LOAD_REG_ADDR_PIC(r3, _stext) /* Get our current runtime base */
80
81 /* Translate _stext address to physical, save in r23/r25 */
82 bl get_phys_addr
83 mr r23,r3
84 mr r25,r4
85
Kevin Hao7d2471f2013-12-24 15:12:10 +080086 bl 0f
870: mflr r8
88 addis r3,r8,(is_second_reloc - 0b)@ha
89 lwz r19,(is_second_reloc - 0b)@l(r3)
90
91 /* Check if this is the second relocation. */
92 cmpwi r19,1
93 bne 1f
94
95 /*
96 * For the second relocation, we already get the real memstart_addr
97 * from device tree. So we will map PAGE_OFFSET to memstart_addr,
98 * then the virtual address of start kernel should be:
99 * PAGE_OFFSET + (kernstart_addr - memstart_addr)
100 * Since the offset between kernstart_addr and memstart_addr should
101 * never be beyond 1G, so we can just use the lower 32bit of them
102 * for the calculation.
103 */
104 lis r3,PAGE_OFFSET@h
105
106 addis r4,r8,(kernstart_addr - 0b)@ha
107 addi r4,r4,(kernstart_addr - 0b)@l
108 lwz r5,4(r4)
109
110 addis r6,r8,(memstart_addr - 0b)@ha
111 addi r6,r6,(memstart_addr - 0b)@l
112 lwz r7,4(r6)
113
114 subf r5,r7,r5
115 add r3,r3,r5
116 b 2f
117
1181:
Kevin Haodd189692013-12-24 15:12:06 +0800119 /*
120 * We have the runtime (virutal) address of our base.
121 * We calculate our shift of offset from a 64M page.
122 * We could map the 64M page we belong to at PAGE_OFFSET and
123 * get going from there.
124 */
125 lis r4,KERNELBASE@h
126 ori r4,r4,KERNELBASE@l
127 rlwinm r6,r25,0,0x3ffffff /* r6 = PHYS_START % 64M */
128 rlwinm r5,r4,0,0x3ffffff /* r5 = KERNELBASE % 64M */
129 subf r3,r5,r6 /* r3 = r6 - r5 */
130 add r3,r4,r3 /* Required Virtual Address */
131
Kevin Hao7d2471f2013-12-24 15:12:10 +08001322: bl relocate
133
134 /*
135 * For the second relocation, we already set the right tlb entries
136 * for the kernel space, so skip the code in fsl_booke_entry_mapping.S
137 */
138 cmpwi r19,1
139 beq set_ivor
Kevin Haodd189692013-12-24 15:12:06 +0800140#endif
141
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000142/* We try to not make any assumptions about how the boot loader
143 * setup or used the TLBs. We invalidate all mappings from the
144 * boot loader and load a single entry in TLB1[0] to map the
Dale Farnsworthe8b63762007-11-22 08:46:20 -0700145 * first 64M of kernel memory. Any boot info passed from the
146 * bootloader needs to live in this first 64M.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000147 *
148 * Requirement on bootloader:
149 * - The page we're executing in needs to reside in TLB1 and
150 * have IPROT=1. If not an invalidate broadcast could
151 * evict the entry we're currently executing in.
152 *
153 * r3 = Index of TLB1 were executing in
154 * r4 = Current MSR[IS]
155 * r5 = Index of TLB1 temp mapping
156 *
157 * Later in mapin_ram we will correctly map lowmem, and resize TLB1[0]
158 * if needed
159 */
160
Kumar Galad5b26db2008-11-19 09:35:56 -0600161_ENTRY(__early_start)
Kumar Gala105c31d2009-01-08 08:31:20 -0600162
Sebastian Andrzej Siewiorb3df8952010-04-04 22:19:03 +0200163#define ENTRY_MAPPING_BOOT_SETUP
Sebastian Andrzej Siewior7c08ce72010-04-04 22:19:02 +0200164#include "fsl_booke_entry_mapping.S"
Sebastian Andrzej Siewiorb3df8952010-04-04 22:19:03 +0200165#undef ENTRY_MAPPING_BOOT_SETUP
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000166
Kevin Hao7d2471f2013-12-24 15:12:10 +0800167set_ivor:
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000168 /* Establish the interrupt vector offsets */
169 SET_IVOR(0, CriticalInput);
170 SET_IVOR(1, MachineCheck);
171 SET_IVOR(2, DataStorage);
172 SET_IVOR(3, InstructionStorage);
173 SET_IVOR(4, ExternalInput);
174 SET_IVOR(5, Alignment);
175 SET_IVOR(6, Program);
176 SET_IVOR(7, FloatingPointUnavailable);
177 SET_IVOR(8, SystemCall);
178 SET_IVOR(9, AuxillaryProcessorUnavailable);
179 SET_IVOR(10, Decrementer);
180 SET_IVOR(11, FixedIntervalTimer);
181 SET_IVOR(12, WatchdogTimer);
182 SET_IVOR(13, DataTLBError);
183 SET_IVOR(14, InstructionTLBError);
Kumar Galaeb0cd5fd2008-04-09 06:06:11 -0500184 SET_IVOR(15, DebugCrit);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000185
186 /* Establish the interrupt vector base */
187 lis r4,interrupt_base@h /* IVPR only uses the high 16-bits */
188 mtspr SPRN_IVPR,r4
189
190 /* Setup the defaults for TLB entries */
Kumar Galad66c82e2009-02-10 18:10:50 -0600191 li r2,(MAS4_TSIZED(BOOK3E_PAGESZ_4K))@l
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000192#ifdef CONFIG_E200
193 oris r2,r2,MAS4_TLBSELD(1)@h
194#endif
Kumar Gala3c5df5c2007-09-27 08:43:35 -0500195 mtspr SPRN_MAS4, r2
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000196
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000197#if !defined(CONFIG_BDI_SWITCH)
198 /*
199 * The Abatron BDI JTAG debugger does not tolerate others
200 * mucking with the debug registers.
201 */
202 lis r2,DBCR0_IDM@h
203 mtspr SPRN_DBCR0,r2
Becky Brucea7cb0332006-02-08 16:41:26 -0600204 isync
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000205 /* clear any residual debug events */
206 li r2,-1
207 mtspr SPRN_DBSR,r2
208#endif
209
Kumar Galad5b26db2008-11-19 09:35:56 -0600210#ifdef CONFIG_SMP
211 /* Check to see if we're the second processor, and jump
212 * to the secondary_start code if so
213 */
Kevin Hao0be7d969b2013-12-24 15:12:11 +0800214 LOAD_REG_ADDR_PIC(r24, boot_cpuid)
Matthew McClintock2ed38b22010-08-31 18:24:45 -0500215 lwz r24, 0(r24)
216 cmpwi r24, -1
217 mfspr r24,SPRN_PIR
Kumar Galad5b26db2008-11-19 09:35:56 -0600218 bne __secondary_start
219#endif
220
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000221 /*
222 * This is where the main kernel code starts.
223 */
224
225 /* ptr to current */
226 lis r2,init_task@h
227 ori r2,r2,init_task@l
228
229 /* ptr to current thread */
230 addi r4,r2,THREAD /* init task's THREAD */
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +0000231 mtspr SPRN_SPRG_THREAD,r4
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000232
233 /* stack */
234 lis r1,init_thread_union@h
235 ori r1,r1,init_thread_union@l
236 li r0,0
237 stwu r0,THREAD_SIZE-STACK_FRAME_OVERHEAD(r1)
238
Christophe Leroy05486082019-01-31 10:08:50 +0000239#ifdef CONFIG_SMP
Christophe Leroyf7354cc2019-01-31 10:09:04 +0000240 stw r24, TASK_CPU(r2)
Christophe Leroy05486082019-01-31 10:08:50 +0000241#endif
Matthew McClintock2ed38b22010-08-31 18:24:45 -0500242
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000243 bl early_init
244
Kevin Haodd189692013-12-24 15:12:06 +0800245#ifdef CONFIG_RELOCATABLE
Kevin Hao7d2471f2013-12-24 15:12:10 +0800246 mr r3,r30
247 mr r4,r31
Kevin Haodd189692013-12-24 15:12:06 +0800248#ifdef CONFIG_PHYS_64BIT
Kevin Hao7d2471f2013-12-24 15:12:10 +0800249 mr r5,r23
250 mr r6,r25
Kevin Haodd189692013-12-24 15:12:06 +0800251#else
Kevin Hao7d2471f2013-12-24 15:12:10 +0800252 mr r5,r25
Kevin Haodd189692013-12-24 15:12:06 +0800253#endif
254 bl relocate_init
255#endif
256
Suzuki Poulose0f890c82011-12-14 22:57:15 +0000257#ifdef CONFIG_DYNAMIC_MEMSTART
Kumar Gala37dd2ba2008-04-22 04:22:34 +1000258 lis r3,kernstart_addr@ha
259 la r3,kernstart_addr@l(r3)
260#ifdef CONFIG_PHYS_64BIT
261 stw r23,0(r3)
262 stw r25,4(r3)
263#else
264 stw r25,0(r3)
265#endif
266#endif
267
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000268/*
269 * Decide what sort of machine this is and initialize the MMU.
270 */
Christophe Leroy2edb16e2019-04-26 16:23:34 +0000271#ifdef CONFIG_KASAN
272 bl kasan_early_init
273#endif
Scott Wood6dece0eb2011-07-25 11:29:33 +0000274 mr r3,r30
275 mr r4,r31
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000276 bl machine_init
277 bl MMU_init
278
279 /* Setup PTE pointers for the Abatron bdiGDB */
280 lis r6, swapper_pg_dir@h
281 ori r6, r6, swapper_pg_dir@l
282 lis r5, abatron_pteptrs@h
283 ori r5, r5, abatron_pteptrs@l
284 lis r4, KERNELBASE@h
285 ori r4, r4, KERNELBASE@l
286 stw r5, 0(r4) /* Save abatron_pteptrs at a fixed location */
287 stw r6, 0(r5)
288
289 /* Let's move on */
290 lis r4,start_kernel@h
291 ori r4,r4,start_kernel@l
292 lis r3,MSR_KERNEL@h
293 ori r3,r3,MSR_KERNEL@l
294 mtspr SPRN_SRR0,r4
295 mtspr SPRN_SRR1,r3
296 rfi /* change context and jump to start_kernel */
297
298/* Macros to hide the PTE size differences
299 *
300 * FIND_PTE -- walks the page tables given EA & pgdir pointer
301 * r10 -- EA of fault
302 * r11 -- PGDIR pointer
303 * r12 -- free
304 * label 2: is the bailout case
305 *
306 * if we find the pte (fall through):
307 * r11 is low pte word
308 * r12 is pointer to the pte
Becky Bruce41151e72011-06-28 09:54:48 +0000309 * r10 is the pshift from the PGD, if we're a hugepage
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000310 */
311#ifdef CONFIG_PTE_64BIT
Becky Bruce41151e72011-06-28 09:54:48 +0000312#ifdef CONFIG_HUGETLB_PAGE
313#define FIND_PTE \
314 rlwinm r12, r10, 13, 19, 29; /* Compute pgdir/pmd offset */ \
315 lwzx r11, r12, r11; /* Get pgd/pmd entry */ \
316 rlwinm. r12, r11, 0, 0, 20; /* Extract pt base address */ \
317 blt 1000f; /* Normal non-huge page */ \
318 beq 2f; /* Bail if no table */ \
319 oris r11, r11, PD_HUGE@h; /* Put back address bit */ \
320 andi. r10, r11, HUGEPD_SHIFT_MASK@l; /* extract size field */ \
321 xor r12, r10, r11; /* drop size bits from pointer */ \
322 b 1001f; \
3231000: rlwimi r12, r10, 23, 20, 28; /* Compute pte address */ \
324 li r10, 0; /* clear r10 */ \
3251001: lwz r11, 4(r12); /* Get pte entry */
326#else
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000327#define FIND_PTE \
Kumar Gala3c5df5c2007-09-27 08:43:35 -0500328 rlwinm r12, r10, 13, 19, 29; /* Compute pgdir/pmd offset */ \
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000329 lwzx r11, r12, r11; /* Get pgd/pmd entry */ \
330 rlwinm. r12, r11, 0, 0, 20; /* Extract pt base address */ \
331 beq 2f; /* Bail if no table */ \
332 rlwimi r12, r10, 23, 20, 28; /* Compute pte address */ \
333 lwz r11, 4(r12); /* Get pte entry */
Becky Bruce41151e72011-06-28 09:54:48 +0000334#endif /* HUGEPAGE */
335#else /* !PTE_64BIT */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000336#define FIND_PTE \
337 rlwimi r11, r10, 12, 20, 29; /* Create L1 (pgdir/pmd) address */ \
338 lwz r11, 0(r11); /* Get L1 entry */ \
339 rlwinm. r12, r11, 0, 0, 19; /* Extract L2 (pte) base address */ \
340 beq 2f; /* Bail if no table */ \
341 rlwimi r12, r10, 22, 20, 29; /* Compute PTE address */ \
342 lwz r11, 0(r12); /* Get Linux PTE */
343#endif
344
345/*
346 * Interrupt vector entry code
347 *
348 * The Book E MMUs are always on so we don't need to handle
349 * interrupts in real mode as with previous PPC processors. In
350 * this case we handle interrupts in the kernel virtual address
351 * space.
352 *
353 * Interrupt vectors are dynamically placed relative to the
354 * interrupt prefix as determined by the address of interrupt_base.
355 * The interrupt vectors offsets are programmed using the labels
356 * for each interrupt vector entry.
357 *
358 * Interrupt vectors must be aligned on a 16 byte boundary.
359 * We align on a 32 byte cache line boundary for good measure.
360 */
361
362interrupt_base:
363 /* Critical Input Interrupt */
Scott Woodcfac5782011-12-20 15:34:40 +0000364 CRITICAL_EXCEPTION(0x0100, CRITICAL, CriticalInput, unknown_exception)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000365
366 /* Machine Check Interrupt */
367#ifdef CONFIG_E200
368 /* no RFMCI, MCSRRs on E200 */
Scott Woodcfac5782011-12-20 15:34:40 +0000369 CRITICAL_EXCEPTION(0x0200, MACHINE_CHECK, MachineCheck, \
370 machine_check_exception)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000371#else
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000372 MCHECK_EXCEPTION(0x0200, MachineCheck, machine_check_exception)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000373#endif
374
375 /* Data Storage Interrupt */
376 START_EXCEPTION(DataStorage)
Scott Woodcfac5782011-12-20 15:34:40 +0000377 NORMAL_EXCEPTION_PROLOG(DATA_STORAGE)
Kumar Gala6cfd8992008-07-09 10:03:28 -0500378 mfspr r5,SPRN_ESR /* Grab the ESR, save it, pass arg3 */
379 stw r5,_ESR(r11)
380 mfspr r4,SPRN_DEAR /* Grab the DEAR, save it, pass arg2 */
381 andis. r10,r5,(ESR_ILK|ESR_DLK)@h
382 bne 1f
Benjamin Herrenschmidta5464982012-03-07 16:48:45 +1100383 EXC_XFER_LITE(0x0300, handle_page_fault)
Kumar Gala6cfd8992008-07-09 10:03:28 -05003841:
385 addi r3,r1,STACK_FRAME_OVERHEAD
386 EXC_XFER_EE_LITE(0x0300, CacheLockingException)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000387
388 /* Instruction Storage Interrupt */
389 INSTRUCTION_STORAGE_EXCEPTION
390
391 /* External Input Interrupt */
Scott Woodcfac5782011-12-20 15:34:40 +0000392 EXCEPTION(0x0500, EXTERNAL, ExternalInput, do_IRQ, EXC_XFER_LITE)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000393
394 /* Alignment Interrupt */
395 ALIGNMENT_EXCEPTION
396
397 /* Program Interrupt */
398 PROGRAM_EXCEPTION
399
400 /* Floating Point Unavailable Interrupt */
401#ifdef CONFIG_PPC_FPU
402 FP_UNAVAILABLE_EXCEPTION
403#else
404#ifdef CONFIG_E200
405 /* E200 treats 'normal' floating point instructions as FP Unavail exception */
Scott Woodcfac5782011-12-20 15:34:40 +0000406 EXCEPTION(0x0800, FP_UNAVAIL, FloatingPointUnavailable, \
407 program_check_exception, EXC_XFER_EE)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000408#else
Scott Woodcfac5782011-12-20 15:34:40 +0000409 EXCEPTION(0x0800, FP_UNAVAIL, FloatingPointUnavailable, \
410 unknown_exception, EXC_XFER_EE)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000411#endif
412#endif
413
414 /* System Call Interrupt */
415 START_EXCEPTION(SystemCall)
Scott Woodcfac5782011-12-20 15:34:40 +0000416 NORMAL_EXCEPTION_PROLOG(SYSCALL)
Christophe Leroyf97dec22019-04-30 12:38:58 +0000417 EXC_XFER_SYS(0x0c00, DoSyscall)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000418
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300419 /* Auxiliary Processor Unavailable Interrupt */
Scott Woodcfac5782011-12-20 15:34:40 +0000420 EXCEPTION(0x2900, AP_UNAVAIL, AuxillaryProcessorUnavailable, \
421 unknown_exception, EXC_XFER_EE)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000422
423 /* Decrementer Interrupt */
424 DECREMENTER_EXCEPTION
425
426 /* Fixed Internal Timer Interrupt */
427 /* TODO: Add FIT support */
Scott Woodcfac5782011-12-20 15:34:40 +0000428 EXCEPTION(0x3100, FIT, FixedIntervalTimer, \
429 unknown_exception, EXC_XFER_EE)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000430
431 /* Watchdog Timer Interrupt */
432#ifdef CONFIG_BOOKE_WDT
Scott Woodcfac5782011-12-20 15:34:40 +0000433 CRITICAL_EXCEPTION(0x3200, WATCHDOG, WatchdogTimer, WatchdogException)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000434#else
Scott Woodcfac5782011-12-20 15:34:40 +0000435 CRITICAL_EXCEPTION(0x3200, WATCHDOG, WatchdogTimer, unknown_exception)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000436#endif
437
438 /* Data TLB Error Interrupt */
439 START_EXCEPTION(DataTLBError)
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +0000440 mtspr SPRN_SPRG_WSCRATCH0, r10 /* Save some working registers */
Ashish Kalra1325a682011-04-22 16:48:27 -0500441 mfspr r10, SPRN_SPRG_THREAD
442 stw r11, THREAD_NORMSAVE(0)(r10)
Scott Wood73196cd32011-12-20 15:34:47 +0000443#ifdef CONFIG_KVM_BOOKE_HV
444BEGIN_FTR_SECTION
445 mfspr r11, SPRN_SRR1
446END_FTR_SECTION_IFSET(CPU_FTR_EMB_HV)
447#endif
Ashish Kalra1325a682011-04-22 16:48:27 -0500448 stw r12, THREAD_NORMSAVE(1)(r10)
449 stw r13, THREAD_NORMSAVE(2)(r10)
450 mfcr r13
451 stw r13, THREAD_NORMSAVE(3)(r10)
Scott Wood73196cd32011-12-20 15:34:47 +0000452 DO_KVM BOOKE_INTERRUPT_DTLB_MISS SPRN_SRR1
Diana Craciun7fef4362018-12-12 16:03:06 +0200453START_BTB_FLUSH_SECTION
454 mfspr r11, SPRN_SRR1
455 andi. r10,r11,MSR_PR
456 beq 1f
457 BTB_FLUSH(r10)
4581:
459END_BTB_FLUSH_SECTION
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000460 mfspr r10, SPRN_DEAR /* Get faulting address */
461
462 /* If we are faulting a kernel address, we have to use the
463 * kernel page tables.
464 */
Kumar Gala8a13c4f2007-10-11 13:36:52 -0500465 lis r11, PAGE_OFFSET@h
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000466 cmplw 5, r10, r11
467 blt 5, 3f
468 lis r11, swapper_pg_dir@h
469 ori r11, r11, swapper_pg_dir@l
470
471 mfspr r12,SPRN_MAS1 /* Set TID to 0 */
472 rlwinm r12,r12,0,16,1
473 mtspr SPRN_MAS1,r12
474
475 b 4f
476
477 /* Get the PGD for the current thread */
4783:
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +0000479 mfspr r11,SPRN_SPRG_THREAD
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000480 lwz r11,PGDIR(r11)
481
4824:
Kumar Gala6cfd8992008-07-09 10:03:28 -0500483 /* Mask of required permission bits. Note that while we
484 * do copy ESR:ST to _PAGE_RW position as trying to write
485 * to an RO page is pretty common, we don't do it with
486 * _PAGE_DIRTY. We could do it, but it's a fairly rare
487 * event so I'd rather take the overhead when it happens
488 * rather than adding an instruction here. We should measure
489 * whether the whole thing is worth it in the first place
490 * as we could avoid loading SPRN_ESR completely in the first
491 * place...
492 *
493 * TODO: Is it worth doing that mfspr & rlwimi in the first
494 * place or can we save a couple of instructions here ?
495 */
496 mfspr r12,SPRN_ESR
Kumar Gala76acc2c2009-09-01 15:48:42 +0000497#ifdef CONFIG_PTE_64BIT
498 li r13,_PAGE_PRESENT
499 oris r13,r13,_PAGE_ACCESSED@h
500#else
Kumar Gala6cfd8992008-07-09 10:03:28 -0500501 li r13,_PAGE_PRESENT|_PAGE_ACCESSED
Kumar Gala76acc2c2009-09-01 15:48:42 +0000502#endif
Kumar Gala6cfd8992008-07-09 10:03:28 -0500503 rlwimi r13,r12,11,29,29
504
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000505 FIND_PTE
Kumar Gala6cfd8992008-07-09 10:03:28 -0500506 andc. r13,r13,r11 /* Check permission */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000507
508#ifdef CONFIG_PTE_64BIT
Kumar Galab38fd422008-07-16 16:17:08 -0500509#ifdef CONFIG_SMP
Becky Bruce41151e72011-06-28 09:54:48 +0000510 subf r13,r11,r12 /* create false data dep */
511 lwzx r13,r11,r13 /* Get upper pte bits */
Kumar Galab38fd422008-07-16 16:17:08 -0500512#else
513 lwz r13,0(r12) /* Get upper pte bits */
514#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000515#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000516
Kumar Galab38fd422008-07-16 16:17:08 -0500517 bne 2f /* Bail if permission/valid mismach */
518
519 /* Jump to common tlb load */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000520 b finish_tlb_load
5212:
522 /* The bailout. Restore registers to pre-exception conditions
523 * and call the heavyweights to help us out.
524 */
Ashish Kalra1325a682011-04-22 16:48:27 -0500525 mfspr r10, SPRN_SPRG_THREAD
526 lwz r11, THREAD_NORMSAVE(3)(r10)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000527 mtcr r11
Ashish Kalra1325a682011-04-22 16:48:27 -0500528 lwz r13, THREAD_NORMSAVE(2)(r10)
529 lwz r12, THREAD_NORMSAVE(1)(r10)
530 lwz r11, THREAD_NORMSAVE(0)(r10)
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +0000531 mfspr r10, SPRN_SPRG_RSCRATCH0
Kumar Gala6cfd8992008-07-09 10:03:28 -0500532 b DataStorage
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000533
534 /* Instruction TLB Error Interrupt */
535 /*
536 * Nearly the same as above, except we get our
537 * information from different registers and bailout
538 * to a different point.
539 */
540 START_EXCEPTION(InstructionTLBError)
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +0000541 mtspr SPRN_SPRG_WSCRATCH0, r10 /* Save some working registers */
Ashish Kalra1325a682011-04-22 16:48:27 -0500542 mfspr r10, SPRN_SPRG_THREAD
543 stw r11, THREAD_NORMSAVE(0)(r10)
Scott Wood73196cd32011-12-20 15:34:47 +0000544#ifdef CONFIG_KVM_BOOKE_HV
545BEGIN_FTR_SECTION
546 mfspr r11, SPRN_SRR1
547END_FTR_SECTION_IFSET(CPU_FTR_EMB_HV)
548#endif
Ashish Kalra1325a682011-04-22 16:48:27 -0500549 stw r12, THREAD_NORMSAVE(1)(r10)
550 stw r13, THREAD_NORMSAVE(2)(r10)
551 mfcr r13
552 stw r13, THREAD_NORMSAVE(3)(r10)
Scott Wood73196cd32011-12-20 15:34:47 +0000553 DO_KVM BOOKE_INTERRUPT_ITLB_MISS SPRN_SRR1
Diana Craciun7fef4362018-12-12 16:03:06 +0200554START_BTB_FLUSH_SECTION
555 mfspr r11, SPRN_SRR1
556 andi. r10,r11,MSR_PR
557 beq 1f
558 BTB_FLUSH(r10)
5591:
560END_BTB_FLUSH_SECTION
561
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000562 mfspr r10, SPRN_SRR0 /* Get faulting address */
563
564 /* If we are faulting a kernel address, we have to use the
565 * kernel page tables.
566 */
Kumar Gala8a13c4f2007-10-11 13:36:52 -0500567 lis r11, PAGE_OFFSET@h
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000568 cmplw 5, r10, r11
569 blt 5, 3f
570 lis r11, swapper_pg_dir@h
571 ori r11, r11, swapper_pg_dir@l
572
573 mfspr r12,SPRN_MAS1 /* Set TID to 0 */
574 rlwinm r12,r12,0,16,1
575 mtspr SPRN_MAS1,r12
576
Li Yang78e2e682010-05-07 16:38:34 +0800577 /* Make up the required permissions for kernel code */
578#ifdef CONFIG_PTE_64BIT
579 li r13,_PAGE_PRESENT | _PAGE_BAP_SX
580 oris r13,r13,_PAGE_ACCESSED@h
581#else
582 li r13,_PAGE_PRESENT | _PAGE_ACCESSED | _PAGE_EXEC
583#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000584 b 4f
585
586 /* Get the PGD for the current thread */
5873:
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +0000588 mfspr r11,SPRN_SPRG_THREAD
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000589 lwz r11,PGDIR(r11)
590
Li Yang78e2e682010-05-07 16:38:34 +0800591 /* Make up the required permissions for user code */
Kumar Gala76acc2c2009-09-01 15:48:42 +0000592#ifdef CONFIG_PTE_64BIT
Li Yang78e2e682010-05-07 16:38:34 +0800593 li r13,_PAGE_PRESENT | _PAGE_BAP_UX
Kumar Gala76acc2c2009-09-01 15:48:42 +0000594 oris r13,r13,_PAGE_ACCESSED@h
595#else
Benjamin Herrenschmidtea3cc332009-08-18 19:00:34 +0000596 li r13,_PAGE_PRESENT | _PAGE_ACCESSED | _PAGE_EXEC
Kumar Gala76acc2c2009-09-01 15:48:42 +0000597#endif
Kumar Gala6cfd8992008-07-09 10:03:28 -0500598
Li Yang78e2e682010-05-07 16:38:34 +08005994:
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000600 FIND_PTE
Kumar Gala6cfd8992008-07-09 10:03:28 -0500601 andc. r13,r13,r11 /* Check permission */
Kumar Galab38fd422008-07-16 16:17:08 -0500602
603#ifdef CONFIG_PTE_64BIT
604#ifdef CONFIG_SMP
Becky Bruce41151e72011-06-28 09:54:48 +0000605 subf r13,r11,r12 /* create false data dep */
606 lwzx r13,r11,r13 /* Get upper pte bits */
Kumar Galab38fd422008-07-16 16:17:08 -0500607#else
608 lwz r13,0(r12) /* Get upper pte bits */
609#endif
610#endif
611
Kumar Gala6cfd8992008-07-09 10:03:28 -0500612 bne 2f /* Bail if permission mismach */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000613
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000614 /* Jump to common TLB load point */
615 b finish_tlb_load
616
6172:
618 /* The bailout. Restore registers to pre-exception conditions
619 * and call the heavyweights to help us out.
620 */
Ashish Kalra1325a682011-04-22 16:48:27 -0500621 mfspr r10, SPRN_SPRG_THREAD
622 lwz r11, THREAD_NORMSAVE(3)(r10)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000623 mtcr r11
Ashish Kalra1325a682011-04-22 16:48:27 -0500624 lwz r13, THREAD_NORMSAVE(2)(r10)
625 lwz r12, THREAD_NORMSAVE(1)(r10)
626 lwz r11, THREAD_NORMSAVE(0)(r10)
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +0000627 mfspr r10, SPRN_SPRG_RSCRATCH0
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000628 b InstructionStorage
629
Mihai Caraman3477e712014-08-20 16:09:03 +0300630/* Define SPE handlers for e200 and e500v2 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000631#ifdef CONFIG_SPE
632 /* SPE Unavailable */
633 START_EXCEPTION(SPEUnavailable)
Mihai Caraman2b2695a2014-08-20 16:09:04 +0300634 NORMAL_EXCEPTION_PROLOG(SPE_UNAVAIL)
Liu Yu2dc3d4c2012-03-01 09:20:19 +0800635 beq 1f
636 bl load_up_spe
637 b fast_exception_return
6381: addi r3,r1,STACK_FRAME_OVERHEAD
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000639 EXC_XFER_EE_LITE(0x2010, KernelSPE)
Mihai Caraman3477e712014-08-20 16:09:03 +0300640#elif defined(CONFIG_SPE_POSSIBLE)
Mihai Caraman2b2695a2014-08-20 16:09:04 +0300641 EXCEPTION(0x2020, SPE_UNAVAIL, SPEUnavailable, \
Scott Woodcfac5782011-12-20 15:34:40 +0000642 unknown_exception, EXC_XFER_EE)
Mihai Caraman3477e712014-08-20 16:09:03 +0300643#endif /* CONFIG_SPE_POSSIBLE */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000644
645 /* SPE Floating Point Data */
646#ifdef CONFIG_SPE
Mihai Caraman2b2695a2014-08-20 16:09:04 +0300647 EXCEPTION(0x2030, SPE_FP_DATA, SPEFloatingPointData,
Mihai Caramanc58ce392013-07-01 18:35:31 +0300648 SPEFloatingPointException, EXC_XFER_EE)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000649
650 /* SPE Floating Point Round */
Scott Woodcfac5782011-12-20 15:34:40 +0000651 EXCEPTION(0x2050, SPE_FP_ROUND, SPEFloatingPointRound, \
652 SPEFloatingPointRoundException, EXC_XFER_EE)
Mihai Caraman3477e712014-08-20 16:09:03 +0300653#elif defined(CONFIG_SPE_POSSIBLE)
Mihai Caraman2b2695a2014-08-20 16:09:04 +0300654 EXCEPTION(0x2040, SPE_FP_DATA, SPEFloatingPointData,
Scott Woodcfac5782011-12-20 15:34:40 +0000655 unknown_exception, EXC_XFER_EE)
656 EXCEPTION(0x2050, SPE_FP_ROUND, SPEFloatingPointRound, \
657 unknown_exception, EXC_XFER_EE)
Mihai Caraman3477e712014-08-20 16:09:03 +0300658#endif /* CONFIG_SPE_POSSIBLE */
659
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000660
661 /* Performance Monitor */
Scott Woodcfac5782011-12-20 15:34:40 +0000662 EXCEPTION(0x2060, PERFORMANCE_MONITOR, PerformanceMonitor, \
663 performance_monitor_exception, EXC_XFER_STD)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000664
Scott Woodcfac5782011-12-20 15:34:40 +0000665 EXCEPTION(0x2070, DOORBELL, Doorbell, doorbell_exception, EXC_XFER_STD)
Kumar Gala620165f2009-02-12 13:54:53 +0000666
Scott Woodcfac5782011-12-20 15:34:40 +0000667 CRITICAL_EXCEPTION(0x2080, DOORBELL_CRITICAL, \
668 CriticalDoorbell, unknown_exception)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000669
670 /* Debug Interrupt */
Kumar Galaeb0cd5fd2008-04-09 06:06:11 -0500671 DEBUG_DEBUG_EXCEPTION
Kumar Galaeb0cd5fd2008-04-09 06:06:11 -0500672 DEBUG_CRIT_EXCEPTION
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000673
Scott Wood73196cd32011-12-20 15:34:47 +0000674 GUEST_DOORBELL_EXCEPTION
675
676 CRITICAL_EXCEPTION(0, GUEST_DBELL_CRIT, CriticalGuestDoorbell, \
677 unknown_exception)
678
679 /* Hypercall */
680 EXCEPTION(0, HV_SYSCALL, Hypercall, unknown_exception, EXC_XFER_EE)
681
682 /* Embedded Hypervisor Privilege */
683 EXCEPTION(0, HV_PRIV, Ehvpriv, unknown_exception, EXC_XFER_EE)
684
Bharat Bhushanfc2a6cfe2013-04-29 22:18:11 +0000685interrupt_end:
686
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000687/*
688 * Local functions
689 */
690
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000691/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000692 * Both the instruction and data TLB miss get to this
693 * point to load the TLB.
Becky Bruce41151e72011-06-28 09:54:48 +0000694 * r10 - tsize encoding (if HUGETLB_PAGE) or available to use
Kumar Gala3c5df5c2007-09-27 08:43:35 -0500695 * r11 - TLB (info from Linux PTE)
Kumar Gala6cfd8992008-07-09 10:03:28 -0500696 * r12 - available to use
697 * r13 - upper bits of PTE (if PTE_64BIT) or available to use
Kumar Gala8a13c4f2007-10-11 13:36:52 -0500698 * CR5 - results of addr >= PAGE_OFFSET
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000699 * MAS0, MAS1 - loaded with proper value when we get here
700 * MAS2, MAS3 - will need additional info from Linux PTE
701 * Upon exit, we reload everything and RFI.
702 */
703finish_tlb_load:
Becky Bruce41151e72011-06-28 09:54:48 +0000704#ifdef CONFIG_HUGETLB_PAGE
705 cmpwi 6, r10, 0 /* check for huge page */
706 beq 6, finish_tlb_load_cont /* !huge */
707
708 /* Alas, we need more scratch registers for hugepages */
709 mfspr r12, SPRN_SPRG_THREAD
710 stw r14, THREAD_NORMSAVE(4)(r12)
711 stw r15, THREAD_NORMSAVE(5)(r12)
712 stw r16, THREAD_NORMSAVE(6)(r12)
713 stw r17, THREAD_NORMSAVE(7)(r12)
714
715 /* Get the next_tlbcam_idx percpu var */
716#ifdef CONFIG_SMP
Christophe Leroyf7354cc2019-01-31 10:09:04 +0000717 lwz r15, TASK_CPU-THREAD(r12)
Becky Bruce41151e72011-06-28 09:54:48 +0000718 lis r14, __per_cpu_offset@h
719 ori r14, r14, __per_cpu_offset@l
720 rlwinm r15, r15, 2, 0, 29
721 lwzx r16, r14, r15
722#else
723 li r16, 0
724#endif
725 lis r17, next_tlbcam_idx@h
726 ori r17, r17, next_tlbcam_idx@l
727 add r17, r17, r16 /* r17 = *next_tlbcam_idx */
728 lwz r15, 0(r17) /* r15 = next_tlbcam_idx */
729
730 lis r14, MAS0_TLBSEL(1)@h /* select TLB1 (TLBCAM) */
731 rlwimi r14, r15, 16, 4, 15 /* next_tlbcam_idx entry */
732 mtspr SPRN_MAS0, r14
733
734 /* Extract TLB1CFG(NENTRY) */
735 mfspr r16, SPRN_TLB1CFG
736 andi. r16, r16, 0xfff
737
738 /* Update next_tlbcam_idx, wrapping when necessary */
739 addi r15, r15, 1
740 cmpw r15, r16
741 blt 100f
742 lis r14, tlbcam_index@h
743 ori r14, r14, tlbcam_index@l
744 lwz r15, 0(r14)
745100: stw r15, 0(r17)
746
747 /*
748 * Calc MAS1_TSIZE from r10 (which has pshift encoded)
749 * tlb_enc = (pshift - 10).
750 */
751 subi r15, r10, 10
752 mfspr r16, SPRN_MAS1
753 rlwimi r16, r15, 7, 20, 24
754 mtspr SPRN_MAS1, r16
755
756 /* copy the pshift for use later */
757 mr r14, r10
758
759 /* fall through */
760
761#endif /* CONFIG_HUGETLB_PAGE */
762
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000763 /*
764 * We set execute, because we don't have the granularity to
765 * properly set this at the page level (Linux problem).
766 * Many of these bits are software only. Bits we don't set
767 * here we (properly should) assume have the appropriate value.
768 */
Becky Bruce41151e72011-06-28 09:54:48 +0000769finish_tlb_load_cont:
Kumar Gala76acc2c2009-09-01 15:48:42 +0000770#ifdef CONFIG_PTE_64BIT
771 rlwinm r12, r11, 32-2, 26, 31 /* Move in perm bits */
772 andi. r10, r11, _PAGE_DIRTY
773 bne 1f
774 li r10, MAS3_SW | MAS3_UW
775 andc r12, r12, r10
7761: rlwimi r12, r13, 20, 0, 11 /* grab RPN[32:43] */
777 rlwimi r12, r11, 20, 12, 19 /* grab RPN[44:51] */
Becky Bruce41151e72011-06-28 09:54:48 +00007782: mtspr SPRN_MAS3, r12
Kumar Gala76acc2c2009-09-01 15:48:42 +0000779BEGIN_MMU_FTR_SECTION
780 srwi r10, r13, 12 /* grab RPN[12:31] */
781 mtspr SPRN_MAS7, r10
782END_MMU_FTR_SECTION_IFSET(MMU_FTR_BIG_PHYS)
783#else
Benjamin Herrenschmidtea3cc332009-08-18 19:00:34 +0000784 li r10, (_PAGE_EXEC | _PAGE_PRESENT)
Becky Bruce41151e72011-06-28 09:54:48 +0000785 mr r13, r11
Kumar Gala6cfd8992008-07-09 10:03:28 -0500786 rlwimi r10, r11, 31, 29, 29 /* extract _PAGE_DIRTY into SW */
787 and r12, r11, r10
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000788 andi. r10, r11, _PAGE_USER /* Test for _PAGE_USER */
Kumar Gala6cfd8992008-07-09 10:03:28 -0500789 slwi r10, r12, 1
790 or r10, r10, r12
791 iseleq r12, r12, r10
Becky Bruce41151e72011-06-28 09:54:48 +0000792 rlwimi r13, r12, 0, 20, 31 /* Get RPN from PTE, merge w/ perms */
793 mtspr SPRN_MAS3, r13
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000794#endif
Becky Bruce41151e72011-06-28 09:54:48 +0000795
796 mfspr r12, SPRN_MAS2
797#ifdef CONFIG_PTE_64BIT
798 rlwimi r12, r11, 32-19, 27, 31 /* extract WIMGE from pte */
799#else
800 rlwimi r12, r11, 26, 27, 31 /* extract WIMGE from pte */
801#endif
802#ifdef CONFIG_HUGETLB_PAGE
803 beq 6, 3f /* don't mask if page isn't huge */
804 li r13, 1
805 slw r13, r13, r14
806 subi r13, r13, 1
807 rlwinm r13, r13, 0, 0, 19 /* bottom bits used for WIMGE/etc */
808 andc r12, r12, r13 /* mask off ea bits within the page */
809#endif
8103: mtspr SPRN_MAS2, r12
811
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000812#ifdef CONFIG_E200
813 /* Round robin TLB1 entries assignment */
814 mfspr r12, SPRN_MAS0
815
816 /* Extract TLB1CFG(NENTRY) */
817 mfspr r11, SPRN_TLB1CFG
818 andi. r11, r11, 0xfff
819
820 /* Extract MAS0(NV) */
821 andi. r13, r12, 0xfff
822 addi r13, r13, 1
823 cmpw 0, r13, r11
824 addi r12, r12, 1
825
826 /* check if we need to wrap */
827 blt 7f
828
829 /* wrap back to first free tlbcam entry */
830 lis r13, tlbcam_index@ha
831 lwz r13, tlbcam_index@l(r13)
832 rlwimi r12, r13, 0, 20, 31
8337:
Kumar Gala3c5df5c2007-09-27 08:43:35 -0500834 mtspr SPRN_MAS0,r12
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000835#endif /* CONFIG_E200 */
836
Becky Bruce41151e72011-06-28 09:54:48 +0000837tlb_write_entry:
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000838 tlbwe
839
840 /* Done...restore registers and get out of here. */
Ashish Kalra1325a682011-04-22 16:48:27 -0500841 mfspr r10, SPRN_SPRG_THREAD
Becky Bruce41151e72011-06-28 09:54:48 +0000842#ifdef CONFIG_HUGETLB_PAGE
843 beq 6, 8f /* skip restore for 4k page faults */
844 lwz r14, THREAD_NORMSAVE(4)(r10)
845 lwz r15, THREAD_NORMSAVE(5)(r10)
846 lwz r16, THREAD_NORMSAVE(6)(r10)
847 lwz r17, THREAD_NORMSAVE(7)(r10)
848#endif
8498: lwz r11, THREAD_NORMSAVE(3)(r10)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000850 mtcr r11
Ashish Kalra1325a682011-04-22 16:48:27 -0500851 lwz r13, THREAD_NORMSAVE(2)(r10)
852 lwz r12, THREAD_NORMSAVE(1)(r10)
853 lwz r11, THREAD_NORMSAVE(0)(r10)
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +0000854 mfspr r10, SPRN_SPRG_RSCRATCH0
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000855 rfi /* Force context change */
856
857#ifdef CONFIG_SPE
858/* Note that the SPE support is closely modeled after the AltiVec
859 * support. Changes to one are likely to be applicable to the
860 * other! */
Liu Yu2dc3d4c2012-03-01 09:20:19 +0800861_GLOBAL(load_up_spe)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000862/*
863 * Disable SPE for the task which had SPE previously,
864 * and save its SPE registers in its thread_struct.
865 * Enables SPE for use in the kernel on return.
866 * On SMP we know the SPE units are free, since we give it up every
867 * switch. -- Kumar
868 */
869 mfmsr r5
870 oris r5,r5,MSR_SPE@h
871 mtmsr r5 /* enable use of SPE now */
872 isync
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000873 /* enable use of SPE after return */
874 oris r9,r9,MSR_SPE@h
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +0000875 mfspr r5,SPRN_SPRG_THREAD /* current task's THREAD (phys) */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000876 li r4,1
877 li r10,THREAD_ACC
878 stw r4,THREAD_USED_SPE(r5)
879 evlddx evr4,r10,r5
880 evmra evr4,evr4
Scott Woodc51584d2011-06-14 18:34:27 -0500881 REST_32EVRS(0,r10,r5,THREAD_EVR0)
Liu Yu2dc3d4c2012-03-01 09:20:19 +0800882 blr
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000883
884/*
885 * SPE unavailable trap from kernel - print a message, but let
886 * the task use SPE in the kernel until it returns to user mode.
887 */
888KernelSPE:
889 lwz r3,_MSR(r1)
890 oris r3,r3,MSR_SPE@h
891 stw r3,_MSR(r1) /* enable use of SPE after return */
Márton Németh09156a72010-03-06 22:43:55 +0000892#ifdef CONFIG_PRINTK
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000893 lis r3,87f@h
894 ori r3,r3,87f@l
895 mr r4,r2 /* current */
896 lwz r5,_NIP(r1)
897 bl printk
Márton Németh09156a72010-03-06 22:43:55 +0000898#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000899 b ret_from_except
Márton Németh09156a72010-03-06 22:43:55 +0000900#ifdef CONFIG_PRINTK
Paul Mackerras14cf11a2005-09-26 16:04:21 +100090187: .string "SPE used in kernel (task=%p, pc=%x) \n"
Márton Németh09156a72010-03-06 22:43:55 +0000902#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000903 .align 4,0
904
905#endif /* CONFIG_SPE */
906
907/*
Kevin Hao99739612013-12-24 15:12:04 +0800908 * Translate the effec addr in r3 to phys addr. The phys addr will be put
909 * into r3(higher 32bit) and r4(lower 32bit)
910 */
911get_phys_addr:
912 mfmsr r8
913 mfspr r9,SPRN_PID
914 rlwinm r9,r9,16,0x3fff0000 /* turn PID into MAS6[SPID] */
915 rlwimi r9,r8,28,0x00000001 /* turn MSR[DS] into MAS6[SAS] */
916 mtspr SPRN_MAS6,r9
917
918 tlbsx 0,r3 /* must succeed */
919
920 mfspr r8,SPRN_MAS1
921 mfspr r12,SPRN_MAS3
922 rlwinm r9,r8,25,0x1f /* r9 = log2(page size) */
923 li r10,1024
924 slw r10,r10,r9 /* r10 = page size */
925 addi r10,r10,-1
926 and r11,r3,r10 /* r11 = page offset */
927 andc r4,r12,r10 /* r4 = page base */
928 or r4,r4,r11 /* r4 = devtree phys addr */
929#ifdef CONFIG_PHYS_64BIT
930 mfspr r3,SPRN_MAS7
931#endif
932 blr
933
934/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000935 * Global functions
936 */
937
Mihai Caraman3477e712014-08-20 16:09:03 +0300938#ifdef CONFIG_E200
Kumar Gala105c31d2009-01-08 08:31:20 -0600939/* Adjust or setup IVORs for e200 */
940_GLOBAL(__setup_e200_ivors)
941 li r3,DebugDebug@l
942 mtspr SPRN_IVOR15,r3
943 li r3,SPEUnavailable@l
944 mtspr SPRN_IVOR32,r3
945 li r3,SPEFloatingPointData@l
946 mtspr SPRN_IVOR33,r3
947 li r3,SPEFloatingPointRound@l
948 mtspr SPRN_IVOR34,r3
949 sync
950 blr
Mihai Caraman3477e712014-08-20 16:09:03 +0300951#endif
Kumar Gala105c31d2009-01-08 08:31:20 -0600952
Mihai Caraman3477e712014-08-20 16:09:03 +0300953#ifdef CONFIG_E500
954#ifndef CONFIG_PPC_E500MC
Kumar Gala105c31d2009-01-08 08:31:20 -0600955/* Adjust or setup IVORs for e500v1/v2 */
956_GLOBAL(__setup_e500_ivors)
957 li r3,DebugCrit@l
958 mtspr SPRN_IVOR15,r3
959 li r3,SPEUnavailable@l
960 mtspr SPRN_IVOR32,r3
961 li r3,SPEFloatingPointData@l
962 mtspr SPRN_IVOR33,r3
963 li r3,SPEFloatingPointRound@l
964 mtspr SPRN_IVOR34,r3
965 li r3,PerformanceMonitor@l
966 mtspr SPRN_IVOR35,r3
967 sync
968 blr
Mihai Caraman3477e712014-08-20 16:09:03 +0300969#else
Kumar Gala105c31d2009-01-08 08:31:20 -0600970/* Adjust or setup IVORs for e500mc */
971_GLOBAL(__setup_e500mc_ivors)
972 li r3,DebugDebug@l
973 mtspr SPRN_IVOR15,r3
974 li r3,PerformanceMonitor@l
975 mtspr SPRN_IVOR35,r3
976 li r3,Doorbell@l
977 mtspr SPRN_IVOR36,r3
Kumar Gala620165f2009-02-12 13:54:53 +0000978 li r3,CriticalDoorbell@l
979 mtspr SPRN_IVOR37,r3
Varun Sethi7e0f4872012-07-09 18:25:31 +0530980 sync
981 blr
Scott Wood73196cd32011-12-20 15:34:47 +0000982
Varun Sethi7e0f4872012-07-09 18:25:31 +0530983/* setup ehv ivors for */
984_GLOBAL(__setup_ehv_ivors)
Scott Wood73196cd32011-12-20 15:34:47 +0000985 li r3,GuestDoorbell@l
986 mtspr SPRN_IVOR38,r3
987 li r3,CriticalGuestDoorbell@l
988 mtspr SPRN_IVOR39,r3
989 li r3,Hypercall@l
990 mtspr SPRN_IVOR40,r3
991 li r3,Ehvpriv@l
992 mtspr SPRN_IVOR41,r3
Kumar Gala105c31d2009-01-08 08:31:20 -0600993 sync
994 blr
Mihai Caraman3477e712014-08-20 16:09:03 +0300995#endif /* CONFIG_PPC_E500MC */
996#endif /* CONFIG_E500 */
Kumar Gala105c31d2009-01-08 08:31:20 -0600997
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000998#ifdef CONFIG_SPE
999/*
Anton Blanchard98da5812015-10-29 11:44:01 +11001000 * extern void __giveup_spe(struct task_struct *prev)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001001 *
1002 */
Anton Blanchard98da5812015-10-29 11:44:01 +11001003_GLOBAL(__giveup_spe)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001004 addi r3,r3,THREAD /* want THREAD of task */
1005 lwz r5,PT_REGS(r3)
1006 cmpi 0,r5,0
Scott Woodc51584d2011-06-14 18:34:27 -05001007 SAVE_32EVRS(0, r4, r3, THREAD_EVR0)
Kumar Gala3c5df5c2007-09-27 08:43:35 -05001008 evxor evr6, evr6, evr6 /* clear out evr6 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001009 evmwumiaa evr6, evr6, evr6 /* evr6 <- ACC = 0 * 0 + ACC */
1010 li r4,THREAD_ACC
Kumar Gala3c5df5c2007-09-27 08:43:35 -05001011 evstddx evr6, r4, r3 /* save off accumulator */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001012 beq 1f
1013 lwz r4,_MSR-STACK_FRAME_OVERHEAD(r5)
1014 lis r3,MSR_SPE@h
1015 andc r4,r4,r3 /* disable SPE for previous task */
1016 stw r4,_MSR-STACK_FRAME_OVERHEAD(r5)
10171:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001018 blr
1019#endif /* CONFIG_SPE */
1020
1021/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001022 * extern void abort(void)
1023 *
1024 * At present, this routine just applies a system reset.
1025 */
1026_GLOBAL(abort)
1027 li r13,0
Kumar Gala3c5df5c2007-09-27 08:43:35 -05001028 mtspr SPRN_DBCR0,r13 /* disable all debug events */
Becky Brucea7cb0332006-02-08 16:41:26 -06001029 isync
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001030 mfmsr r13
1031 ori r13,r13,MSR_DE@l /* Enable Debug Events */
1032 mtmsr r13
Becky Brucea7cb0332006-02-08 16:41:26 -06001033 isync
Kumar Gala3c5df5c2007-09-27 08:43:35 -05001034 mfspr r13,SPRN_DBCR0
1035 lis r13,(DBCR0_IDM|DBCR0_RST_CHIP)@h
1036 mtspr SPRN_DBCR0,r13
Becky Brucea7cb0332006-02-08 16:41:26 -06001037 isync
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001038
1039_GLOBAL(set_context)
1040
1041#ifdef CONFIG_BDI_SWITCH
1042 /* Context switch the PTE pointer for the Abatron BDI2000.
1043 * The PGDIR is the second parameter.
1044 */
1045 lis r5, abatron_pteptrs@h
1046 ori r5, r5, abatron_pteptrs@l
1047 stw r4, 0x4(r5)
1048#endif
1049 mtspr SPRN_PID,r3
1050 isync /* Force context change */
1051 blr
1052
Kumar Galad5b26db2008-11-19 09:35:56 -06001053#ifdef CONFIG_SMP
1054/* When we get here, r24 needs to hold the CPU # */
1055 .globl __secondary_start
1056__secondary_start:
Kevin Hao0be7d969b2013-12-24 15:12:11 +08001057 LOAD_REG_ADDR_PIC(r3, tlbcam_index)
1058 lwz r3,0(r3)
1059 mtctr r3
1060 li r26,0 /* r26 safe? */
1061
1062 bl switch_to_as1
1063 mr r27,r3 /* tlb entry */
1064 /* Load each CAM entry */
10651: mr r3,r26
1066 bl loadcam_entry
1067 addi r26,r26,1
1068 bdnz 1b
1069 mr r3,r27 /* tlb entry */
1070 LOAD_REG_ADDR_PIC(r4, memstart_addr)
1071 lwz r4,0(r4)
1072 mr r5,r25 /* phys kernel start */
1073 rlwinm r5,r5,0,~0x3ffffff /* aligned 64M */
1074 subf r4,r5,r4 /* memstart_addr - phys kernel start */
1075 li r5,0 /* no device tree */
1076 li r6,0 /* not boot cpu */
1077 bl restore_to_as0
1078
1079
Kumar Galad5b26db2008-11-19 09:35:56 -06001080 lis r3,__secondary_hold_acknowledge@h
1081 ori r3,r3,__secondary_hold_acknowledge@l
1082 stw r24,0(r3)
1083
1084 li r3,0
1085 mr r4,r24 /* Why? */
1086 bl call_setup_cpu
1087
Christophe Leroy4e67bfd2019-01-17 23:25:53 +11001088 /* get current's stack and current */
Christophe Leroy7c19c2e2019-01-31 10:09:02 +00001089 lis r2,secondary_current@ha
1090 lwz r2,secondary_current@l(r2)
Christophe Leroyed1cd6d2019-01-31 10:08:58 +00001091 lwz r1,TASK_STACK(r2)
Kumar Galad5b26db2008-11-19 09:35:56 -06001092
1093 /* stack */
1094 addi r1,r1,THREAD_SIZE-STACK_FRAME_OVERHEAD
1095 li r0,0
1096 stw r0,0(r1)
1097
1098 /* ptr to current thread */
1099 addi r4,r2,THREAD /* address of our thread_struct */
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +00001100 mtspr SPRN_SPRG_THREAD,r4
Kumar Galad5b26db2008-11-19 09:35:56 -06001101
1102 /* Setup the defaults for TLB entries */
Kumar Galad66c82e2009-02-10 18:10:50 -06001103 li r4,(MAS4_TSIZED(BOOK3E_PAGESZ_4K))@l
Kumar Galad5b26db2008-11-19 09:35:56 -06001104 mtspr SPRN_MAS4,r4
1105
1106 /* Jump to start_secondary */
1107 lis r4,MSR_KERNEL@h
1108 ori r4,r4,MSR_KERNEL@l
1109 lis r3,start_secondary@h
1110 ori r3,r3,start_secondary@l
1111 mtspr SPRN_SRR0,r3
1112 mtspr SPRN_SRR1,r4
1113 sync
1114 rfi
1115 sync
1116
1117 .globl __secondary_hold_acknowledge
1118__secondary_hold_acknowledge:
1119 .long -1
1120#endif
1121
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001122/*
Kevin Hao78a235e2013-12-24 15:12:07 +08001123 * Create a tlb entry with the same effective and physical address as
1124 * the tlb entry used by the current running code. But set the TS to 1.
1125 * Then switch to the address space 1. It will return with the r3 set to
1126 * the ESEL of the new created tlb.
1127 */
1128_GLOBAL(switch_to_as1)
1129 mflr r5
1130
1131 /* Find a entry not used */
1132 mfspr r3,SPRN_TLB1CFG
1133 andi. r3,r3,0xfff
1134 mfspr r4,SPRN_PID
1135 rlwinm r4,r4,16,0x3fff0000 /* turn PID into MAS6[SPID] */
1136 mtspr SPRN_MAS6,r4
11371: lis r4,0x1000 /* Set MAS0(TLBSEL) = 1 */
1138 addi r3,r3,-1
1139 rlwimi r4,r3,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r3) */
1140 mtspr SPRN_MAS0,r4
1141 tlbre
1142 mfspr r4,SPRN_MAS1
1143 andis. r4,r4,MAS1_VALID@h
1144 bne 1b
1145
1146 /* Get the tlb entry used by the current running code */
1147 bl 0f
11480: mflr r4
1149 tlbsx 0,r4
1150
1151 mfspr r4,SPRN_MAS1
1152 ori r4,r4,MAS1_TS /* Set the TS = 1 */
1153 mtspr SPRN_MAS1,r4
1154
1155 mfspr r4,SPRN_MAS0
1156 rlwinm r4,r4,0,~MAS0_ESEL_MASK
1157 rlwimi r4,r3,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r3) */
1158 mtspr SPRN_MAS0,r4
1159 tlbwe
1160 isync
1161 sync
1162
1163 mfmsr r4
1164 ori r4,r4,MSR_IS | MSR_DS
1165 mtspr SPRN_SRR0,r5
1166 mtspr SPRN_SRR1,r4
1167 sync
1168 rfi
1169
1170/*
1171 * Restore to the address space 0 and also invalidate the tlb entry created
1172 * by switch_to_as1.
Kevin Hao7d2471f2013-12-24 15:12:10 +08001173 * r3 - the tlb entry which should be invalidated
1174 * r4 - __pa(PAGE_OFFSET in AS1) - __pa(PAGE_OFFSET in AS0)
1175 * r5 - device tree virtual address. If r4 is 0, r5 is ignored.
Kevin Hao0be7d969b2013-12-24 15:12:11 +08001176 * r6 - boot cpu
Kevin Hao78a235e2013-12-24 15:12:07 +08001177*/
1178_GLOBAL(restore_to_as0)
1179 mflr r0
1180
1181 bl 0f
11820: mflr r9
1183 addi r9,r9,1f - 0b
1184
Kevin Hao7d2471f2013-12-24 15:12:10 +08001185 /*
1186 * We may map the PAGE_OFFSET in AS0 to a different physical address,
1187 * so we need calculate the right jump and device tree address based
1188 * on the offset passed by r4.
1189 */
1190 add r9,r9,r4
1191 add r5,r5,r4
Kevin Hao0be7d969b2013-12-24 15:12:11 +08001192 add r0,r0,r4
Kevin Hao7d2471f2013-12-24 15:12:10 +08001193
11942: mfmsr r7
Kevin Hao78a235e2013-12-24 15:12:07 +08001195 li r8,(MSR_IS | MSR_DS)
1196 andc r7,r7,r8
1197
1198 mtspr SPRN_SRR0,r9
1199 mtspr SPRN_SRR1,r7
1200 sync
1201 rfi
1202
1203 /* Invalidate the temporary tlb entry for AS1 */
12041: lis r9,0x1000 /* Set MAS0(TLBSEL) = 1 */
1205 rlwimi r9,r3,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r3) */
1206 mtspr SPRN_MAS0,r9
1207 tlbre
1208 mfspr r9,SPRN_MAS1
1209 rlwinm r9,r9,0,2,31 /* Clear MAS1 Valid and IPPROT */
1210 mtspr SPRN_MAS1,r9
1211 tlbwe
1212 isync
Kevin Hao7d2471f2013-12-24 15:12:10 +08001213
1214 cmpwi r4,0
Kevin Hao0be7d969b2013-12-24 15:12:11 +08001215 cmpwi cr1,r6,0
1216 cror eq,4*cr1+eq,eq
1217 bne 3f /* offset != 0 && is_boot_cpu */
Kevin Hao78a235e2013-12-24 15:12:07 +08001218 mtlr r0
1219 blr
1220
Kevin Hao7d2471f2013-12-24 15:12:10 +08001221 /*
1222 * The PAGE_OFFSET will map to a different physical address,
1223 * jump to _start to do another relocation again.
1224 */
12253: mr r3,r5
1226 bl _start
1227
Kevin Hao78a235e2013-12-24 15:12:07 +08001228/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001229 * We put a few things here that have to be page-aligned. This stuff
1230 * goes at the beginning of the data segment, which is page-aligned.
1231 */
1232 .data
Kumar Galaea703ce2005-10-11 23:54:00 -05001233 .align 12
1234 .globl sdata
1235sdata:
1236 .globl empty_zero_page
1237empty_zero_page:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001238 .space 4096
Al Viro9445aa12016-01-13 23:33:46 -05001239EXPORT_SYMBOL(empty_zero_page)
Kumar Galaea703ce2005-10-11 23:54:00 -05001240 .globl swapper_pg_dir
1241swapper_pg_dir:
Kumar Galabee86f12007-12-06 13:11:04 -06001242 .space PGD_TABLE_SIZE
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001243
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001244/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001245 * Room for two PTE pointers, usually the kernel and current user pointers
1246 * to their respective root page table.
1247 */
1248abatron_pteptrs:
1249 .space 8