Jiang Liu | 4438098 | 2014-10-27 16:12:02 +0800 | [diff] [blame] | 1 | /* |
| 2 | * Support of MSI, HPET and DMAR interrupts. |
| 3 | * |
| 4 | * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo |
| 5 | * Moved from arch/x86/kernel/apic/io_apic.c. |
Jiang Liu | 52f518a | 2015-04-13 14:11:35 +0800 | [diff] [blame] | 6 | * Jiang Liu <jiang.liu@linux.intel.com> |
| 7 | * Convert to hierarchical irqdomain |
Jiang Liu | 4438098 | 2014-10-27 16:12:02 +0800 | [diff] [blame] | 8 | * |
| 9 | * This program is free software; you can redistribute it and/or modify |
| 10 | * it under the terms of the GNU General Public License version 2 as |
| 11 | * published by the Free Software Foundation. |
| 12 | */ |
| 13 | #include <linux/mm.h> |
| 14 | #include <linux/interrupt.h> |
| 15 | #include <linux/pci.h> |
| 16 | #include <linux/dmar.h> |
| 17 | #include <linux/hpet.h> |
| 18 | #include <linux/msi.h> |
Jiang Liu | 4c8f996 | 2015-04-13 14:11:26 +0800 | [diff] [blame] | 19 | #include <linux/irqdomain.h> |
Jiang Liu | 4438098 | 2014-10-27 16:12:02 +0800 | [diff] [blame] | 20 | #include <asm/msidef.h> |
| 21 | #include <asm/hpet.h> |
| 22 | #include <asm/hw_irq.h> |
| 23 | #include <asm/apic.h> |
| 24 | #include <asm/irq_remapping.h> |
| 25 | |
Jiang Liu | 52f518a | 2015-04-13 14:11:35 +0800 | [diff] [blame] | 26 | static struct irq_domain *msi_default_domain; |
| 27 | |
Jiang Liu | 3cb96f0 | 2015-04-13 14:11:34 +0800 | [diff] [blame] | 28 | static void irq_msi_compose_msg(struct irq_data *data, struct msi_msg *msg) |
| 29 | { |
| 30 | struct irq_cfg *cfg = irqd_cfg(data); |
| 31 | |
| 32 | msg->address_hi = MSI_ADDR_BASE_HI; |
| 33 | |
| 34 | if (x2apic_enabled()) |
| 35 | msg->address_hi |= MSI_ADDR_EXT_DEST_ID(cfg->dest_apicid); |
| 36 | |
| 37 | msg->address_lo = |
| 38 | MSI_ADDR_BASE_LO | |
| 39 | ((apic->irq_dest_mode == 0) ? |
| 40 | MSI_ADDR_DEST_MODE_PHYSICAL : |
| 41 | MSI_ADDR_DEST_MODE_LOGICAL) | |
| 42 | ((apic->irq_delivery_mode != dest_LowestPrio) ? |
| 43 | MSI_ADDR_REDIRECTION_CPU : |
| 44 | MSI_ADDR_REDIRECTION_LOWPRI) | |
| 45 | MSI_ADDR_DEST_ID(cfg->dest_apicid); |
| 46 | |
| 47 | msg->data = |
| 48 | MSI_DATA_TRIGGER_EDGE | |
| 49 | MSI_DATA_LEVEL_ASSERT | |
| 50 | ((apic->irq_delivery_mode != dest_LowestPrio) ? |
| 51 | MSI_DATA_DELIVERY_FIXED : |
| 52 | MSI_DATA_DELIVERY_LOWPRI) | |
| 53 | MSI_DATA_VECTOR(cfg->vector); |
| 54 | } |
| 55 | |
Jiang Liu | 4438098 | 2014-10-27 16:12:02 +0800 | [diff] [blame] | 56 | /* |
| 57 | * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices, |
| 58 | * which implement the MSI or MSI-X Capability Structure. |
| 59 | */ |
Jiang Liu | 52f518a | 2015-04-13 14:11:35 +0800 | [diff] [blame] | 60 | static struct irq_chip pci_msi_controller = { |
Jiang Liu | 4438098 | 2014-10-27 16:12:02 +0800 | [diff] [blame] | 61 | .name = "PCI-MSI", |
| 62 | .irq_unmask = pci_msi_unmask_irq, |
| 63 | .irq_mask = pci_msi_mask_irq, |
Jiang Liu | 52f518a | 2015-04-13 14:11:35 +0800 | [diff] [blame] | 64 | .irq_ack = irq_chip_ack_parent, |
| 65 | .irq_set_affinity = msi_domain_set_affinity, |
| 66 | .irq_retrigger = irq_chip_retrigger_hierarchy, |
Jiang Liu | 52f518a | 2015-04-13 14:11:35 +0800 | [diff] [blame] | 67 | .irq_compose_msi_msg = irq_msi_compose_msg, |
| 68 | .irq_write_msi_msg = pci_msi_domain_write_msg, |
Jiang Liu | 4438098 | 2014-10-27 16:12:02 +0800 | [diff] [blame] | 69 | .flags = IRQCHIP_SKIP_SET_WAKE, |
| 70 | }; |
| 71 | |
Jiang Liu | 4438098 | 2014-10-27 16:12:02 +0800 | [diff] [blame] | 72 | int native_setup_msi_irqs(struct pci_dev *dev, int nvec, int type) |
| 73 | { |
Jiang Liu | 52f518a | 2015-04-13 14:11:35 +0800 | [diff] [blame] | 74 | struct irq_domain *domain; |
| 75 | struct irq_alloc_info info; |
Jiang Liu | 4438098 | 2014-10-27 16:12:02 +0800 | [diff] [blame] | 76 | |
Jiang Liu | 52f518a | 2015-04-13 14:11:35 +0800 | [diff] [blame] | 77 | init_irq_alloc_info(&info, NULL); |
| 78 | info.type = X86_IRQ_ALLOC_TYPE_MSI; |
| 79 | info.msi_dev = dev; |
Jiang Liu | 4438098 | 2014-10-27 16:12:02 +0800 | [diff] [blame] | 80 | |
Jiang Liu | 52f518a | 2015-04-13 14:11:35 +0800 | [diff] [blame] | 81 | domain = irq_remapping_get_irq_domain(&info); |
| 82 | if (domain == NULL) |
| 83 | domain = msi_default_domain; |
| 84 | if (domain == NULL) |
| 85 | return -ENOSYS; |
Jiang Liu | 4438098 | 2014-10-27 16:12:02 +0800 | [diff] [blame] | 86 | |
Jiang Liu | 52f518a | 2015-04-13 14:11:35 +0800 | [diff] [blame] | 87 | return pci_msi_domain_alloc_irqs(domain, dev, nvec, type); |
Jiang Liu | 4438098 | 2014-10-27 16:12:02 +0800 | [diff] [blame] | 88 | } |
| 89 | |
| 90 | void native_teardown_msi_irq(unsigned int irq) |
| 91 | { |
Jiang Liu | 4c8f996 | 2015-04-13 14:11:26 +0800 | [diff] [blame] | 92 | irq_domain_free_irqs(irq, 1); |
Jiang Liu | 4438098 | 2014-10-27 16:12:02 +0800 | [diff] [blame] | 93 | } |
| 94 | |
Jiang Liu | 52f518a | 2015-04-13 14:11:35 +0800 | [diff] [blame] | 95 | static irq_hw_number_t pci_msi_get_hwirq(struct msi_domain_info *info, |
| 96 | msi_alloc_info_t *arg) |
| 97 | { |
| 98 | return arg->msi_hwirq; |
| 99 | } |
| 100 | |
| 101 | static int pci_msi_prepare(struct irq_domain *domain, struct device *dev, |
| 102 | int nvec, msi_alloc_info_t *arg) |
| 103 | { |
| 104 | struct pci_dev *pdev = to_pci_dev(dev); |
| 105 | struct msi_desc *desc = first_pci_msi_entry(pdev); |
| 106 | |
| 107 | init_irq_alloc_info(arg, NULL); |
| 108 | arg->msi_dev = pdev; |
| 109 | if (desc->msi_attrib.is_msix) { |
| 110 | arg->type = X86_IRQ_ALLOC_TYPE_MSIX; |
| 111 | } else { |
| 112 | arg->type = X86_IRQ_ALLOC_TYPE_MSI; |
| 113 | arg->flags |= X86_IRQ_ALLOC_CONTIGUOUS_VECTORS; |
| 114 | } |
| 115 | |
| 116 | return 0; |
| 117 | } |
| 118 | |
| 119 | static void pci_msi_set_desc(msi_alloc_info_t *arg, struct msi_desc *desc) |
| 120 | { |
| 121 | arg->msi_hwirq = pci_msi_domain_calc_hwirq(arg->msi_dev, desc); |
| 122 | } |
| 123 | |
| 124 | static struct msi_domain_ops pci_msi_domain_ops = { |
| 125 | .get_hwirq = pci_msi_get_hwirq, |
| 126 | .msi_prepare = pci_msi_prepare, |
| 127 | .set_desc = pci_msi_set_desc, |
| 128 | }; |
| 129 | |
| 130 | static struct msi_domain_info pci_msi_domain_info = { |
| 131 | .flags = MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS | |
Jiang Liu | 68682a2 | 2015-04-13 14:11:46 +0800 | [diff] [blame] | 132 | MSI_FLAG_PCI_MSIX, |
Jiang Liu | 52f518a | 2015-04-13 14:11:35 +0800 | [diff] [blame] | 133 | .ops = &pci_msi_domain_ops, |
| 134 | .chip = &pci_msi_controller, |
| 135 | .handler = handle_edge_irq, |
| 136 | .handler_name = "edge", |
| 137 | }; |
| 138 | |
| 139 | void arch_init_msi_domain(struct irq_domain *parent) |
| 140 | { |
| 141 | if (disable_apic) |
| 142 | return; |
| 143 | |
| 144 | msi_default_domain = pci_msi_create_irq_domain(NULL, |
| 145 | &pci_msi_domain_info, parent); |
| 146 | if (!msi_default_domain) |
| 147 | pr_warn("failed to initialize irqdomain for MSI/MSI-x.\n"); |
| 148 | } |
| 149 | |
| 150 | #ifdef CONFIG_IRQ_REMAP |
Jiang Liu | 68682a2 | 2015-04-13 14:11:46 +0800 | [diff] [blame] | 151 | static struct irq_chip pci_msi_ir_controller = { |
| 152 | .name = "IR-PCI-MSI", |
| 153 | .irq_unmask = pci_msi_unmask_irq, |
| 154 | .irq_mask = pci_msi_mask_irq, |
| 155 | .irq_ack = irq_chip_ack_parent, |
| 156 | .irq_set_affinity = msi_domain_set_affinity, |
| 157 | .irq_retrigger = irq_chip_retrigger_hierarchy, |
| 158 | .irq_write_msi_msg = pci_msi_domain_write_msg, |
| 159 | .flags = IRQCHIP_SKIP_SET_WAKE, |
| 160 | }; |
| 161 | |
| 162 | static struct msi_domain_info pci_msi_ir_domain_info = { |
| 163 | .flags = MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS | |
| 164 | MSI_FLAG_MULTI_PCI_MSI | MSI_FLAG_PCI_MSIX, |
| 165 | .ops = &pci_msi_domain_ops, |
| 166 | .chip = &pci_msi_ir_controller, |
| 167 | .handler = handle_edge_irq, |
| 168 | .handler_name = "edge", |
| 169 | }; |
| 170 | |
Jiang Liu | 52f518a | 2015-04-13 14:11:35 +0800 | [diff] [blame] | 171 | struct irq_domain *arch_create_msi_irq_domain(struct irq_domain *parent) |
| 172 | { |
Jiang Liu | 68682a2 | 2015-04-13 14:11:46 +0800 | [diff] [blame] | 173 | return pci_msi_create_irq_domain(NULL, &pci_msi_ir_domain_info, parent); |
Jiang Liu | 52f518a | 2015-04-13 14:11:35 +0800 | [diff] [blame] | 174 | } |
| 175 | #endif |
| 176 | |
Jiang Liu | 4438098 | 2014-10-27 16:12:02 +0800 | [diff] [blame] | 177 | #ifdef CONFIG_DMAR_TABLE |
| 178 | static int |
| 179 | dmar_msi_set_affinity(struct irq_data *data, const struct cpumask *mask, |
| 180 | bool force) |
| 181 | { |
Jiang Liu | 0921f1d | 2015-04-13 14:11:42 +0800 | [diff] [blame] | 182 | struct irq_data *parent = data->parent_data; |
Jiang Liu | 4438098 | 2014-10-27 16:12:02 +0800 | [diff] [blame] | 183 | struct msi_msg msg; |
| 184 | int ret; |
| 185 | |
Jiang Liu | 0921f1d | 2015-04-13 14:11:42 +0800 | [diff] [blame] | 186 | ret = parent->chip->irq_set_affinity(parent, mask, force); |
| 187 | if (ret >= 0) { |
Jiang Liu | 90d84fe | 2015-04-13 14:11:47 +0800 | [diff] [blame^] | 188 | irq_chip_compose_msi_msg(data, &msg); |
Jiang Liu | 0921f1d | 2015-04-13 14:11:42 +0800 | [diff] [blame] | 189 | dmar_msi_write(data->irq, &msg); |
| 190 | } |
Jiang Liu | 4438098 | 2014-10-27 16:12:02 +0800 | [diff] [blame] | 191 | |
Jiang Liu | 0921f1d | 2015-04-13 14:11:42 +0800 | [diff] [blame] | 192 | return ret; |
Jiang Liu | 4438098 | 2014-10-27 16:12:02 +0800 | [diff] [blame] | 193 | } |
| 194 | |
Jiang Liu | 0921f1d | 2015-04-13 14:11:42 +0800 | [diff] [blame] | 195 | static struct irq_chip dmar_msi_controller = { |
Jiang Liu | 81dabe2 | 2015-04-13 14:11:45 +0800 | [diff] [blame] | 196 | .name = "DMAR-MSI", |
Jiang Liu | 4438098 | 2014-10-27 16:12:02 +0800 | [diff] [blame] | 197 | .irq_unmask = dmar_msi_unmask, |
| 198 | .irq_mask = dmar_msi_mask, |
Jiang Liu | 0921f1d | 2015-04-13 14:11:42 +0800 | [diff] [blame] | 199 | .irq_ack = irq_chip_ack_parent, |
Jiang Liu | 4438098 | 2014-10-27 16:12:02 +0800 | [diff] [blame] | 200 | .irq_set_affinity = dmar_msi_set_affinity, |
Jiang Liu | 0921f1d | 2015-04-13 14:11:42 +0800 | [diff] [blame] | 201 | .irq_retrigger = irq_chip_retrigger_hierarchy, |
| 202 | .irq_compose_msi_msg = irq_msi_compose_msg, |
Jiang Liu | 4438098 | 2014-10-27 16:12:02 +0800 | [diff] [blame] | 203 | .flags = IRQCHIP_SKIP_SET_WAKE, |
| 204 | }; |
| 205 | |
Jiang Liu | 0921f1d | 2015-04-13 14:11:42 +0800 | [diff] [blame] | 206 | static int dmar_domain_alloc(struct irq_domain *domain, unsigned int virq, |
| 207 | unsigned int nr_irqs, void *arg) |
Jiang Liu | 4438098 | 2014-10-27 16:12:02 +0800 | [diff] [blame] | 208 | { |
Jiang Liu | 0921f1d | 2015-04-13 14:11:42 +0800 | [diff] [blame] | 209 | struct irq_alloc_info *info = arg; |
| 210 | int ret; |
Jiang Liu | 4438098 | 2014-10-27 16:12:02 +0800 | [diff] [blame] | 211 | |
Jiang Liu | 0921f1d | 2015-04-13 14:11:42 +0800 | [diff] [blame] | 212 | if (nr_irqs > 1 || !info || info->type != X86_IRQ_ALLOC_TYPE_DMAR) |
| 213 | return -EINVAL; |
| 214 | if (irq_find_mapping(domain, info->dmar_id)) { |
| 215 | pr_warn("IRQ for DMAR%d already exists.\n", info->dmar_id); |
| 216 | return -EEXIST; |
Jiang Liu | 34742db | 2015-04-13 14:11:41 +0800 | [diff] [blame] | 217 | } |
Jiang Liu | a62b32c | 2015-04-13 14:11:29 +0800 | [diff] [blame] | 218 | |
Jiang Liu | 0921f1d | 2015-04-13 14:11:42 +0800 | [diff] [blame] | 219 | ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg); |
| 220 | if (ret >= 0) { |
| 221 | irq_domain_set_hwirq_and_chip(domain, virq, info->dmar_id, |
| 222 | &dmar_msi_controller, NULL); |
| 223 | irq_set_handler_data(virq, info->dmar_data); |
| 224 | __irq_set_handler(virq, handle_edge_irq, 0, "edge"); |
| 225 | } |
| 226 | |
| 227 | return ret; |
| 228 | } |
| 229 | |
| 230 | static void dmar_domain_free(struct irq_domain *domain, unsigned int virq, |
| 231 | unsigned int nr_irqs) |
| 232 | { |
| 233 | BUG_ON(nr_irqs > 1); |
| 234 | irq_domain_free_irqs_top(domain, virq, nr_irqs); |
| 235 | } |
| 236 | |
| 237 | static void dmar_domain_activate(struct irq_domain *domain, |
| 238 | struct irq_data *irq_data) |
| 239 | { |
| 240 | struct msi_msg msg; |
| 241 | |
| 242 | BUG_ON(irq_chip_compose_msi_msg(irq_data, &msg)); |
| 243 | dmar_msi_write(irq_data->irq, &msg); |
| 244 | } |
| 245 | |
| 246 | static void dmar_domain_deactivate(struct irq_domain *domain, |
| 247 | struct irq_data *irq_data) |
| 248 | { |
| 249 | struct msi_msg msg; |
| 250 | |
| 251 | memset(&msg, 0, sizeof(msg)); |
| 252 | dmar_msi_write(irq_data->irq, &msg); |
| 253 | } |
| 254 | |
| 255 | static struct irq_domain_ops dmar_domain_ops = { |
| 256 | .alloc = dmar_domain_alloc, |
| 257 | .free = dmar_domain_free, |
| 258 | .activate = dmar_domain_activate, |
| 259 | .deactivate = dmar_domain_deactivate, |
| 260 | }; |
| 261 | |
| 262 | static struct irq_domain *dmar_get_irq_domain(void) |
| 263 | { |
| 264 | static struct irq_domain *dmar_domain; |
| 265 | static DEFINE_MUTEX(dmar_lock); |
| 266 | |
| 267 | mutex_lock(&dmar_lock); |
| 268 | if (dmar_domain == NULL) { |
| 269 | dmar_domain = irq_domain_add_tree(NULL, &dmar_domain_ops, NULL); |
| 270 | if (dmar_domain) |
| 271 | dmar_domain->parent = x86_vector_domain; |
| 272 | } |
| 273 | mutex_unlock(&dmar_lock); |
| 274 | |
| 275 | return dmar_domain; |
| 276 | } |
| 277 | |
| 278 | int dmar_alloc_hwirq(int id, int node, void *arg) |
| 279 | { |
| 280 | struct irq_domain *domain = dmar_get_irq_domain(); |
| 281 | struct irq_alloc_info info; |
| 282 | |
| 283 | if (!domain) |
| 284 | return -1; |
| 285 | |
| 286 | init_irq_alloc_info(&info, NULL); |
| 287 | info.type = X86_IRQ_ALLOC_TYPE_DMAR; |
| 288 | info.dmar_id = id; |
| 289 | info.dmar_data = arg; |
| 290 | |
| 291 | return irq_domain_alloc_irqs(domain, 1, node, &info); |
Jiang Liu | a62b32c | 2015-04-13 14:11:29 +0800 | [diff] [blame] | 292 | } |
| 293 | |
| 294 | void dmar_free_hwirq(int irq) |
| 295 | { |
| 296 | irq_domain_free_irqs(irq, 1); |
| 297 | } |
Jiang Liu | 4438098 | 2014-10-27 16:12:02 +0800 | [diff] [blame] | 298 | #endif |
| 299 | |
| 300 | /* |
| 301 | * MSI message composition |
| 302 | */ |
| 303 | #ifdef CONFIG_HPET_TIMER |
Jiang Liu | 3cb96f0 | 2015-04-13 14:11:34 +0800 | [diff] [blame] | 304 | static inline int hpet_dev_id(struct irq_domain *domain) |
| 305 | { |
| 306 | return (int)(long)domain->host_data; |
| 307 | } |
Jiang Liu | 4438098 | 2014-10-27 16:12:02 +0800 | [diff] [blame] | 308 | |
| 309 | static int hpet_msi_set_affinity(struct irq_data *data, |
| 310 | const struct cpumask *mask, bool force) |
| 311 | { |
Jiang Liu | 3cb96f0 | 2015-04-13 14:11:34 +0800 | [diff] [blame] | 312 | struct irq_data *parent = data->parent_data; |
Jiang Liu | 4438098 | 2014-10-27 16:12:02 +0800 | [diff] [blame] | 313 | struct msi_msg msg; |
Jiang Liu | 4438098 | 2014-10-27 16:12:02 +0800 | [diff] [blame] | 314 | int ret; |
| 315 | |
Jiang Liu | 3cb96f0 | 2015-04-13 14:11:34 +0800 | [diff] [blame] | 316 | ret = parent->chip->irq_set_affinity(parent, mask, force); |
| 317 | if (ret >= 0 && ret != IRQ_SET_MASK_OK_DONE) { |
Jiang Liu | 90d84fe | 2015-04-13 14:11:47 +0800 | [diff] [blame^] | 318 | irq_chip_compose_msi_msg(data, &msg); |
Jiang Liu | 3cb96f0 | 2015-04-13 14:11:34 +0800 | [diff] [blame] | 319 | hpet_msi_write(data->handler_data, &msg); |
| 320 | } |
Jiang Liu | 4438098 | 2014-10-27 16:12:02 +0800 | [diff] [blame] | 321 | |
Jiang Liu | 3cb96f0 | 2015-04-13 14:11:34 +0800 | [diff] [blame] | 322 | return ret; |
Jiang Liu | 4438098 | 2014-10-27 16:12:02 +0800 | [diff] [blame] | 323 | } |
| 324 | |
Jiang Liu | 3cb96f0 | 2015-04-13 14:11:34 +0800 | [diff] [blame] | 325 | static struct irq_chip hpet_msi_controller = { |
Jiang Liu | 81dabe2 | 2015-04-13 14:11:45 +0800 | [diff] [blame] | 326 | .name = "HPET-MSI", |
Jiang Liu | 4438098 | 2014-10-27 16:12:02 +0800 | [diff] [blame] | 327 | .irq_unmask = hpet_msi_unmask, |
| 328 | .irq_mask = hpet_msi_mask, |
Jiang Liu | 3cb96f0 | 2015-04-13 14:11:34 +0800 | [diff] [blame] | 329 | .irq_ack = irq_chip_ack_parent, |
Jiang Liu | 4438098 | 2014-10-27 16:12:02 +0800 | [diff] [blame] | 330 | .irq_set_affinity = hpet_msi_set_affinity, |
Jiang Liu | 3cb96f0 | 2015-04-13 14:11:34 +0800 | [diff] [blame] | 331 | .irq_retrigger = irq_chip_retrigger_hierarchy, |
Jiang Liu | 3cb96f0 | 2015-04-13 14:11:34 +0800 | [diff] [blame] | 332 | .irq_compose_msi_msg = irq_msi_compose_msg, |
Jiang Liu | 4438098 | 2014-10-27 16:12:02 +0800 | [diff] [blame] | 333 | .flags = IRQCHIP_SKIP_SET_WAKE, |
| 334 | }; |
| 335 | |
Jiang Liu | 3cb96f0 | 2015-04-13 14:11:34 +0800 | [diff] [blame] | 336 | static int hpet_domain_alloc(struct irq_domain *domain, unsigned int virq, |
| 337 | unsigned int nr_irqs, void *arg) |
| 338 | { |
| 339 | struct irq_alloc_info *info = arg; |
| 340 | int ret; |
| 341 | |
| 342 | if (nr_irqs > 1 || !info || info->type != X86_IRQ_ALLOC_TYPE_HPET) |
| 343 | return -EINVAL; |
| 344 | if (irq_find_mapping(domain, info->hpet_index)) { |
| 345 | pr_warn("IRQ for HPET%d already exists.\n", info->hpet_index); |
| 346 | return -EEXIST; |
| 347 | } |
| 348 | |
| 349 | ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg); |
| 350 | if (ret >= 0) { |
| 351 | irq_set_status_flags(virq, IRQ_MOVE_PCNTXT); |
| 352 | irq_domain_set_hwirq_and_chip(domain, virq, info->hpet_index, |
| 353 | &hpet_msi_controller, NULL); |
| 354 | irq_set_handler_data(virq, info->hpet_data); |
| 355 | __irq_set_handler(virq, handle_edge_irq, 0, "edge"); |
| 356 | } |
| 357 | |
| 358 | return ret; |
| 359 | } |
| 360 | |
| 361 | static void hpet_domain_free(struct irq_domain *domain, unsigned int virq, |
| 362 | unsigned int nr_irqs) |
| 363 | { |
| 364 | BUG_ON(nr_irqs > 1); |
| 365 | irq_clear_status_flags(virq, IRQ_MOVE_PCNTXT); |
| 366 | irq_domain_free_irqs_top(domain, virq, nr_irqs); |
| 367 | } |
| 368 | |
| 369 | static void hpet_domain_activate(struct irq_domain *domain, |
| 370 | struct irq_data *irq_data) |
| 371 | { |
| 372 | struct msi_msg msg; |
| 373 | |
| 374 | BUG_ON(irq_chip_compose_msi_msg(irq_data, &msg)); |
| 375 | hpet_msi_write(irq_get_handler_data(irq_data->irq), &msg); |
| 376 | } |
| 377 | |
| 378 | static void hpet_domain_deactivate(struct irq_domain *domain, |
| 379 | struct irq_data *irq_data) |
| 380 | { |
| 381 | struct msi_msg msg; |
| 382 | |
| 383 | memset(&msg, 0, sizeof(msg)); |
| 384 | hpet_msi_write(irq_get_handler_data(irq_data->irq), &msg); |
| 385 | } |
| 386 | |
| 387 | static struct irq_domain_ops hpet_domain_ops = { |
| 388 | .alloc = hpet_domain_alloc, |
| 389 | .free = hpet_domain_free, |
| 390 | .activate = hpet_domain_activate, |
| 391 | .deactivate = hpet_domain_deactivate, |
| 392 | }; |
| 393 | |
| 394 | struct irq_domain *hpet_create_irq_domain(int hpet_id) |
| 395 | { |
| 396 | struct irq_domain *parent; |
| 397 | struct irq_alloc_info info; |
| 398 | |
| 399 | if (x86_vector_domain == NULL) |
| 400 | return NULL; |
| 401 | |
| 402 | init_irq_alloc_info(&info, NULL); |
| 403 | info.type = X86_IRQ_ALLOC_TYPE_HPET; |
| 404 | info.hpet_id = hpet_id; |
| 405 | parent = irq_remapping_get_ir_irq_domain(&info); |
| 406 | if (parent == NULL) |
| 407 | parent = x86_vector_domain; |
Jiang Liu | 68682a2 | 2015-04-13 14:11:46 +0800 | [diff] [blame] | 408 | else |
| 409 | hpet_msi_controller.name = "IR-HPET-MSI"; |
Jiang Liu | 3cb96f0 | 2015-04-13 14:11:34 +0800 | [diff] [blame] | 410 | |
| 411 | return irq_domain_add_hierarchy(parent, 0, 0, NULL, &hpet_domain_ops, |
| 412 | (void *)(long)hpet_id); |
| 413 | } |
| 414 | |
| 415 | int hpet_assign_irq(struct irq_domain *domain, struct hpet_dev *dev, |
| 416 | int dev_num) |
| 417 | { |
| 418 | struct irq_alloc_info info; |
| 419 | |
| 420 | init_irq_alloc_info(&info, NULL); |
| 421 | info.type = X86_IRQ_ALLOC_TYPE_HPET; |
| 422 | info.hpet_data = dev; |
| 423 | info.hpet_id = hpet_dev_id(domain); |
| 424 | info.hpet_index = dev_num; |
| 425 | |
| 426 | return irq_domain_alloc_irqs(domain, 1, NUMA_NO_NODE, NULL); |
| 427 | } |
Jiang Liu | 4438098 | 2014-10-27 16:12:02 +0800 | [diff] [blame] | 428 | #endif |