blob: 45768e3c5bc587a1ce6b755e01ad2c2d5b5169ce [file] [log] [blame]
Lennert Buytenhek2e16a772008-10-07 13:46:22 +00001/*
2 * net/dsa/mv88e6060.c - Driver for Marvell 88e6060 switch chips
Lennert Buytenheke84665c2009-03-20 09:52:09 +00003 * Copyright (c) 2008-2009 Marvell Semiconductor
Lennert Buytenhek2e16a772008-10-07 13:46:22 +00004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 */
10
Barry Grussling19b2f972013-01-08 16:05:54 +000011#include <linux/delay.h>
Vivien Didelot56c3ff92017-10-13 14:18:07 -040012#include <linux/etherdevice.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000013#include <linux/jiffies.h>
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000014#include <linux/list.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000015#include <linux/module.h>
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000016#include <linux/netdevice.h>
17#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000018#include <net/dsa.h>
Neil Armstrong6a4b2982015-11-10 16:51:36 +010019#include "mv88e6060.h"
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000020
21static int reg_read(struct dsa_switch *ds, int addr, int reg)
22{
Vivien Didelot04bed142016-08-31 18:06:13 -040023 struct mv88e6060_priv *priv = ds->priv;
Guenter Roeckb184e492014-10-17 12:30:58 -070024
Andrew Lunna77d43f2016-04-13 02:40:42 +020025 return mdiobus_read_nested(priv->bus, priv->sw_addr + addr, reg);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000026}
27
28#define REG_READ(addr, reg) \
29 ({ \
30 int __ret; \
31 \
32 __ret = reg_read(ds, addr, reg); \
33 if (__ret < 0) \
34 return __ret; \
35 __ret; \
36 })
37
38
39static int reg_write(struct dsa_switch *ds, int addr, int reg, u16 val)
40{
Vivien Didelot04bed142016-08-31 18:06:13 -040041 struct mv88e6060_priv *priv = ds->priv;
Guenter Roeckb184e492014-10-17 12:30:58 -070042
Andrew Lunna77d43f2016-04-13 02:40:42 +020043 return mdiobus_write_nested(priv->bus, priv->sw_addr + addr, reg, val);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000044}
45
46#define REG_WRITE(addr, reg, val) \
47 ({ \
48 int __ret; \
49 \
50 __ret = reg_write(ds, addr, reg, val); \
51 if (__ret < 0) \
52 return __ret; \
53 })
54
Vivien Didelot0209d142016-04-17 13:23:55 -040055static const char *mv88e6060_get_name(struct mii_bus *bus, int sw_addr)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000056{
57 int ret;
58
Neil Armstrong6a4b2982015-11-10 16:51:36 +010059 ret = mdiobus_read(bus, sw_addr + REG_PORT(0), PORT_SWITCH_ID);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000060 if (ret >= 0) {
Neil Armstrong6a4b2982015-11-10 16:51:36 +010061 if (ret == PORT_SWITCH_ID_6060)
Guenter Roeck3de6aa4c2014-10-29 10:44:54 -070062 return "Marvell 88E6060 (A0)";
Neil Armstrong6a4b2982015-11-10 16:51:36 +010063 if (ret == PORT_SWITCH_ID_6060_R1 ||
64 ret == PORT_SWITCH_ID_6060_R2)
Guenter Roeck3de6aa4c2014-10-29 10:44:54 -070065 return "Marvell 88E6060 (B0)";
Neil Armstrong6a4b2982015-11-10 16:51:36 +010066 if ((ret & PORT_SWITCH_ID_6060_MASK) == PORT_SWITCH_ID_6060)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000067 return "Marvell 88E6060";
68 }
69
70 return NULL;
71}
72
Andrew Lunn7b314362016-08-22 16:01:01 +020073static enum dsa_tag_protocol mv88e6060_get_tag_protocol(struct dsa_switch *ds)
74{
75 return DSA_TAG_PROTO_TRAILER;
76}
77
Vivien Didelot0209d142016-04-17 13:23:55 -040078static const char *mv88e6060_drv_probe(struct device *dsa_dev,
79 struct device *host_dev, int sw_addr,
80 void **_priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +020081{
82 struct mii_bus *bus = dsa_host_dev_to_mii_bus(host_dev);
83 struct mv88e6060_priv *priv;
Vivien Didelot0209d142016-04-17 13:23:55 -040084 const char *name;
Andrew Lunna77d43f2016-04-13 02:40:42 +020085
86 name = mv88e6060_get_name(bus, sw_addr);
87 if (name) {
88 priv = devm_kzalloc(dsa_dev, sizeof(*priv), GFP_KERNEL);
89 if (!priv)
90 return NULL;
91 *_priv = priv;
92 priv->bus = bus;
93 priv->sw_addr = sw_addr;
94 }
95
96 return name;
97}
98
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000099static int mv88e6060_switch_reset(struct dsa_switch *ds)
100{
101 int i;
102 int ret;
Barry Grussling19b2f972013-01-08 16:05:54 +0000103 unsigned long timeout;
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000104
Barry Grussling3675c8d2013-01-08 16:05:53 +0000105 /* Set all ports to the disabled state. */
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100106 for (i = 0; i < MV88E6060_PORTS; i++) {
107 ret = REG_READ(REG_PORT(i), PORT_CONTROL);
108 REG_WRITE(REG_PORT(i), PORT_CONTROL,
109 ret & ~PORT_CONTROL_STATE_MASK);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000110 }
111
Barry Grussling3675c8d2013-01-08 16:05:53 +0000112 /* Wait for transmit queues to drain. */
Barry Grussling19b2f972013-01-08 16:05:54 +0000113 usleep_range(2000, 4000);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000114
Barry Grussling3675c8d2013-01-08 16:05:53 +0000115 /* Reset the switch. */
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100116 REG_WRITE(REG_GLOBAL, GLOBAL_ATU_CONTROL,
117 GLOBAL_ATU_CONTROL_SWRESET |
118 GLOBAL_ATU_CONTROL_ATUSIZE_1024 |
119 GLOBAL_ATU_CONTROL_ATE_AGE_5MIN);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000120
Barry Grussling3675c8d2013-01-08 16:05:53 +0000121 /* Wait up to one second for reset to complete. */
Barry Grussling19b2f972013-01-08 16:05:54 +0000122 timeout = jiffies + 1 * HZ;
123 while (time_before(jiffies, timeout)) {
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100124 ret = REG_READ(REG_GLOBAL, GLOBAL_STATUS);
125 if (ret & GLOBAL_STATUS_INIT_READY)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000126 break;
127
Barry Grussling19b2f972013-01-08 16:05:54 +0000128 usleep_range(1000, 2000);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000129 }
Barry Grussling19b2f972013-01-08 16:05:54 +0000130 if (time_after(jiffies, timeout))
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000131 return -ETIMEDOUT;
132
133 return 0;
134}
135
136static int mv88e6060_setup_global(struct dsa_switch *ds)
137{
Barry Grussling3675c8d2013-01-08 16:05:53 +0000138 /* Disable discarding of frames with excessive collisions,
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000139 * set the maximum frame size to 1536 bytes, and mask all
140 * interrupt sources.
141 */
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100142 REG_WRITE(REG_GLOBAL, GLOBAL_CONTROL, GLOBAL_CONTROL_MAX_FRAME_1536);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000143
Barry Grussling3675c8d2013-01-08 16:05:53 +0000144 /* Enable automatic address learning, set the address
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000145 * database size to 1024 entries, and set the default aging
146 * time to 5 minutes.
147 */
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100148 REG_WRITE(REG_GLOBAL, GLOBAL_ATU_CONTROL,
149 GLOBAL_ATU_CONTROL_ATUSIZE_1024 |
150 GLOBAL_ATU_CONTROL_ATE_AGE_5MIN);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000151
152 return 0;
153}
154
155static int mv88e6060_setup_port(struct dsa_switch *ds, int p)
156{
157 int addr = REG_PORT(p);
158
Barry Grussling3675c8d2013-01-08 16:05:53 +0000159 /* Do not force flow control, disable Ingress and Egress
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000160 * Header tagging, disable VLAN tunneling, and set the port
161 * state to Forwarding. Additionally, if this is the CPU
162 * port, enable Ingress and Egress Trailer tagging mode.
163 */
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100164 REG_WRITE(addr, PORT_CONTROL,
165 dsa_is_cpu_port(ds, p) ?
166 PORT_CONTROL_TRAILER |
167 PORT_CONTROL_INGRESS_MODE |
168 PORT_CONTROL_STATE_FORWARDING :
169 PORT_CONTROL_STATE_FORWARDING);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000170
Barry Grussling3675c8d2013-01-08 16:05:53 +0000171 /* Port based VLAN map: give each port its own address
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000172 * database, allow the CPU port to talk to each of the 'real'
173 * ports, and allow each of the 'real' ports to only talk to
174 * the CPU port.
175 */
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100176 REG_WRITE(addr, PORT_VLAN_MAP,
177 ((p & 0xf) << PORT_VLAN_MAP_DBNUM_SHIFT) |
Vivien Didelot02bc6e52017-10-26 11:22:56 -0400178 (dsa_is_cpu_port(ds, p) ? dsa_user_ports(ds) :
179 BIT(dsa_to_port(ds, p)->cpu_dp->index)));
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000180
Barry Grussling3675c8d2013-01-08 16:05:53 +0000181 /* Port Association Vector: when learning source addresses
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000182 * of packets, add the address to the address database using
183 * a port bitmap that has only the bit for this port set and
184 * the other bits clear.
185 */
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100186 REG_WRITE(addr, PORT_ASSOC_VECTOR, BIT(p));
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000187
188 return 0;
189}
190
Vivien Didelot56c3ff92017-10-13 14:18:07 -0400191static int mv88e6060_setup_addr(struct dsa_switch *ds)
192{
193 u8 addr[ETH_ALEN];
194 u16 val;
195
196 eth_random_addr(addr);
197
198 val = addr[0] << 8 | addr[1];
199
200 /* The multicast bit is always transmitted as a zero, so the switch uses
201 * bit 8 for "DiffAddr", where 0 means all ports transmit the same SA.
202 */
203 val &= 0xfeff;
204
205 REG_WRITE(REG_GLOBAL, GLOBAL_MAC_01, val);
206 REG_WRITE(REG_GLOBAL, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
207 REG_WRITE(REG_GLOBAL, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
208
209 return 0;
210}
211
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000212static int mv88e6060_setup(struct dsa_switch *ds)
213{
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000214 int ret;
Andrew Lunna77d43f2016-04-13 02:40:42 +0200215 int i;
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000216
217 ret = mv88e6060_switch_reset(ds);
218 if (ret < 0)
219 return ret;
220
221 /* @@@ initialise atu */
222
223 ret = mv88e6060_setup_global(ds);
224 if (ret < 0)
225 return ret;
226
Vivien Didelot56c3ff92017-10-13 14:18:07 -0400227 ret = mv88e6060_setup_addr(ds);
228 if (ret < 0)
229 return ret;
230
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100231 for (i = 0; i < MV88E6060_PORTS; i++) {
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000232 ret = mv88e6060_setup_port(ds, i);
233 if (ret < 0)
234 return ret;
235 }
236
237 return 0;
238}
239
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000240static int mv88e6060_port_to_phy_addr(int port)
241{
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100242 if (port >= 0 && port < MV88E6060_PORTS)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000243 return port;
244 return -1;
245}
246
247static int mv88e6060_phy_read(struct dsa_switch *ds, int port, int regnum)
248{
249 int addr;
250
251 addr = mv88e6060_port_to_phy_addr(port);
252 if (addr == -1)
253 return 0xffff;
254
255 return reg_read(ds, addr, regnum);
256}
257
258static int
259mv88e6060_phy_write(struct dsa_switch *ds, int port, int regnum, u16 val)
260{
261 int addr;
262
263 addr = mv88e6060_port_to_phy_addr(port);
264 if (addr == -1)
265 return 0xffff;
266
267 return reg_write(ds, addr, regnum, val);
268}
269
Florian Fainellia82f67a2017-01-08 14:52:08 -0800270static const struct dsa_switch_ops mv88e6060_switch_ops = {
Andrew Lunn7b314362016-08-22 16:01:01 +0200271 .get_tag_protocol = mv88e6060_get_tag_protocol,
Andrew Lunne49bad32016-04-13 02:40:43 +0200272 .probe = mv88e6060_drv_probe,
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000273 .setup = mv88e6060_setup,
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000274 .phy_read = mv88e6060_phy_read,
275 .phy_write = mv88e6060_phy_write,
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000276};
277
Florian Fainelliab3d4082017-01-08 14:52:07 -0800278static struct dsa_switch_driver mv88e6060_switch_drv = {
279 .ops = &mv88e6060_switch_ops,
280};
281
Roel Kluin5eaa65b2008-12-10 15:18:31 -0800282static int __init mv88e6060_init(void)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000283{
Florian Fainelliab3d4082017-01-08 14:52:07 -0800284 register_switch_driver(&mv88e6060_switch_drv);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000285 return 0;
286}
287module_init(mv88e6060_init);
288
Roel Kluin5eaa65b2008-12-10 15:18:31 -0800289static void __exit mv88e6060_cleanup(void)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000290{
Florian Fainelliab3d4082017-01-08 14:52:07 -0800291 unregister_switch_driver(&mv88e6060_switch_drv);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000292}
293module_exit(mv88e6060_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +0000294
295MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
296MODULE_DESCRIPTION("Driver for Marvell 88E6060 ethernet switch chip");
297MODULE_LICENSE("GPL");
298MODULE_ALIAS("platform:mv88e6060");