blob: 0b3e51f248c21a2477c9b1736b0f06b80e350e29 [file] [log] [blame]
Lennert Buytenhek2e16a772008-10-07 13:46:22 +00001/*
2 * net/dsa/mv88e6060.c - Driver for Marvell 88e6060 switch chips
Lennert Buytenheke84665c2009-03-20 09:52:09 +00003 * Copyright (c) 2008-2009 Marvell Semiconductor
Lennert Buytenhek2e16a772008-10-07 13:46:22 +00004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 */
10
Barry Grussling19b2f972013-01-08 16:05:54 +000011#include <linux/delay.h>
Vivien Didelot56c3ff92017-10-13 14:18:07 -040012#include <linux/etherdevice.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000013#include <linux/jiffies.h>
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000014#include <linux/list.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000015#include <linux/module.h>
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000016#include <linux/netdevice.h>
17#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000018#include <net/dsa.h>
Neil Armstrong6a4b2982015-11-10 16:51:36 +010019#include "mv88e6060.h"
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000020
21static int reg_read(struct dsa_switch *ds, int addr, int reg)
22{
Vivien Didelot04bed142016-08-31 18:06:13 -040023 struct mv88e6060_priv *priv = ds->priv;
Guenter Roeckb184e492014-10-17 12:30:58 -070024
Andrew Lunna77d43f2016-04-13 02:40:42 +020025 return mdiobus_read_nested(priv->bus, priv->sw_addr + addr, reg);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000026}
27
28#define REG_READ(addr, reg) \
29 ({ \
30 int __ret; \
31 \
32 __ret = reg_read(ds, addr, reg); \
33 if (__ret < 0) \
34 return __ret; \
35 __ret; \
36 })
37
38
39static int reg_write(struct dsa_switch *ds, int addr, int reg, u16 val)
40{
Vivien Didelot04bed142016-08-31 18:06:13 -040041 struct mv88e6060_priv *priv = ds->priv;
Guenter Roeckb184e492014-10-17 12:30:58 -070042
Andrew Lunna77d43f2016-04-13 02:40:42 +020043 return mdiobus_write_nested(priv->bus, priv->sw_addr + addr, reg, val);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000044}
45
46#define REG_WRITE(addr, reg, val) \
47 ({ \
48 int __ret; \
49 \
50 __ret = reg_write(ds, addr, reg, val); \
51 if (__ret < 0) \
52 return __ret; \
53 })
54
Vivien Didelot0209d142016-04-17 13:23:55 -040055static const char *mv88e6060_get_name(struct mii_bus *bus, int sw_addr)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000056{
57 int ret;
58
Neil Armstrong6a4b2982015-11-10 16:51:36 +010059 ret = mdiobus_read(bus, sw_addr + REG_PORT(0), PORT_SWITCH_ID);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000060 if (ret >= 0) {
Neil Armstrong6a4b2982015-11-10 16:51:36 +010061 if (ret == PORT_SWITCH_ID_6060)
Guenter Roeck3de6aa4c2014-10-29 10:44:54 -070062 return "Marvell 88E6060 (A0)";
Neil Armstrong6a4b2982015-11-10 16:51:36 +010063 if (ret == PORT_SWITCH_ID_6060_R1 ||
64 ret == PORT_SWITCH_ID_6060_R2)
Guenter Roeck3de6aa4c2014-10-29 10:44:54 -070065 return "Marvell 88E6060 (B0)";
Neil Armstrong6a4b2982015-11-10 16:51:36 +010066 if ((ret & PORT_SWITCH_ID_6060_MASK) == PORT_SWITCH_ID_6060)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +000067 return "Marvell 88E6060";
68 }
69
70 return NULL;
71}
72
Florian Fainelli5ed4e3e2017-11-10 15:22:52 -080073static enum dsa_tag_protocol mv88e6060_get_tag_protocol(struct dsa_switch *ds,
74 int port)
Andrew Lunn7b314362016-08-22 16:01:01 +020075{
76 return DSA_TAG_PROTO_TRAILER;
77}
78
Vivien Didelot0209d142016-04-17 13:23:55 -040079static const char *mv88e6060_drv_probe(struct device *dsa_dev,
80 struct device *host_dev, int sw_addr,
81 void **_priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +020082{
83 struct mii_bus *bus = dsa_host_dev_to_mii_bus(host_dev);
84 struct mv88e6060_priv *priv;
Vivien Didelot0209d142016-04-17 13:23:55 -040085 const char *name;
Andrew Lunna77d43f2016-04-13 02:40:42 +020086
87 name = mv88e6060_get_name(bus, sw_addr);
88 if (name) {
89 priv = devm_kzalloc(dsa_dev, sizeof(*priv), GFP_KERNEL);
90 if (!priv)
91 return NULL;
92 *_priv = priv;
93 priv->bus = bus;
94 priv->sw_addr = sw_addr;
95 }
96
97 return name;
98}
99
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000100static int mv88e6060_switch_reset(struct dsa_switch *ds)
101{
102 int i;
103 int ret;
Barry Grussling19b2f972013-01-08 16:05:54 +0000104 unsigned long timeout;
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000105
Barry Grussling3675c8d2013-01-08 16:05:53 +0000106 /* Set all ports to the disabled state. */
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100107 for (i = 0; i < MV88E6060_PORTS; i++) {
108 ret = REG_READ(REG_PORT(i), PORT_CONTROL);
109 REG_WRITE(REG_PORT(i), PORT_CONTROL,
110 ret & ~PORT_CONTROL_STATE_MASK);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000111 }
112
Barry Grussling3675c8d2013-01-08 16:05:53 +0000113 /* Wait for transmit queues to drain. */
Barry Grussling19b2f972013-01-08 16:05:54 +0000114 usleep_range(2000, 4000);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000115
Barry Grussling3675c8d2013-01-08 16:05:53 +0000116 /* Reset the switch. */
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100117 REG_WRITE(REG_GLOBAL, GLOBAL_ATU_CONTROL,
118 GLOBAL_ATU_CONTROL_SWRESET |
Anderson Luiz Alvesa7451562018-11-30 21:58:36 -0200119 GLOBAL_ATU_CONTROL_LEARNDIS);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000120
Barry Grussling3675c8d2013-01-08 16:05:53 +0000121 /* Wait up to one second for reset to complete. */
Barry Grussling19b2f972013-01-08 16:05:54 +0000122 timeout = jiffies + 1 * HZ;
123 while (time_before(jiffies, timeout)) {
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100124 ret = REG_READ(REG_GLOBAL, GLOBAL_STATUS);
125 if (ret & GLOBAL_STATUS_INIT_READY)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000126 break;
127
Barry Grussling19b2f972013-01-08 16:05:54 +0000128 usleep_range(1000, 2000);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000129 }
Barry Grussling19b2f972013-01-08 16:05:54 +0000130 if (time_after(jiffies, timeout))
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000131 return -ETIMEDOUT;
132
133 return 0;
134}
135
136static int mv88e6060_setup_global(struct dsa_switch *ds)
137{
Barry Grussling3675c8d2013-01-08 16:05:53 +0000138 /* Disable discarding of frames with excessive collisions,
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000139 * set the maximum frame size to 1536 bytes, and mask all
140 * interrupt sources.
141 */
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100142 REG_WRITE(REG_GLOBAL, GLOBAL_CONTROL, GLOBAL_CONTROL_MAX_FRAME_1536);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000143
Anderson Luiz Alvesa7451562018-11-30 21:58:36 -0200144 /* Disable automatic address learning.
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000145 */
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100146 REG_WRITE(REG_GLOBAL, GLOBAL_ATU_CONTROL,
Anderson Luiz Alvesa7451562018-11-30 21:58:36 -0200147 GLOBAL_ATU_CONTROL_LEARNDIS);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000148
149 return 0;
150}
151
152static int mv88e6060_setup_port(struct dsa_switch *ds, int p)
153{
154 int addr = REG_PORT(p);
155
Barry Grussling3675c8d2013-01-08 16:05:53 +0000156 /* Do not force flow control, disable Ingress and Egress
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000157 * Header tagging, disable VLAN tunneling, and set the port
158 * state to Forwarding. Additionally, if this is the CPU
159 * port, enable Ingress and Egress Trailer tagging mode.
160 */
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100161 REG_WRITE(addr, PORT_CONTROL,
162 dsa_is_cpu_port(ds, p) ?
163 PORT_CONTROL_TRAILER |
164 PORT_CONTROL_INGRESS_MODE |
165 PORT_CONTROL_STATE_FORWARDING :
166 PORT_CONTROL_STATE_FORWARDING);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000167
Barry Grussling3675c8d2013-01-08 16:05:53 +0000168 /* Port based VLAN map: give each port its own address
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000169 * database, allow the CPU port to talk to each of the 'real'
170 * ports, and allow each of the 'real' ports to only talk to
171 * the CPU port.
172 */
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100173 REG_WRITE(addr, PORT_VLAN_MAP,
174 ((p & 0xf) << PORT_VLAN_MAP_DBNUM_SHIFT) |
Vivien Didelot02bc6e52017-10-26 11:22:56 -0400175 (dsa_is_cpu_port(ds, p) ? dsa_user_ports(ds) :
176 BIT(dsa_to_port(ds, p)->cpu_dp->index)));
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000177
Barry Grussling3675c8d2013-01-08 16:05:53 +0000178 /* Port Association Vector: when learning source addresses
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000179 * of packets, add the address to the address database using
180 * a port bitmap that has only the bit for this port set and
181 * the other bits clear.
182 */
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100183 REG_WRITE(addr, PORT_ASSOC_VECTOR, BIT(p));
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000184
185 return 0;
186}
187
Vivien Didelot56c3ff92017-10-13 14:18:07 -0400188static int mv88e6060_setup_addr(struct dsa_switch *ds)
189{
190 u8 addr[ETH_ALEN];
191 u16 val;
192
193 eth_random_addr(addr);
194
195 val = addr[0] << 8 | addr[1];
196
197 /* The multicast bit is always transmitted as a zero, so the switch uses
198 * bit 8 for "DiffAddr", where 0 means all ports transmit the same SA.
199 */
200 val &= 0xfeff;
201
202 REG_WRITE(REG_GLOBAL, GLOBAL_MAC_01, val);
203 REG_WRITE(REG_GLOBAL, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
204 REG_WRITE(REG_GLOBAL, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
205
206 return 0;
207}
208
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000209static int mv88e6060_setup(struct dsa_switch *ds)
210{
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000211 int ret;
Andrew Lunna77d43f2016-04-13 02:40:42 +0200212 int i;
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000213
214 ret = mv88e6060_switch_reset(ds);
215 if (ret < 0)
216 return ret;
217
218 /* @@@ initialise atu */
219
220 ret = mv88e6060_setup_global(ds);
221 if (ret < 0)
222 return ret;
223
Vivien Didelot56c3ff92017-10-13 14:18:07 -0400224 ret = mv88e6060_setup_addr(ds);
225 if (ret < 0)
226 return ret;
227
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100228 for (i = 0; i < MV88E6060_PORTS; i++) {
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000229 ret = mv88e6060_setup_port(ds, i);
230 if (ret < 0)
231 return ret;
232 }
233
234 return 0;
235}
236
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000237static int mv88e6060_port_to_phy_addr(int port)
238{
Neil Armstrong6a4b2982015-11-10 16:51:36 +0100239 if (port >= 0 && port < MV88E6060_PORTS)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000240 return port;
241 return -1;
242}
243
244static int mv88e6060_phy_read(struct dsa_switch *ds, int port, int regnum)
245{
246 int addr;
247
248 addr = mv88e6060_port_to_phy_addr(port);
249 if (addr == -1)
250 return 0xffff;
251
252 return reg_read(ds, addr, regnum);
253}
254
255static int
256mv88e6060_phy_write(struct dsa_switch *ds, int port, int regnum, u16 val)
257{
258 int addr;
259
260 addr = mv88e6060_port_to_phy_addr(port);
261 if (addr == -1)
262 return 0xffff;
263
264 return reg_write(ds, addr, regnum, val);
265}
266
Florian Fainellia82f67a2017-01-08 14:52:08 -0800267static const struct dsa_switch_ops mv88e6060_switch_ops = {
Andrew Lunn7b314362016-08-22 16:01:01 +0200268 .get_tag_protocol = mv88e6060_get_tag_protocol,
Andrew Lunne49bad32016-04-13 02:40:43 +0200269 .probe = mv88e6060_drv_probe,
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000270 .setup = mv88e6060_setup,
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000271 .phy_read = mv88e6060_phy_read,
272 .phy_write = mv88e6060_phy_write,
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000273};
274
Florian Fainelliab3d4082017-01-08 14:52:07 -0800275static struct dsa_switch_driver mv88e6060_switch_drv = {
276 .ops = &mv88e6060_switch_ops,
277};
278
Roel Kluin5eaa65b2008-12-10 15:18:31 -0800279static int __init mv88e6060_init(void)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000280{
Florian Fainelliab3d4082017-01-08 14:52:07 -0800281 register_switch_driver(&mv88e6060_switch_drv);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000282 return 0;
283}
284module_init(mv88e6060_init);
285
Roel Kluin5eaa65b2008-12-10 15:18:31 -0800286static void __exit mv88e6060_cleanup(void)
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000287{
Florian Fainelliab3d4082017-01-08 14:52:07 -0800288 unregister_switch_driver(&mv88e6060_switch_drv);
Lennert Buytenhek2e16a772008-10-07 13:46:22 +0000289}
290module_exit(mv88e6060_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +0000291
292MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
293MODULE_DESCRIPTION("Driver for Marvell 88E6060 ethernet switch chip");
294MODULE_LICENSE("GPL");
295MODULE_ALIAS("platform:mv88e6060");