blob: 6c7f9d7e92b3e0dace551122460ff0df8ae89698 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Ralf Baechle36ccf1c2006-02-14 21:04:54 +00006 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1995, 1996 Paul M. Antoine
8 * Copyright (C) 1998 Ulf Carlsson
9 * Copyright (C) 1999 Silicon Graphics, Inc.
10 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010011 * Copyright (C) 2002, 2003, 2004, 2005, 2007 Maciej W. Rozycki
Steven J. Hill2a0b24f2013-03-25 12:15:55 -050012 * Copyright (C) 2000, 2001, 2012 MIPS Technologies, Inc. All rights reserved.
Markos Chandrasb08a9c92013-12-04 16:20:08 +000013 * Copyright (C) 2014, Imagination Technologies Ltd.
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 */
Maciej W. Rozyckied2d72c2015-04-03 23:27:06 +010015#include <linux/bitops.h>
Ralf Baechle8e8a52e2007-05-31 14:00:19 +010016#include <linux/bug.h>
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010017#include <linux/compiler.h>
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +020018#include <linux/context_tracking.h>
James Hoganae4ce452014-03-04 10:20:43 +000019#include <linux/cpu_pm.h>
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +020020#include <linux/kexec.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/init.h>
Nathan Lynch8742cd22011-09-30 13:49:35 -050022#include <linux/kernel.h>
Paul Gortmakerf9ded562012-02-28 19:24:46 -050023#include <linux/module.h>
Paul Gortmaker9f3b8082016-08-15 19:11:52 -040024#include <linux/extable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <linux/sched.h>
27#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/spinlock.h>
29#include <linux/kallsyms.h>
Ralf Baechlee01402b2005-07-14 15:57:16 +000030#include <linux/bootmem.h>
Maxime Bizond4fd1982006-07-20 18:52:02 +020031#include <linux/interrupt.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010032#include <linux/ptrace.h>
Jason Wessel88547002008-07-29 15:58:53 -050033#include <linux/kgdb.h>
34#include <linux/kdebug.h>
David Daneyc1bf2072010-08-03 11:22:20 -070035#include <linux/kprobes.h>
Ralf Baechle69f3a7d2009-11-24 01:24:58 +000036#include <linux/notifier.h>
Jason Wessel5dd11d52010-05-20 21:04:26 -050037#include <linux/kdb.h>
David Howellsca4d3e672010-10-07 14:08:54 +010038#include <linux/irq.h>
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +080039#include <linux/perf_event.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040
Paul Burtona13c9962015-09-22 10:15:22 -070041#include <asm/addrspace.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <asm/bootinfo.h>
43#include <asm/branch.h>
44#include <asm/break.h>
Ralf Baechle69f3a7d2009-11-24 01:24:58 +000045#include <asm/cop2.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <asm/cpu.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020047#include <asm/cpu-type.h>
Ralf Baechlee50c0a82005-05-31 11:49:19 +000048#include <asm/dsp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <asm/fpu.h>
Ralf Baechleba3049e2008-10-28 17:38:42 +000050#include <asm/fpu_emulator.h>
Ralf Baechlebdc92d742013-05-21 16:59:19 +020051#include <asm/idle.h>
Paul Burtondabdc182016-10-05 18:18:17 +010052#include <asm/mips-cm.h>
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +000053#include <asm/mips-r2-to-r6-emul.h>
Ralf Baechle340ee4b2005-08-17 17:44:08 +000054#include <asm/mipsregs.h>
55#include <asm/mipsmtregs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#include <asm/module.h>
Paul Burton1db1af82014-01-27 15:23:11 +000057#include <asm/msa.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070058#include <asm/pgtable.h>
59#include <asm/ptrace.h>
60#include <asm/sections.h>
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +000061#include <asm/siginfo.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070062#include <asm/tlbdebug.h>
63#include <asm/traps.h>
Linus Torvalds7c0f6ba2016-12-24 11:46:01 -080064#include <linux/uaccess.h>
David Daneyb67b2b72008-09-23 00:08:45 -070065#include <asm/watch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070066#include <asm/mmu_context.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#include <asm/types.h>
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +090068#include <asm/stacktrace.h>
Florian Fainelli92bbe1b2010-01-28 15:22:37 +010069#include <asm/uasm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070070
Atsushi Nemotoc65a5482007-11-12 02:05:18 +090071extern void check_wait(void);
Atsushi Nemotoc65a5482007-11-12 02:05:18 +090072extern asmlinkage void rollback_handle_int(void);
Ralf Baechlee4ac58a2006-04-03 17:56:36 +010073extern asmlinkage void handle_int(void);
Ralf Baechle86a17082013-02-08 01:21:34 +010074extern u32 handle_tlbl[];
75extern u32 handle_tlbs[];
76extern u32 handle_tlbm[];
Linus Torvalds1da177e2005-04-16 15:20:36 -070077extern asmlinkage void handle_adel(void);
78extern asmlinkage void handle_ades(void);
79extern asmlinkage void handle_ibe(void);
80extern asmlinkage void handle_dbe(void);
81extern asmlinkage void handle_sys(void);
82extern asmlinkage void handle_bp(void);
83extern asmlinkage void handle_ri(void);
Atsushi Nemoto5b104962006-09-11 17:50:29 +090084extern asmlinkage void handle_ri_rdhwr_vivt(void);
85extern asmlinkage void handle_ri_rdhwr(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070086extern asmlinkage void handle_cpu(void);
87extern asmlinkage void handle_ov(void);
88extern asmlinkage void handle_tr(void);
Paul Burton2bcb3fb2014-01-27 15:23:12 +000089extern asmlinkage void handle_msa_fpe(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070090extern asmlinkage void handle_fpe(void);
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +000091extern asmlinkage void handle_ftlb(void);
Paul Burton1db1af82014-01-27 15:23:11 +000092extern asmlinkage void handle_msa(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093extern asmlinkage void handle_mdmx(void);
94extern asmlinkage void handle_watch(void);
Ralf Baechle340ee4b2005-08-17 17:44:08 +000095extern asmlinkage void handle_mt(void);
Ralf Baechlee50c0a82005-05-31 11:49:19 +000096extern asmlinkage void handle_dsp(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070097extern asmlinkage void handle_mcheck(void);
98extern asmlinkage void handle_reserved(void);
Leonid Yegoshin5890f702014-07-15 14:09:56 +010099extern void tlb_do_page_fault_0(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101void (*board_be_init)(void);
102int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
Ralf Baechlee01402b2005-07-14 15:57:16 +0000103void (*board_nmi_handler_setup)(void);
104void (*board_ejtag_handler_setup)(void);
105void (*board_bind_eic_interrupt)(int irq, int regset);
Kevin Cernekee6fb97ef2011-11-16 01:25:45 +0000106void (*board_ebase_setup)(void);
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000107void(*board_cache_error_setup)(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200109static void show_raw_backtrace(unsigned long reg29)
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900110{
Ralf Baechle39b8d522008-04-28 17:14:26 +0100111 unsigned long *sp = (unsigned long *)(reg29 & ~3);
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900112 unsigned long addr;
113
114 printk("Call Trace:");
115#ifdef CONFIG_KALLSYMS
116 printk("\n");
117#endif
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200118 while (!kstack_end(sp)) {
119 unsigned long __user *p =
120 (unsigned long __user *)(unsigned long)sp++;
121 if (__get_user(addr, p)) {
122 printk(" (Bad stack address)");
123 break;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100124 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200125 if (__kernel_text_address(addr))
126 print_ip_sym(addr);
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900127 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200128 printk("\n");
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900129}
130
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900131#ifdef CONFIG_KALLSYMS
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900132int raw_show_trace;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900133static int __init set_raw_show_trace(char *str)
134{
135 raw_show_trace = 1;
136 return 1;
137}
138__setup("raw_show_trace", set_raw_show_trace);
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900139#endif
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200140
Ralf Baechleeae23f22007-10-14 23:27:21 +0100141static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900142{
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200143 unsigned long sp = regs->regs[29];
144 unsigned long ra = regs->regs[31];
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900145 unsigned long pc = regs->cp0_epc;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900146
Vincent Wene909be82012-07-19 09:11:16 +0200147 if (!task)
148 task = current;
149
James Hogan81a76d72015-12-04 22:25:02 +0000150 if (raw_show_trace || user_mode(regs) || !__kernel_text_address(pc)) {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200151 show_raw_backtrace(sp);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900152 return;
153 }
154 printk("Call Trace:\n");
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200155 do {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200156 print_ip_sym(pc);
Atsushi Nemoto19246002006-09-29 18:02:51 +0900157 pc = unwind_stack(task, &sp, pc, &ra);
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200158 } while (pc);
Matt Redfearnbcf084d2016-10-19 14:33:20 +0100159 pr_cont("\n");
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900160}
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900161
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162/*
163 * This routine abuses get_user()/put_user() to reference pointers
164 * with at least a bit of error checking ...
165 */
Ralf Baechleeae23f22007-10-14 23:27:21 +0100166static void show_stacktrace(struct task_struct *task,
167 const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168{
169 const int field = 2 * sizeof(unsigned long);
170 long stackdata;
171 int i;
Atsushi Nemoto5e0373b2007-07-13 23:02:42 +0900172 unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173
174 printk("Stack :");
175 i = 0;
176 while ((unsigned long) sp & (PAGE_SIZE - 1)) {
Matt Redfearnfe4e09e2016-10-19 14:33:21 +0100177 if (i && ((i % (64 / field)) == 0)) {
178 pr_cont("\n");
179 printk(" ");
180 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 if (i > 39) {
Matt Redfearnfe4e09e2016-10-19 14:33:21 +0100182 pr_cont(" ...");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 break;
184 }
185
186 if (__get_user(stackdata, sp++)) {
Matt Redfearnfe4e09e2016-10-19 14:33:21 +0100187 pr_cont(" (Bad stack address)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 break;
189 }
190
Matt Redfearnfe4e09e2016-10-19 14:33:21 +0100191 pr_cont(" %0*lx", field, stackdata);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 i++;
193 }
Matt Redfearnfe4e09e2016-10-19 14:33:21 +0100194 pr_cont("\n");
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200195 show_backtrace(task, regs);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900196}
197
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900198void show_stack(struct task_struct *task, unsigned long *sp)
199{
200 struct pt_regs regs;
James Hogan1e778632015-07-27 13:50:22 +0100201 mm_segment_t old_fs = get_fs();
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900202 if (sp) {
203 regs.regs[29] = (unsigned long)sp;
204 regs.regs[31] = 0;
205 regs.cp0_epc = 0;
206 } else {
207 if (task && task != current) {
208 regs.regs[29] = task->thread.reg29;
209 regs.regs[31] = 0;
210 regs.cp0_epc = task->thread.reg31;
Jason Wessel5dd11d52010-05-20 21:04:26 -0500211#ifdef CONFIG_KGDB_KDB
212 } else if (atomic_read(&kgdb_active) != -1 &&
213 kdb_current_regs) {
214 memcpy(&regs, kdb_current_regs, sizeof(regs));
215#endif /* CONFIG_KGDB_KDB */
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900216 } else {
217 prepare_frametrace(&regs);
218 }
219 }
James Hogan1e778632015-07-27 13:50:22 +0100220 /*
221 * show_stack() deals exclusively with kernel mode, so be sure to access
222 * the stack in the kernel (not user) address space.
223 */
224 set_fs(KERNEL_DS);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900225 show_stacktrace(task, &regs);
James Hogan1e778632015-07-27 13:50:22 +0100226 set_fs(old_fs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227}
228
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +0900229static void show_code(unsigned int __user *pc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230{
231 long i;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100232 unsigned short __user *pc16 = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233
Matt Redfearn41000c52016-10-19 14:33:22 +0100234 printk("Code:");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235
Ralf Baechle39b8d522008-04-28 17:14:26 +0100236 if ((unsigned long)pc & 1)
237 pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 for(i = -3 ; i < 6 ; i++) {
239 unsigned int insn;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100240 if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
Matt Redfearn41000c52016-10-19 14:33:22 +0100241 pr_cont(" (Bad address in epc)\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 break;
243 }
Matt Redfearn41000c52016-10-19 14:33:22 +0100244 pr_cont("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 }
Matt Redfearn41000c52016-10-19 14:33:22 +0100246 pr_cont("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247}
248
Ralf Baechleeae23f22007-10-14 23:27:21 +0100249static void __show_regs(const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250{
251 const int field = 2 * sizeof(unsigned long);
252 unsigned int cause = regs->cp0_cause;
Petri Gynther37dd3812015-05-08 15:10:10 -0700253 unsigned int exccode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 int i;
255
Tejun Heoa43cb952013-04-30 15:27:17 -0700256 show_regs_print_info(KERN_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257
258 /*
259 * Saved main processor registers
260 */
261 for (i = 0; i < 32; ) {
262 if ((i % 4) == 0)
263 printk("$%2d :", i);
264 if (i == 0)
Paul Burton752f5492016-10-19 14:33:23 +0100265 pr_cont(" %0*lx", field, 0UL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266 else if (i == 26 || i == 27)
Paul Burton752f5492016-10-19 14:33:23 +0100267 pr_cont(" %*s", field, "");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268 else
Paul Burton752f5492016-10-19 14:33:23 +0100269 pr_cont(" %0*lx", field, regs->regs[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270
271 i++;
272 if ((i % 4) == 0)
Paul Burton752f5492016-10-19 14:33:23 +0100273 pr_cont("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274 }
275
Franck Bui-Huu9693a852007-02-02 17:41:47 +0100276#ifdef CONFIG_CPU_HAS_SMARTMIPS
277 printk("Acx : %0*lx\n", field, regs->acx);
278#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279 printk("Hi : %0*lx\n", field, regs->hi);
280 printk("Lo : %0*lx\n", field, regs->lo);
281
282 /*
283 * Saved cp0 registers
284 */
Ralf Baechleb012cff2008-07-15 18:44:33 +0100285 printk("epc : %0*lx %pS\n", field, regs->cp0_epc,
286 (void *) regs->cp0_epc);
Ralf Baechleb012cff2008-07-15 18:44:33 +0100287 printk("ra : %0*lx %pS\n", field, regs->regs[31],
288 (void *) regs->regs[31]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289
Ralf Baechle70342282013-01-22 12:59:30 +0100290 printk("Status: %08x ", (uint32_t) regs->cp0_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291
Ralf Baechle1990e542013-06-26 17:06:34 +0200292 if (cpu_has_3kex) {
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000293 if (regs->cp0_status & ST0_KUO)
Paul Burton752f5492016-10-19 14:33:23 +0100294 pr_cont("KUo ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000295 if (regs->cp0_status & ST0_IEO)
Paul Burton752f5492016-10-19 14:33:23 +0100296 pr_cont("IEo ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000297 if (regs->cp0_status & ST0_KUP)
Paul Burton752f5492016-10-19 14:33:23 +0100298 pr_cont("KUp ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000299 if (regs->cp0_status & ST0_IEP)
Paul Burton752f5492016-10-19 14:33:23 +0100300 pr_cont("IEp ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000301 if (regs->cp0_status & ST0_KUC)
Paul Burton752f5492016-10-19 14:33:23 +0100302 pr_cont("KUc ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000303 if (regs->cp0_status & ST0_IEC)
Paul Burton752f5492016-10-19 14:33:23 +0100304 pr_cont("IEc ");
Ralf Baechle1990e542013-06-26 17:06:34 +0200305 } else if (cpu_has_4kex) {
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000306 if (regs->cp0_status & ST0_KX)
Paul Burton752f5492016-10-19 14:33:23 +0100307 pr_cont("KX ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000308 if (regs->cp0_status & ST0_SX)
Paul Burton752f5492016-10-19 14:33:23 +0100309 pr_cont("SX ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000310 if (regs->cp0_status & ST0_UX)
Paul Burton752f5492016-10-19 14:33:23 +0100311 pr_cont("UX ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000312 switch (regs->cp0_status & ST0_KSU) {
313 case KSU_USER:
Paul Burton752f5492016-10-19 14:33:23 +0100314 pr_cont("USER ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000315 break;
316 case KSU_SUPERVISOR:
Paul Burton752f5492016-10-19 14:33:23 +0100317 pr_cont("SUPERVISOR ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000318 break;
319 case KSU_KERNEL:
Paul Burton752f5492016-10-19 14:33:23 +0100320 pr_cont("KERNEL ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000321 break;
322 default:
Paul Burton752f5492016-10-19 14:33:23 +0100323 pr_cont("BAD_MODE ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000324 break;
325 }
326 if (regs->cp0_status & ST0_ERL)
Paul Burton752f5492016-10-19 14:33:23 +0100327 pr_cont("ERL ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000328 if (regs->cp0_status & ST0_EXL)
Paul Burton752f5492016-10-19 14:33:23 +0100329 pr_cont("EXL ");
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000330 if (regs->cp0_status & ST0_IE)
Paul Burton752f5492016-10-19 14:33:23 +0100331 pr_cont("IE ");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 }
Paul Burton752f5492016-10-19 14:33:23 +0100333 pr_cont("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334
Petri Gynther37dd3812015-05-08 15:10:10 -0700335 exccode = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
336 printk("Cause : %08x (ExcCode %02x)\n", cause, exccode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337
Petri Gynther37dd3812015-05-08 15:10:10 -0700338 if (1 <= exccode && exccode <= 5)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339 printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);
340
Ralf Baechle9966db252007-10-11 23:46:17 +0100341 printk("PrId : %08x (%s)\n", read_c0_prid(),
342 cpu_name_string());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343}
344
Ralf Baechleeae23f22007-10-14 23:27:21 +0100345/*
346 * FIXME: really the generic show_regs should take a const pointer argument.
347 */
348void show_regs(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349{
Ralf Baechleeae23f22007-10-14 23:27:21 +0100350 __show_regs((struct pt_regs *)regs);
351}
352
David Daneyc1bf2072010-08-03 11:22:20 -0700353void show_registers(struct pt_regs *regs)
Ralf Baechleeae23f22007-10-14 23:27:21 +0100354{
Ralf Baechle39b8d522008-04-28 17:14:26 +0100355 const int field = 2 * sizeof(unsigned long);
Leonid Yegoshin83e4da12013-10-08 12:39:31 +0100356 mm_segment_t old_fs = get_fs();
Ralf Baechle39b8d522008-04-28 17:14:26 +0100357
Ralf Baechleeae23f22007-10-14 23:27:21 +0100358 __show_regs(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 print_modules();
Ralf Baechle39b8d522008-04-28 17:14:26 +0100360 printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
361 current->comm, current->pid, current_thread_info(), current,
362 field, current_thread_info()->tp_value);
363 if (cpu_has_userlocal) {
364 unsigned long tls;
365
366 tls = read_c0_userlocal();
367 if (tls != current_thread_info()->tp_value)
368 printk("*HwTLS: %0*lx\n", field, tls);
369 }
370
Leonid Yegoshin83e4da12013-10-08 12:39:31 +0100371 if (!user_mode(regs))
372 /* Necessary for getting the correct stack content */
373 set_fs(KERNEL_DS);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900374 show_stacktrace(current, regs);
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +0900375 show_code((unsigned int __user *) regs->cp0_epc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 printk("\n");
Leonid Yegoshin83e4da12013-10-08 12:39:31 +0100377 set_fs(old_fs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378}
379
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000380static DEFINE_RAW_SPINLOCK(die_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381
David Daney70dc6f02010-08-03 15:44:43 -0700382void __noreturn die(const char *str, struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383{
384 static int die_counter;
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400385 int sig = SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386
Nathan Lynch8742cd22011-09-30 13:49:35 -0500387 oops_enter();
388
Ralf Baechlee3b28832015-07-28 20:37:43 +0200389 if (notify_die(DIE_OOPS, str, regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200390 SIGSEGV) == NOTIFY_STOP)
Ralf Baechle10423c92011-05-13 10:33:28 +0100391 sig = 0;
Jason Wessel5dd11d52010-05-20 21:04:26 -0500392
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 console_verbose();
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000394 raw_spin_lock_irq(&die_lock);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100395 bust_spinlocks(1);
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400396
Ralf Baechle178086c2005-10-13 17:07:54 +0100397 printk("%s[#%d]:\n", str, ++die_counter);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398 show_registers(regs);
Rusty Russell373d4d02013-01-21 17:17:39 +1030399 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000400 raw_spin_unlock_irq(&die_lock);
Maxime Bizond4fd1982006-07-20 18:52:02 +0200401
Nathan Lynch8742cd22011-09-30 13:49:35 -0500402 oops_exit();
403
Maxime Bizond4fd1982006-07-20 18:52:02 +0200404 if (in_interrupt())
405 panic("Fatal exception in interrupt");
406
Aaro Koskinen99a7a232016-03-09 22:08:42 +0200407 if (panic_on_oops)
Maxime Bizond4fd1982006-07-20 18:52:02 +0200408 panic("Fatal exception");
Maxime Bizond4fd1982006-07-20 18:52:02 +0200409
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +0200410 if (regs && kexec_should_crash(current))
411 crash_kexec(regs);
412
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400413 do_exit(sig);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414}
415
Thomas Bogendoerfer05106172008-08-04 19:44:34 +0200416extern struct exception_table_entry __start___dbe_table[];
417extern struct exception_table_entry __stop___dbe_table[];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418
Ralf Baechleb6dcec92007-02-18 15:57:09 +0000419__asm__(
420" .section __dbe_table, \"a\"\n"
421" .previous \n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422
423/* Given an address, look for it in the exception tables. */
424static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
425{
426 const struct exception_table_entry *e;
427
428 e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
429 if (!e)
430 e = search_module_dbetables(addr);
431 return e;
432}
433
434asmlinkage void do_be(struct pt_regs *regs)
435{
436 const int field = 2 * sizeof(unsigned long);
437 const struct exception_table_entry *fixup = NULL;
438 int data = regs->cp0_cause & 4;
439 int action = MIPS_BE_FATAL;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200440 enum ctx_state prev_state;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200442 prev_state = exception_enter();
Ralf Baechle70342282013-01-22 12:59:30 +0100443 /* XXX For now. Fixme, this searches the wrong table ... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444 if (data && !user_mode(regs))
445 fixup = search_dbe_tables(exception_epc(regs));
446
447 if (fixup)
448 action = MIPS_BE_FIXUP;
449
450 if (board_be_handler)
Atsushi Nemoto28fc5822007-07-13 01:49:49 +0900451 action = board_be_handler(regs, fixup != NULL);
Paul Burtondabdc182016-10-05 18:18:17 +0100452 else
453 mips_cm_error_report();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454
455 switch (action) {
456 case MIPS_BE_DISCARD:
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200457 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458 case MIPS_BE_FIXUP:
459 if (fixup) {
460 regs->cp0_epc = fixup->nextinsn;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200461 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462 }
463 break;
464 default:
465 break;
466 }
467
468 /*
469 * Assume it would be too dangerous to continue ...
470 */
471 printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
472 data ? "Data" : "Instruction",
473 field, regs->cp0_epc, field, regs->regs[31]);
Ralf Baechlee3b28832015-07-28 20:37:43 +0200474 if (notify_die(DIE_OOPS, "bus error", regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200475 SIGBUS) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200476 goto out;
Jason Wessel88547002008-07-29 15:58:53 -0500477
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478 die_if_kernel("Oops", regs);
479 force_sig(SIGBUS, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200480
481out:
482 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483}
484
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485/*
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100486 * ll/sc, rdhwr, sync emulation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487 */
488
489#define OPCODE 0xfc000000
490#define BASE 0x03e00000
491#define RT 0x001f0000
492#define OFFSET 0x0000ffff
493#define LL 0xc0000000
494#define SC 0xe0000000
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100495#define SPEC0 0x00000000
Ralf Baechle3c370262005-04-13 17:43:59 +0000496#define SPEC3 0x7c000000
497#define RD 0x0000f800
498#define FUNC 0x0000003f
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100499#define SYNC 0x0000000f
Ralf Baechle3c370262005-04-13 17:43:59 +0000500#define RDHWR 0x0000003b
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500502/* microMIPS definitions */
503#define MM_POOL32A_FUNC 0xfc00ffff
504#define MM_RDHWR 0x00006b3c
505#define MM_RS 0x001f0000
506#define MM_RT 0x03e00000
507
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508/*
509 * The ll_bit is cleared by r*_switch.S
510 */
511
Ralf Baechlef1e39a42009-09-17 02:25:05 +0200512unsigned int ll_bit;
513struct task_struct *ll_task;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100515static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000517 unsigned long value, __user *vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519
520 /*
521 * analyse the ll instruction that just caused a ri exception
522 * and put the referenced address to addr.
523 */
524
525 /* sign extend offset */
526 offset = opcode & OFFSET;
527 offset <<= 16;
528 offset >>= 16;
529
Ralf Baechlefe00f942005-03-01 19:22:29 +0000530 vaddr = (unsigned long __user *)
Steven J. Hillb9688312013-01-12 23:29:27 +0000531 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100533 if ((unsigned long)vaddr & 3)
534 return SIGBUS;
535 if (get_user(value, vaddr))
536 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537
538 preempt_disable();
539
540 if (ll_task == NULL || ll_task == current) {
541 ll_bit = 1;
542 } else {
543 ll_bit = 0;
544 }
545 ll_task = current;
546
547 preempt_enable();
548
549 regs->regs[(opcode & RT) >> 16] = value;
550
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100551 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552}
553
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100554static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000556 unsigned long __user *vaddr;
557 unsigned long reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559
560 /*
561 * analyse the sc instruction that just caused a ri exception
562 * and put the referenced address to addr.
563 */
564
565 /* sign extend offset */
566 offset = opcode & OFFSET;
567 offset <<= 16;
568 offset >>= 16;
569
Ralf Baechlefe00f942005-03-01 19:22:29 +0000570 vaddr = (unsigned long __user *)
Steven J. Hillb9688312013-01-12 23:29:27 +0000571 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572 reg = (opcode & RT) >> 16;
573
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100574 if ((unsigned long)vaddr & 3)
575 return SIGBUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576
577 preempt_disable();
578
579 if (ll_bit == 0 || ll_task != current) {
580 regs->regs[reg] = 0;
581 preempt_enable();
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100582 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583 }
584
585 preempt_enable();
586
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100587 if (put_user(regs->regs[reg], vaddr))
588 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589
590 regs->regs[reg] = 1;
591
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100592 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593}
594
595/*
596 * ll uses the opcode of lwc0 and sc uses the opcode of swc0. That is both
597 * opcodes are supposed to result in coprocessor unusable exceptions if
598 * executed on ll/sc-less processors. That's the theory. In practice a
599 * few processors such as NEC's VR4100 throw reserved instruction exceptions
600 * instead, so we're doing the emulation thing in both exception handlers.
601 */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100602static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603{
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800604 if ((opcode & OPCODE) == LL) {
605 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200606 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100607 return simulate_ll(regs, opcode);
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800608 }
609 if ((opcode & OPCODE) == SC) {
610 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200611 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100612 return simulate_sc(regs, opcode);
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800613 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100615 return -1; /* Must be something else ... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616}
617
Ralf Baechle3c370262005-04-13 17:43:59 +0000618/*
619 * Simulate trapping 'rdhwr' instructions to provide user accessible
Chris Dearman1f5826b2006-05-08 18:02:16 +0100620 * registers not implemented in hardware.
Ralf Baechle3c370262005-04-13 17:43:59 +0000621 */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500622static int simulate_rdhwr(struct pt_regs *regs, int rd, int rt)
Ralf Baechle3c370262005-04-13 17:43:59 +0000623{
Al Virodc8f6022006-01-12 01:06:07 -0800624 struct thread_info *ti = task_thread_info(current);
Ralf Baechle3c370262005-04-13 17:43:59 +0000625
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500626 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
627 1, regs, 0);
628 switch (rd) {
James Hoganaff565a2016-06-15 19:29:52 +0100629 case MIPS_HWR_CPUNUM: /* CPU number */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500630 regs->regs[rt] = smp_processor_id();
631 return 0;
James Hoganaff565a2016-06-15 19:29:52 +0100632 case MIPS_HWR_SYNCISTEP: /* SYNCI length */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500633 regs->regs[rt] = min(current_cpu_data.dcache.linesz,
634 current_cpu_data.icache.linesz);
635 return 0;
James Hoganaff565a2016-06-15 19:29:52 +0100636 case MIPS_HWR_CC: /* Read count register */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500637 regs->regs[rt] = read_c0_count();
638 return 0;
James Hoganaff565a2016-06-15 19:29:52 +0100639 case MIPS_HWR_CCRES: /* Count register resolution */
Ralf Baechle69f24d12013-09-17 10:25:47 +0200640 switch (current_cpu_type()) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500641 case CPU_20KC:
642 case CPU_25KF:
643 regs->regs[rt] = 1;
644 break;
645 default:
646 regs->regs[rt] = 2;
647 }
648 return 0;
James Hoganaff565a2016-06-15 19:29:52 +0100649 case MIPS_HWR_ULR: /* Read UserLocal register */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500650 regs->regs[rt] = ti->tp_value;
651 return 0;
652 default:
653 return -1;
654 }
655}
656
657static int simulate_rdhwr_normal(struct pt_regs *regs, unsigned int opcode)
658{
Ralf Baechle3c370262005-04-13 17:43:59 +0000659 if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
660 int rd = (opcode & RD) >> 11;
661 int rt = (opcode & RT) >> 16;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500662
663 simulate_rdhwr(regs, rd, rt);
664 return 0;
665 }
666
667 /* Not ours. */
668 return -1;
669}
670
Maciej W. Rozycki7aa70472016-01-30 09:08:28 +0000671static int simulate_rdhwr_mm(struct pt_regs *regs, unsigned int opcode)
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500672{
673 if ((opcode & MM_POOL32A_FUNC) == MM_RDHWR) {
674 int rd = (opcode & MM_RS) >> 16;
675 int rt = (opcode & MM_RT) >> 21;
676 simulate_rdhwr(regs, rd, rt);
677 return 0;
Ralf Baechle3c370262005-04-13 17:43:59 +0000678 }
679
Daniel Jacobowitz56ebd512005-11-26 22:34:41 -0500680 /* Not ours. */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100681 return -1;
682}
Ralf Baechlee5679882006-11-30 01:14:47 +0000683
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100684static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
685{
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800686 if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC) {
687 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200688 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100689 return 0;
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800690 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100691
692 return -1; /* Must be something else ... */
Ralf Baechle3c370262005-04-13 17:43:59 +0000693}
694
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695asmlinkage void do_ov(struct pt_regs *regs)
696{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200697 enum ctx_state prev_state;
Maciej W. Rozyckie723e3f2016-03-04 01:42:49 +0000698 siginfo_t info = {
699 .si_signo = SIGFPE,
700 .si_code = FPE_INTOVF,
701 .si_addr = (void __user *)regs->cp0_epc,
702 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200704 prev_state = exception_enter();
Ralf Baechle36ccf1c2006-02-14 21:04:54 +0000705 die_if_kernel("Integer overflow", regs);
706
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 force_sig_info(SIGFPE, &info, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200708 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709}
710
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +0100711/*
712 * Send SIGFPE according to FCSR Cause bits, which must have already
713 * been masked against Enable bits. This is impotant as Inexact can
714 * happen together with Overflow or Underflow, and `ptrace' can set
715 * any bits.
716 */
717void force_fcr31_sig(unsigned long fcr31, void __user *fault_addr,
718 struct task_struct *tsk)
719{
720 struct siginfo si = { .si_addr = fault_addr, .si_signo = SIGFPE };
721
722 if (fcr31 & FPU_CSR_INV_X)
723 si.si_code = FPE_FLTINV;
724 else if (fcr31 & FPU_CSR_DIV_X)
725 si.si_code = FPE_FLTDIV;
726 else if (fcr31 & FPU_CSR_OVF_X)
727 si.si_code = FPE_FLTOVF;
728 else if (fcr31 & FPU_CSR_UDF_X)
729 si.si_code = FPE_FLTUND;
730 else if (fcr31 & FPU_CSR_INE_X)
731 si.si_code = FPE_FLTRES;
732 else
733 si.si_code = __SI_FAULT;
734 force_sig_info(SIGFPE, &si, tsk);
735}
736
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100737int process_fpemu_return(int sig, void __user *fault_addr, unsigned long fcr31)
David Daney515b0292010-10-21 16:32:26 -0700738{
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100739 struct siginfo si = { 0 };
Petar Jovanovicbcfc8f02016-07-13 15:23:37 +0200740 struct vm_area_struct *vma;
Paul Burtonad70c132015-01-30 12:09:35 +0000741
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100742 switch (sig) {
743 case 0:
744 return 0;
745
746 case SIGFPE:
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +0100747 force_fcr31_sig(fcr31, fault_addr, current);
David Daney515b0292010-10-21 16:32:26 -0700748 return 1;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100749
750 case SIGBUS:
751 si.si_addr = fault_addr;
752 si.si_signo = sig;
753 si.si_code = BUS_ADRERR;
754 force_sig_info(sig, &si, current);
755 return 1;
756
757 case SIGSEGV:
758 si.si_addr = fault_addr;
759 si.si_signo = sig;
760 down_read(&current->mm->mmap_sem);
Petar Jovanovicbcfc8f02016-07-13 15:23:37 +0200761 vma = find_vma(current->mm, (unsigned long)fault_addr);
762 if (vma && (vma->vm_start <= (unsigned long)fault_addr))
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100763 si.si_code = SEGV_ACCERR;
764 else
765 si.si_code = SEGV_MAPERR;
766 up_read(&current->mm->mmap_sem);
767 force_sig_info(sig, &si, current);
768 return 1;
769
770 default:
David Daney515b0292010-10-21 16:32:26 -0700771 force_sig(sig, current);
772 return 1;
David Daney515b0292010-10-21 16:32:26 -0700773 }
774}
775
Paul Burton4227a2d2014-09-11 08:30:20 +0100776static int simulate_fp(struct pt_regs *regs, unsigned int opcode,
777 unsigned long old_epc, unsigned long old_ra)
778{
779 union mips_instruction inst = { .word = opcode };
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100780 void __user *fault_addr;
781 unsigned long fcr31;
Paul Burton4227a2d2014-09-11 08:30:20 +0100782 int sig;
783
784 /* If it's obviously not an FP instruction, skip it */
785 switch (inst.i_format.opcode) {
786 case cop1_op:
787 case cop1x_op:
788 case lwc1_op:
789 case ldc1_op:
790 case swc1_op:
791 case sdc1_op:
792 break;
793
794 default:
795 return -1;
796 }
797
798 /*
799 * do_ri skipped over the instruction via compute_return_epc, undo
800 * that for the FPU emulator.
801 */
802 regs->cp0_epc = old_epc;
803 regs->regs[31] = old_ra;
804
805 /* Save the FP context to struct thread_struct */
806 lose_fpu(1);
807
808 /* Run the emulator */
809 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
810 &fault_addr);
811
Maciej W. Rozycki443c4402015-04-03 23:27:10 +0100812 /*
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +0100813 * We can't allow the emulated instruction to leave any
814 * enabled Cause bits set in $fcr31.
Maciej W. Rozycki443c4402015-04-03 23:27:10 +0100815 */
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +0100816 fcr31 = mask_fcr31_x(current->thread.fpu.fcr31);
817 current->thread.fpu.fcr31 &= ~fcr31;
Paul Burton4227a2d2014-09-11 08:30:20 +0100818
819 /* Restore the hardware register state */
820 own_fpu(1);
821
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100822 /* Send a signal if required. */
823 process_fpemu_return(sig, fault_addr, fcr31);
824
Paul Burton4227a2d2014-09-11 08:30:20 +0100825 return 0;
826}
827
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828/*
829 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
830 */
831asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
832{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200833 enum ctx_state prev_state;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100834 void __user *fault_addr;
835 int sig;
Thiemo Seufer948a34c2007-08-22 01:42:04 +0100836
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200837 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +0200838 if (notify_die(DIE_FP, "FP exception", regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200839 SIGFPE) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200840 goto out;
James Hogan64bedff2014-12-02 13:44:13 +0000841
842 /* Clear FCSR.Cause before enabling interrupts */
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +0100843 write_32bit_cp1_register(CP1_STATUS, fcr31 & ~mask_fcr31_x(fcr31));
James Hogan64bedff2014-12-02 13:44:13 +0000844 local_irq_enable();
845
Chris Dearman57725f92006-06-30 23:35:28 +0100846 die_if_kernel("FP exception in kernel code", regs);
847
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848 if (fcr31 & FPU_CSR_UNI_X) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849 /*
Ralf Baechlea3dddd52006-03-11 08:18:41 +0000850 * Unimplemented operation exception. If we've got the full
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851 * software emulator on-board, let's use it...
852 *
853 * Force FPU to dump state into task/thread context. We're
854 * moving a lot of data here for what is probably a single
855 * instruction, but the alternative is to pre-decode the FP
856 * register operands before invoking the emulator, which seems
857 * a bit extreme for what should be an infrequent event.
858 */
Ralf Baechlecd21dfc2005-04-28 13:39:10 +0000859 /* Ensure 'resume' not overwrite saved fp context again. */
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900860 lose_fpu(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861
862 /* Run the emulator */
David Daney515b0292010-10-21 16:32:26 -0700863 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
864 &fault_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865
866 /*
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +0100867 * We can't allow the emulated instruction to leave any
868 * enabled Cause bits set in $fcr31.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869 */
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +0100870 fcr31 = mask_fcr31_x(current->thread.fpu.fcr31);
871 current->thread.fpu.fcr31 &= ~fcr31;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872
873 /* Restore the hardware register state */
Ralf Baechle70342282013-01-22 12:59:30 +0100874 own_fpu(1); /* Using the FPU again. */
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100875 } else {
876 sig = SIGFPE;
877 fault_addr = (void __user *) regs->cp0_epc;
Maciej W. Rozyckied2d72c2015-04-03 23:27:06 +0100878 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879
Maciej W. Rozycki304acb72015-04-03 23:27:15 +0100880 /* Send a signal if required. */
881 process_fpemu_return(sig, fault_addr, fcr31);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200882
883out:
884 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885}
886
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +0000887void do_trap_or_bp(struct pt_regs *regs, unsigned int code, int si_code,
Ralf Baechledf270052008-04-20 16:28:54 +0100888 const char *str)
889{
Maciej W. Rozyckie723e3f2016-03-04 01:42:49 +0000890 siginfo_t info = { 0 };
Ralf Baechledf270052008-04-20 16:28:54 +0100891 char b[40];
892
Jason Wessel5dd11d52010-05-20 21:04:26 -0500893#ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
Ralf Baechlee3b28832015-07-28 20:37:43 +0200894 if (kgdb_ll_trap(DIE_TRAP, str, regs, code, current->thread.trap_nr,
895 SIGTRAP) == NOTIFY_STOP)
Jason Wessel5dd11d52010-05-20 21:04:26 -0500896 return;
897#endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */
898
Ralf Baechlee3b28832015-07-28 20:37:43 +0200899 if (notify_die(DIE_TRAP, str, regs, code, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +0200900 SIGTRAP) == NOTIFY_STOP)
Jason Wessel88547002008-07-29 15:58:53 -0500901 return;
902
Ralf Baechledf270052008-04-20 16:28:54 +0100903 /*
904 * A short test says that IRIX 5.3 sends SIGTRAP for all trap
905 * insns, even for trap and break codes that indicate arithmetic
906 * failures. Weird ...
907 * But should we continue the brokenness??? --macro
908 */
909 switch (code) {
910 case BRK_OVERFLOW:
911 case BRK_DIVZERO:
912 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
913 die_if_kernel(b, regs);
914 if (code == BRK_DIVZERO)
915 info.si_code = FPE_INTDIV;
916 else
917 info.si_code = FPE_INTOVF;
918 info.si_signo = SIGFPE;
Ralf Baechledf270052008-04-20 16:28:54 +0100919 info.si_addr = (void __user *) regs->cp0_epc;
920 force_sig_info(SIGFPE, &info, current);
921 break;
922 case BRK_BUG:
923 die_if_kernel("Kernel bug detected", regs);
924 force_sig(SIGTRAP, current);
925 break;
Ralf Baechleba3049e2008-10-28 17:38:42 +0000926 case BRK_MEMU:
927 /*
Maciej W. Rozycki1f443772015-04-03 23:24:14 +0100928 * This breakpoint code is used by the FPU emulator to retake
929 * control of the CPU after executing the instruction from the
930 * delay slot of an emulated branch.
Ralf Baechleba3049e2008-10-28 17:38:42 +0000931 *
932 * Terminate if exception was recognized as a delay slot return
933 * otherwise handle as normal.
934 */
935 if (do_dsemulret(regs))
936 return;
937
938 die_if_kernel("Math emu break/trap", regs);
939 force_sig(SIGTRAP, current);
940 break;
Ralf Baechledf270052008-04-20 16:28:54 +0100941 default:
942 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
943 die_if_kernel(b, regs);
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +0000944 if (si_code) {
945 info.si_signo = SIGTRAP;
946 info.si_code = si_code;
947 force_sig_info(SIGTRAP, &info, current);
948 } else {
949 force_sig(SIGTRAP, current);
950 }
Ralf Baechledf270052008-04-20 16:28:54 +0100951 }
952}
953
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954asmlinkage void do_bp(struct pt_regs *regs)
955{
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100956 unsigned long epc = msk_isa16_mode(exception_epc(regs));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957 unsigned int opcode, bcode;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200958 enum ctx_state prev_state;
Leonid Yegoshin078dde52013-12-04 16:39:34 +0000959 mm_segment_t seg;
960
961 seg = get_fs();
962 if (!user_mode(regs))
963 set_fs(KERNEL_DS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200965 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +0200966 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500967 if (get_isa16_mode(regs->cp0_epc)) {
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100968 u16 instr[2];
969
970 if (__get_user(instr[0], (u16 __user *)epc))
971 goto out_sigsegv;
972
973 if (!cpu_has_mmips) {
974 /* MIPS16e mode */
975 bcode = (instr[0] >> 5) & 0x3f;
976 } else if (mm_insn_16bit(instr[0])) {
977 /* 16-bit microMIPS BREAK */
978 bcode = instr[0] & 0xf;
979 } else {
980 /* 32-bit microMIPS BREAK */
981 if (__get_user(instr[1], (u16 __user *)(epc + 2)))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500982 goto out_sigsegv;
Markos Chandrasb08a9c92013-12-04 16:20:08 +0000983 opcode = (instr[0] << 16) | instr[1];
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100984 bcode = (opcode >> 6) & ((1 << 20) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500985 }
986 } else {
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100987 if (__get_user(opcode, (unsigned int __user *)epc))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500988 goto out_sigsegv;
Maciej W. Rozyckif6a31da2015-04-03 23:26:27 +0100989 bcode = (opcode >> 6) & ((1 << 20) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500990 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991
992 /*
993 * There is the ancient bug in the MIPS assemblers that the break
994 * code starts left to bit 16 instead to bit 6 in the opcode.
995 * Gas is bug-compatible, but not always, grrr...
996 * We handle both cases with a simple heuristics. --macro
997 */
Ralf Baechledf270052008-04-20 16:28:54 +0100998 if (bcode >= (1 << 10))
Maciej W. Rozyckic9875032015-04-03 23:26:32 +0100999 bcode = ((bcode & ((1 << 10) - 1)) << 10) | (bcode >> 10);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000
David Daneyc1bf2072010-08-03 11:22:20 -07001001 /*
1002 * notify the kprobe handlers, if instruction is likely to
1003 * pertain to them.
1004 */
1005 switch (bcode) {
Ralf Baechle40e084a2015-07-29 22:44:53 +02001006 case BRK_UPROBE:
1007 if (notify_die(DIE_UPROBE, "uprobe", regs, bcode,
1008 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
1009 goto out;
1010 else
1011 break;
1012 case BRK_UPROBE_XOL:
1013 if (notify_die(DIE_UPROBE_XOL, "uprobe_xol", regs, bcode,
1014 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
1015 goto out;
1016 else
1017 break;
David Daneyc1bf2072010-08-03 11:22:20 -07001018 case BRK_KPROBE_BP:
Ralf Baechledc73e4c2013-10-09 08:54:15 +02001019 if (notify_die(DIE_BREAK, "debug", regs, bcode,
Ralf Baechlee3b28832015-07-28 20:37:43 +02001020 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001021 goto out;
David Daneyc1bf2072010-08-03 11:22:20 -07001022 else
1023 break;
1024 case BRK_KPROBE_SSTEPBP:
Ralf Baechledc73e4c2013-10-09 08:54:15 +02001025 if (notify_die(DIE_SSTEPBP, "single_step", regs, bcode,
Ralf Baechlee3b28832015-07-28 20:37:43 +02001026 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001027 goto out;
David Daneyc1bf2072010-08-03 11:22:20 -07001028 else
1029 break;
1030 default:
1031 break;
1032 }
1033
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +00001034 do_trap_or_bp(regs, bcode, TRAP_BRKPT, "Break");
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001035
1036out:
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001037 set_fs(seg);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001038 exception_exit(prev_state);
Atsushi Nemoto90fccb12007-02-06 16:02:21 +09001039 return;
Ralf Baechlee5679882006-11-30 01:14:47 +00001040
1041out_sigsegv:
1042 force_sig(SIGSEGV, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001043 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044}
1045
1046asmlinkage void do_tr(struct pt_regs *regs)
1047{
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001048 u32 opcode, tcode = 0;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001049 enum ctx_state prev_state;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001050 u16 instr[2];
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001051 mm_segment_t seg;
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001052 unsigned long epc = msk_isa16_mode(exception_epc(regs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001054 seg = get_fs();
1055 if (!user_mode(regs))
1056 set_fs(get_ds());
1057
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001058 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +02001059 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001060 if (get_isa16_mode(regs->cp0_epc)) {
1061 if (__get_user(instr[0], (u16 __user *)(epc + 0)) ||
1062 __get_user(instr[1], (u16 __user *)(epc + 2)))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001063 goto out_sigsegv;
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +00001064 opcode = (instr[0] << 16) | instr[1];
1065 /* Immediate versions don't provide a code. */
1066 if (!(opcode & OPCODE))
1067 tcode = (opcode >> 12) & ((1 << 4) - 1);
1068 } else {
1069 if (__get_user(opcode, (u32 __user *)epc))
1070 goto out_sigsegv;
1071 /* Immediate versions don't provide a code. */
1072 if (!(opcode & OPCODE))
1073 tcode = (opcode >> 6) & ((1 << 10) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001074 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +00001076 do_trap_or_bp(regs, tcode, 0, "Trap");
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001077
1078out:
Leonid Yegoshin078dde52013-12-04 16:39:34 +00001079 set_fs(seg);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001080 exception_exit(prev_state);
Atsushi Nemoto90fccb12007-02-06 16:02:21 +09001081 return;
Ralf Baechlee5679882006-11-30 01:14:47 +00001082
1083out_sigsegv:
1084 force_sig(SIGSEGV, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001085 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086}
1087
1088asmlinkage void do_ri(struct pt_regs *regs)
1089{
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001090 unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
1091 unsigned long old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001092 unsigned long old31 = regs->regs[31];
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001093 enum ctx_state prev_state;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001094 unsigned int opcode = 0;
1095 int status = -1;
1096
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00001097 /*
1098 * Avoid any kernel code. Just emulate the R2 instruction
1099 * as quickly as possible.
1100 */
1101 if (mipsr2_emulation && cpu_has_mips_r6 &&
Maciej W. Rozycki4a7c2372015-04-03 23:24:51 +01001102 likely(user_mode(regs)) &&
1103 likely(get_user(opcode, epc) >= 0)) {
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001104 unsigned long fcr31 = 0;
1105
1106 status = mipsr2_decoder(regs, opcode, &fcr31);
Maciej W. Rozycki4a7c2372015-04-03 23:24:51 +01001107 switch (status) {
1108 case 0:
1109 case SIGEMT:
1110 task_thread_info(current)->r2_emul_return = 1;
1111 return;
1112 case SIGILL:
1113 goto no_r2_instr;
1114 default:
1115 process_fpemu_return(status,
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001116 &current->thread.cp0_baduaddr,
1117 fcr31);
Maciej W. Rozycki4a7c2372015-04-03 23:24:51 +01001118 task_thread_info(current)->r2_emul_return = 1;
1119 return;
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00001120 }
1121 }
1122
1123no_r2_instr:
1124
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001125 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +02001126 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +00001127
Ralf Baechlee3b28832015-07-28 20:37:43 +02001128 if (notify_die(DIE_RI, "RI Fault", regs, 0, current->thread.trap_nr,
Ralf Baechledc73e4c2013-10-09 08:54:15 +02001129 SIGILL) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001130 goto out;
Jason Wessel88547002008-07-29 15:58:53 -05001131
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132 die_if_kernel("Reserved instruction in kernel code", regs);
1133
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001134 if (unlikely(compute_return_epc(regs) < 0))
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001135 goto out;
Ralf Baechle3c370262005-04-13 17:43:59 +00001136
Maciej W. Rozycki3d50a7f2016-01-30 09:08:43 +00001137 if (!get_isa16_mode(regs->cp0_epc)) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001138 if (unlikely(get_user(opcode, epc) < 0))
1139 status = SIGSEGV;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001140
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001141 if (!cpu_has_llsc && status < 0)
1142 status = simulate_llsc(regs, opcode);
1143
1144 if (status < 0)
1145 status = simulate_rdhwr_normal(regs, opcode);
1146
1147 if (status < 0)
1148 status = simulate_sync(regs, opcode);
Paul Burton4227a2d2014-09-11 08:30:20 +01001149
1150 if (status < 0)
1151 status = simulate_fp(regs, opcode, old_epc, old31);
Maciej W. Rozycki3d50a7f2016-01-30 09:08:43 +00001152 } else if (cpu_has_mmips) {
1153 unsigned short mmop[2] = { 0 };
1154
1155 if (unlikely(get_user(mmop[0], (u16 __user *)epc + 0) < 0))
1156 status = SIGSEGV;
1157 if (unlikely(get_user(mmop[1], (u16 __user *)epc + 1) < 0))
1158 status = SIGSEGV;
1159 opcode = mmop[0];
1160 opcode = (opcode << 16) | mmop[1];
1161
1162 if (status < 0)
1163 status = simulate_rdhwr_mm(regs, opcode);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001164 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001165
1166 if (status < 0)
1167 status = SIGILL;
1168
1169 if (unlikely(status > 0)) {
1170 regs->cp0_epc = old_epc; /* Undo skip-over. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001171 regs->regs[31] = old31;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001172 force_sig(status, current);
1173 }
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001174
1175out:
1176 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177}
1178
Ralf Baechled223a862007-07-10 17:33:02 +01001179/*
1180 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
1181 * emulated more than some threshold number of instructions, force migration to
1182 * a "CPU" that has FP support.
1183 */
1184static void mt_ase_fp_affinity(void)
1185{
1186#ifdef CONFIG_MIPS_MT_FPAFF
1187 if (mt_fpemul_threshold > 0 &&
1188 ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
1189 /*
1190 * If there's no FPU present, or if the application has already
1191 * restricted the allowed set to exclude any CPUs with FPUs,
1192 * we'll skip the procedure.
1193 */
Rusty Russell8dd92892015-03-05 10:49:17 +10301194 if (cpumask_intersects(&current->cpus_allowed, &mt_fpu_cpumask)) {
Ralf Baechled223a862007-07-10 17:33:02 +01001195 cpumask_t tmask;
1196
Kevin D. Kissell9cc12362008-09-09 21:33:36 +02001197 current->thread.user_cpus_allowed
1198 = current->cpus_allowed;
Rusty Russell8dd92892015-03-05 10:49:17 +10301199 cpumask_and(&tmask, &current->cpus_allowed,
1200 &mt_fpu_cpumask);
Julia Lawalled1bbde2010-03-26 23:03:07 +01001201 set_cpus_allowed_ptr(current, &tmask);
Ralf Baechle293c5bd2007-07-25 16:19:33 +01001202 set_thread_flag(TIF_FPUBOUND);
Ralf Baechled223a862007-07-10 17:33:02 +01001203 }
1204 }
1205#endif /* CONFIG_MIPS_MT_FPAFF */
1206}
1207
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001208/*
1209 * No lock; only written during early bootup by CPU 0.
1210 */
1211static RAW_NOTIFIER_HEAD(cu2_chain);
1212
1213int __ref register_cu2_notifier(struct notifier_block *nb)
1214{
1215 return raw_notifier_chain_register(&cu2_chain, nb);
1216}
1217
1218int cu2_notifier_call_chain(unsigned long val, void *v)
1219{
1220 return raw_notifier_call_chain(&cu2_chain, val, v);
1221}
1222
1223static int default_cu2_call(struct notifier_block *nfb, unsigned long action,
Ralf Baechle70342282013-01-22 12:59:30 +01001224 void *data)
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001225{
1226 struct pt_regs *regs = data;
1227
Jayachandran C83bee792013-06-10 06:30:01 +00001228 die_if_kernel("COP2: Unhandled kernel unaligned access or invalid "
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001229 "instruction", regs);
Jayachandran C83bee792013-06-10 06:30:01 +00001230 force_sig(SIGILL, current);
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001231
1232 return NOTIFY_OK;
1233}
1234
Paul Burton97915542015-01-08 12:17:37 +00001235static int wait_on_fp_mode_switch(atomic_t *p)
1236{
1237 /*
1238 * The FP mode for this task is currently being switched. That may
1239 * involve modifications to the format of this tasks FP context which
1240 * make it unsafe to proceed with execution for the moment. Instead,
1241 * schedule some other task.
1242 */
1243 schedule();
1244 return 0;
1245}
1246
Paul Burton1db1af82014-01-27 15:23:11 +00001247static int enable_restore_fp_context(int msa)
1248{
Paul Burtonc9017752014-07-30 08:53:20 +01001249 int err, was_fpu_owner, prior_msa;
Paul Burton1db1af82014-01-27 15:23:11 +00001250
Paul Burton97915542015-01-08 12:17:37 +00001251 /*
1252 * If an FP mode switch is currently underway, wait for it to
1253 * complete before proceeding.
1254 */
1255 wait_on_atomic_t(&current->mm->context.fp_mode_switching,
1256 wait_on_fp_mode_switch, TASK_KILLABLE);
1257
Paul Burton1db1af82014-01-27 15:23:11 +00001258 if (!used_math()) {
1259 /* First time FP context user. */
Paul Burton762a1f42014-07-11 16:44:35 +01001260 preempt_disable();
Paul Burton1db1af82014-01-27 15:23:11 +00001261 err = init_fpu();
Paul Burtonc9017752014-07-30 08:53:20 +01001262 if (msa && !err) {
Paul Burton1db1af82014-01-27 15:23:11 +00001263 enable_msa();
Maciej W. Rozyckie49d3842016-05-17 06:12:27 +01001264 init_msa_upper();
Paul Burton732c0c32014-07-31 14:53:16 +01001265 set_thread_flag(TIF_USEDMSA);
1266 set_thread_flag(TIF_MSA_CTX_LIVE);
Paul Burtonc9017752014-07-30 08:53:20 +01001267 }
Paul Burton762a1f42014-07-11 16:44:35 +01001268 preempt_enable();
Paul Burton1db1af82014-01-27 15:23:11 +00001269 if (!err)
1270 set_used_math();
1271 return err;
1272 }
1273
1274 /*
1275 * This task has formerly used the FP context.
1276 *
1277 * If this thread has no live MSA vector context then we can simply
1278 * restore the scalar FP context. If it has live MSA vector context
1279 * (that is, it has or may have used MSA since last performing a
1280 * function call) then we'll need to restore the vector context. This
1281 * applies even if we're currently only executing a scalar FP
1282 * instruction. This is because if we were to later execute an MSA
1283 * instruction then we'd either have to:
1284 *
1285 * - Restore the vector context & clobber any registers modified by
1286 * scalar FP instructions between now & then.
1287 *
1288 * or
1289 *
1290 * - Not restore the vector context & lose the most significant bits
1291 * of all vector registers.
1292 *
1293 * Neither of those options is acceptable. We cannot restore the least
1294 * significant bits of the registers now & only restore the most
1295 * significant bits later because the most significant bits of any
1296 * vector registers whose aliased FP register is modified now will have
1297 * been zeroed. We'd have no way to know that when restoring the vector
1298 * context & thus may load an outdated value for the most significant
1299 * bits of a vector register.
1300 */
1301 if (!msa && !thread_msa_context_live())
1302 return own_fpu(1);
1303
1304 /*
1305 * This task is using or has previously used MSA. Thus we require
1306 * that Status.FR == 1.
1307 */
Paul Burton762a1f42014-07-11 16:44:35 +01001308 preempt_disable();
Paul Burton1db1af82014-01-27 15:23:11 +00001309 was_fpu_owner = is_fpu_owner();
Paul Burton762a1f42014-07-11 16:44:35 +01001310 err = own_fpu_inatomic(0);
Paul Burton1db1af82014-01-27 15:23:11 +00001311 if (err)
Paul Burton762a1f42014-07-11 16:44:35 +01001312 goto out;
Paul Burton1db1af82014-01-27 15:23:11 +00001313
1314 enable_msa();
1315 write_msa_csr(current->thread.fpu.msacsr);
1316 set_thread_flag(TIF_USEDMSA);
1317
1318 /*
1319 * If this is the first time that the task is using MSA and it has
1320 * previously used scalar FP in this time slice then we already nave
Paul Burtonc9017752014-07-30 08:53:20 +01001321 * FP context which we shouldn't clobber. We do however need to clear
1322 * the upper 64b of each vector register so that this task has no
1323 * opportunity to see data left behind by another.
Paul Burton1db1af82014-01-27 15:23:11 +00001324 */
Paul Burtonc9017752014-07-30 08:53:20 +01001325 prior_msa = test_and_set_thread_flag(TIF_MSA_CTX_LIVE);
1326 if (!prior_msa && was_fpu_owner) {
Maciej W. Rozyckie49d3842016-05-17 06:12:27 +01001327 init_msa_upper();
Paul Burton762a1f42014-07-11 16:44:35 +01001328
1329 goto out;
Paul Burtonc9017752014-07-30 08:53:20 +01001330 }
Paul Burton1db1af82014-01-27 15:23:11 +00001331
Paul Burtonc9017752014-07-30 08:53:20 +01001332 if (!prior_msa) {
1333 /*
1334 * Restore the least significant 64b of each vector register
1335 * from the existing scalar FP context.
1336 */
1337 _restore_fp(current);
Paul Burtonb8340672014-07-11 16:44:29 +01001338
Paul Burtonc9017752014-07-30 08:53:20 +01001339 /*
1340 * The task has not formerly used MSA, so clear the upper 64b
1341 * of each vector register such that it cannot see data left
1342 * behind by another task.
1343 */
Maciej W. Rozyckie49d3842016-05-17 06:12:27 +01001344 init_msa_upper();
Paul Burtonc9017752014-07-30 08:53:20 +01001345 } else {
1346 /* We need to restore the vector context. */
1347 restore_msa(current);
Paul Burtonb8340672014-07-11 16:44:29 +01001348
Paul Burtonc9017752014-07-30 08:53:20 +01001349 /* Restore the scalar FP control & status register */
1350 if (!was_fpu_owner)
James Hogand76e9b92015-01-30 15:40:20 +00001351 write_32bit_cp1_register(CP1_STATUS,
1352 current->thread.fpu.fcr31);
Paul Burtonc9017752014-07-30 08:53:20 +01001353 }
Paul Burton762a1f42014-07-11 16:44:35 +01001354
1355out:
1356 preempt_enable();
1357
Paul Burton1db1af82014-01-27 15:23:11 +00001358 return 0;
1359}
1360
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361asmlinkage void do_cpu(struct pt_regs *regs)
1362{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001363 enum ctx_state prev_state;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001364 unsigned int __user *epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001365 unsigned long old_epc, old31;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001366 void __user *fault_addr;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001367 unsigned int opcode;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001368 unsigned long fcr31;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001369 unsigned int cpid;
Paul Burton597ce172013-11-22 13:12:07 +00001370 int status, err;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001371 int sig;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001373 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374 cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;
1375
Jayachandran C83bee792013-06-10 06:30:01 +00001376 if (cpid != 2)
1377 die_if_kernel("do_cpu invoked from kernel context!", regs);
1378
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379 switch (cpid) {
1380 case 0:
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001381 epc = (unsigned int __user *)exception_epc(regs);
1382 old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001383 old31 = regs->regs[31];
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001384 opcode = 0;
1385 status = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001386
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001387 if (unlikely(compute_return_epc(regs) < 0))
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001388 break;
Ralf Baechle3c370262005-04-13 17:43:59 +00001389
Maciej W. Rozycki10f6d99f2016-01-30 09:08:16 +00001390 if (!get_isa16_mode(regs->cp0_epc)) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001391 if (unlikely(get_user(opcode, epc) < 0))
1392 status = SIGSEGV;
1393
1394 if (!cpu_has_llsc && status < 0)
1395 status = simulate_llsc(regs, opcode);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001396 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001397
1398 if (status < 0)
1399 status = SIGILL;
1400
1401 if (unlikely(status > 0)) {
1402 regs->cp0_epc = old_epc; /* Undo skip-over. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001403 regs->regs[31] = old31;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001404 force_sig(status, current);
1405 }
1406
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001407 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001408
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001409 case 3:
1410 /*
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01001411 * The COP3 opcode space and consequently the CP0.Status.CU3
1412 * bit and the CP0.Cause.CE=3 encoding have been removed as
1413 * of the MIPS III ISA. From the MIPS IV and MIPS32r2 ISAs
1414 * up the space has been reused for COP1X instructions, that
1415 * are enabled by the CP0.Status.CU1 bit and consequently
1416 * use the CP0.Cause.CE=1 encoding for Coprocessor Unusable
1417 * exceptions. Some FPU-less processors that implement one
1418 * of these ISAs however use this code erroneously for COP1X
1419 * instructions. Therefore we redirect this trap to the FP
1420 * emulator too.
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001421 */
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01001422 if (raw_cpu_has_fpu || !cpu_has_mips_4_5_64_r2_r6) {
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001423 force_sig(SIGILL, current);
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001424 break;
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001425 }
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001426 /* Fall through. */
1427
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428 case 1:
Paul Burton1db1af82014-01-27 15:23:11 +00001429 err = enable_restore_fp_context(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001430
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001431 if (raw_cpu_has_fpu && !err)
1432 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001434 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 0,
1435 &fault_addr);
Maciej W. Rozycki443c4402015-04-03 23:27:10 +01001436
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001437 /*
1438 * We can't allow the emulated instruction to leave
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +01001439 * any enabled Cause bits set in $fcr31.
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001440 */
Maciej W. Rozycki5a1aca42016-10-28 08:21:03 +01001441 fcr31 = mask_fcr31_x(current->thread.fpu.fcr31);
1442 current->thread.fpu.fcr31 &= ~fcr31;
Maciej W. Rozycki304acb72015-04-03 23:27:15 +01001443
1444 /* Send a signal if required. */
1445 if (!process_fpemu_return(sig, fault_addr, fcr31) && !err)
1446 mt_ase_fp_affinity();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001448 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449
1450 case 2:
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001451 raw_notifier_call_chain(&cu2_chain, CU2_EXCEPTION, regs);
Maciej W. Rozycki27e28e82015-04-03 23:25:08 +01001452 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453 }
1454
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001455 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456}
1457
James Hogan64bedff2014-12-02 13:44:13 +00001458asmlinkage void do_msa_fpe(struct pt_regs *regs, unsigned int msacsr)
Paul Burton2bcb3fb2014-01-27 15:23:12 +00001459{
1460 enum ctx_state prev_state;
1461
1462 prev_state = exception_enter();
Ralf Baechlee3b28832015-07-28 20:37:43 +02001463 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
James Hogan64bedff2014-12-02 13:44:13 +00001464 if (notify_die(DIE_MSAFP, "MSA FP exception", regs, 0,
Ralf Baechlee3b28832015-07-28 20:37:43 +02001465 current->thread.trap_nr, SIGFPE) == NOTIFY_STOP)
James Hogan64bedff2014-12-02 13:44:13 +00001466 goto out;
1467
1468 /* Clear MSACSR.Cause before enabling interrupts */
1469 write_msa_csr(msacsr & ~MSA_CSR_CAUSEF);
1470 local_irq_enable();
1471
Paul Burton2bcb3fb2014-01-27 15:23:12 +00001472 die_if_kernel("do_msa_fpe invoked from kernel context!", regs);
1473 force_sig(SIGFPE, current);
James Hogan64bedff2014-12-02 13:44:13 +00001474out:
Paul Burton2bcb3fb2014-01-27 15:23:12 +00001475 exception_exit(prev_state);
1476}
1477
Paul Burton1db1af82014-01-27 15:23:11 +00001478asmlinkage void do_msa(struct pt_regs *regs)
1479{
1480 enum ctx_state prev_state;
1481 int err;
1482
1483 prev_state = exception_enter();
1484
1485 if (!cpu_has_msa || test_thread_flag(TIF_32BIT_FPREGS)) {
1486 force_sig(SIGILL, current);
1487 goto out;
1488 }
1489
1490 die_if_kernel("do_msa invoked from kernel context!", regs);
1491
1492 err = enable_restore_fp_context(1);
1493 if (err)
1494 force_sig(SIGILL, current);
1495out:
1496 exception_exit(prev_state);
1497}
1498
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499asmlinkage void do_mdmx(struct pt_regs *regs)
1500{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001501 enum ctx_state prev_state;
1502
1503 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001504 force_sig(SIGILL, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001505 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506}
1507
David Daney8bc6d052009-01-05 15:29:58 -08001508/*
1509 * Called with interrupts disabled.
1510 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511asmlinkage void do_watch(struct pt_regs *regs)
1512{
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +00001513 siginfo_t info = { .si_signo = SIGTRAP, .si_code = TRAP_HWBKPT };
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001514 enum ctx_state prev_state;
David Daneyb67b2b72008-09-23 00:08:45 -07001515
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001516 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517 /*
David Daneyb67b2b72008-09-23 00:08:45 -07001518 * Clear WP (bit 22) bit of cause register so we don't loop
1519 * forever.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520 */
James Hogane233c732016-03-01 22:19:38 +00001521 clear_c0_cause(CAUSEF_WP);
David Daneyb67b2b72008-09-23 00:08:45 -07001522
1523 /*
1524 * If the current thread has the watch registers loaded, save
1525 * their values and send SIGTRAP. Otherwise another thread
1526 * left the registers set, clear them and continue.
1527 */
1528 if (test_tsk_thread_flag(current, TIF_LOAD_WATCH)) {
1529 mips_read_watch_registers();
David Daney8bc6d052009-01-05 15:29:58 -08001530 local_irq_enable();
Maciej W. Rozycki3b143cc2016-03-04 01:44:28 +00001531 force_sig_info(SIGTRAP, &info, current);
David Daney8bc6d052009-01-05 15:29:58 -08001532 } else {
David Daneyb67b2b72008-09-23 00:08:45 -07001533 mips_clear_watch_registers();
David Daney8bc6d052009-01-05 15:29:58 -08001534 local_irq_enable();
1535 }
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001536 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537}
1538
1539asmlinkage void do_mcheck(struct pt_regs *regs)
1540{
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001541 int multi_match = regs->cp0_status & ST0_TS;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001542 enum ctx_state prev_state;
James Hogan55c723e2015-07-27 13:50:21 +01001543 mm_segment_t old_fs = get_fs();
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001544
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001545 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546 show_regs(regs);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001547
1548 if (multi_match) {
James Hogan3c865dd2015-07-15 16:17:43 +01001549 dump_tlb_regs();
1550 pr_info("\n");
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001551 dump_tlb_all();
1552 }
1553
James Hogan55c723e2015-07-27 13:50:21 +01001554 if (!user_mode(regs))
1555 set_fs(KERNEL_DS);
1556
Atsushi Nemotoe1bb82892007-07-13 23:51:46 +09001557 show_code((unsigned int __user *) regs->cp0_epc);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001558
James Hogan55c723e2015-07-27 13:50:21 +01001559 set_fs(old_fs);
1560
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561 /*
1562 * Some chips may have other causes of machine check (e.g. SB1
1563 * graduation timer)
1564 */
1565 panic("Caught Machine Check exception - %scaused by multiple "
1566 "matching entries in the TLB.",
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001567 (multi_match) ? "" : "not ");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001568}
1569
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001570asmlinkage void do_mt(struct pt_regs *regs)
1571{
Ralf Baechle41c594a2006-04-05 09:45:45 +01001572 int subcode;
1573
Ralf Baechle41c594a2006-04-05 09:45:45 +01001574 subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
1575 >> VPECONTROL_EXCPT_SHIFT;
1576 switch (subcode) {
1577 case 0:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001578 printk(KERN_DEBUG "Thread Underflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001579 break;
1580 case 1:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001581 printk(KERN_DEBUG "Thread Overflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001582 break;
1583 case 2:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001584 printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001585 break;
1586 case 3:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001587 printk(KERN_DEBUG "Gating Storage Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001588 break;
1589 case 4:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001590 printk(KERN_DEBUG "YIELD Scheduler Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001591 break;
1592 case 5:
Masanari Iidaf232c7e2012-02-08 21:53:14 +09001593 printk(KERN_DEBUG "Gating Storage Scheduler Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001594 break;
1595 default:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001596 printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
Ralf Baechle41c594a2006-04-05 09:45:45 +01001597 subcode);
1598 break;
1599 }
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001600 die_if_kernel("MIPS MT Thread exception in kernel", regs);
1601
1602 force_sig(SIGILL, current);
1603}
1604
1605
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001606asmlinkage void do_dsp(struct pt_regs *regs)
1607{
1608 if (cpu_has_dsp)
Ralf Baechleab75dc02011-11-17 15:07:31 +00001609 panic("Unexpected DSP exception");
Ralf Baechlee50c0a82005-05-31 11:49:19 +00001610
1611 force_sig(SIGILL, current);
1612}
1613
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614asmlinkage void do_reserved(struct pt_regs *regs)
1615{
1616 /*
Ralf Baechle70342282013-01-22 12:59:30 +01001617 * Game over - no way to handle this if it ever occurs. Most probably
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618 * caused by a new unknown cpu type or after another deadly
1619 * hard/software error.
1620 */
1621 show_regs(regs);
1622 panic("Caught reserved exception %ld - should not happen.",
1623 (regs->cp0_cause & 0x7f) >> 2);
1624}
1625
Ralf Baechle39b8d522008-04-28 17:14:26 +01001626static int __initdata l1parity = 1;
1627static int __init nol1parity(char *s)
1628{
1629 l1parity = 0;
1630 return 1;
1631}
1632__setup("nol1par", nol1parity);
1633static int __initdata l2parity = 1;
1634static int __init nol2parity(char *s)
1635{
1636 l2parity = 0;
1637 return 1;
1638}
1639__setup("nol2par", nol2parity);
1640
Linus Torvalds1da177e2005-04-16 15:20:36 -07001641/*
1642 * Some MIPS CPUs can enable/disable for cache parity detection, but do
1643 * it different ways.
1644 */
1645static inline void parity_protection_init(void)
1646{
Ralf Baechle10cc3522007-10-11 23:46:15 +01001647 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648 case CPU_24K:
Nigel Stephens98a41de2006-04-27 15:50:32 +01001649 case CPU_34K:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001650 case CPU_74K:
1651 case CPU_1004K:
Steven J. Hill442e14a2014-01-17 15:03:50 -06001652 case CPU_1074K:
Leonid Yegoshin26ab96d2013-11-27 10:07:53 +00001653 case CPU_INTERAPTIV:
Leonid Yegoshin708ac4b2013-11-14 16:12:27 +00001654 case CPU_PROAPTIV:
James Hoganaced4cb2014-01-22 16:19:38 +00001655 case CPU_P5600:
Leonid Yegoshin46950892014-11-24 12:59:01 +00001656 case CPU_QEMU_GENERIC:
Markos Chandras4e88a862015-07-09 10:40:36 +01001657 case CPU_I6400:
Paul Burton1091bfa2016-02-03 03:26:38 +00001658 case CPU_P6600:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001659 {
1660#define ERRCTL_PE 0x80000000
1661#define ERRCTL_L2P 0x00800000
1662 unsigned long errctl;
1663 unsigned int l1parity_present, l2parity_present;
1664
1665 errctl = read_c0_ecc();
1666 errctl &= ~(ERRCTL_PE|ERRCTL_L2P);
1667
1668 /* probe L1 parity support */
1669 write_c0_ecc(errctl | ERRCTL_PE);
1670 back_to_back_c0_hazard();
1671 l1parity_present = (read_c0_ecc() & ERRCTL_PE);
1672
1673 /* probe L2 parity support */
1674 write_c0_ecc(errctl|ERRCTL_L2P);
1675 back_to_back_c0_hazard();
1676 l2parity_present = (read_c0_ecc() & ERRCTL_L2P);
1677
1678 if (l1parity_present && l2parity_present) {
1679 if (l1parity)
1680 errctl |= ERRCTL_PE;
1681 if (l1parity ^ l2parity)
1682 errctl |= ERRCTL_L2P;
1683 } else if (l1parity_present) {
1684 if (l1parity)
1685 errctl |= ERRCTL_PE;
1686 } else if (l2parity_present) {
1687 if (l2parity)
1688 errctl |= ERRCTL_L2P;
1689 } else {
1690 /* No parity available */
1691 }
1692
1693 printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);
1694
1695 write_c0_ecc(errctl);
1696 back_to_back_c0_hazard();
1697 errctl = read_c0_ecc();
1698 printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);
1699
1700 if (l1parity_present)
1701 printk(KERN_INFO "Cache parity protection %sabled\n",
1702 (errctl & ERRCTL_PE) ? "en" : "dis");
1703
1704 if (l2parity_present) {
1705 if (l1parity_present && l1parity)
1706 errctl ^= ERRCTL_L2P;
1707 printk(KERN_INFO "L2 cache parity protection %sabled\n",
1708 (errctl & ERRCTL_L2P) ? "en" : "dis");
1709 }
1710 }
1711 break;
1712
Linus Torvalds1da177e2005-04-16 15:20:36 -07001713 case CPU_5KC:
Leonid Yegoshin78d48032012-07-06 21:56:01 +02001714 case CPU_5KE:
Kelvin Cheung2fa36392012-06-20 20:05:32 +01001715 case CPU_LOONGSON1:
Ralf Baechle14f18b72005-03-01 18:15:08 +00001716 write_c0_ecc(0x80000000);
1717 back_to_back_c0_hazard();
1718 /* Set the PE bit (bit 31) in the c0_errctl register. */
1719 printk(KERN_INFO "Cache parity protection %sabled\n",
1720 (read_c0_ecc() & 0x80000000) ? "en" : "dis");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721 break;
1722 case CPU_20KC:
1723 case CPU_25KF:
1724 /* Clear the DE bit (bit 16) in the c0_status register. */
1725 printk(KERN_INFO "Enable cache parity protection for "
1726 "MIPS 20KC/25KF CPUs.\n");
1727 clear_c0_status(ST0_DE);
1728 break;
1729 default:
1730 break;
1731 }
1732}
1733
1734asmlinkage void cache_parity_error(void)
1735{
1736 const int field = 2 * sizeof(unsigned long);
1737 unsigned int reg_val;
1738
1739 /* For the moment, report the problem and hang. */
1740 printk("Cache error exception:\n");
1741 printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1742 reg_val = read_c0_cacheerr();
1743 printk("c0_cacheerr == %08x\n", reg_val);
1744
1745 printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1746 reg_val & (1<<30) ? "secondary" : "primary",
1747 reg_val & (1<<31) ? "data" : "insn");
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00001748 if ((cpu_has_mips_r2_r6) &&
Markos Chandras721a9202014-05-21 12:35:00 +01001749 ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS)) {
Leonid Yegoshin6de20452013-10-10 09:58:59 +01001750 pr_err("Error bits: %s%s%s%s%s%s%s%s\n",
1751 reg_val & (1<<29) ? "ED " : "",
1752 reg_val & (1<<28) ? "ET " : "",
1753 reg_val & (1<<27) ? "ES " : "",
1754 reg_val & (1<<26) ? "EE " : "",
1755 reg_val & (1<<25) ? "EB " : "",
1756 reg_val & (1<<24) ? "EI " : "",
1757 reg_val & (1<<23) ? "E1 " : "",
1758 reg_val & (1<<22) ? "E0 " : "");
1759 } else {
1760 pr_err("Error bits: %s%s%s%s%s%s%s\n",
1761 reg_val & (1<<29) ? "ED " : "",
1762 reg_val & (1<<28) ? "ET " : "",
1763 reg_val & (1<<26) ? "EE " : "",
1764 reg_val & (1<<25) ? "EB " : "",
1765 reg_val & (1<<24) ? "EI " : "",
1766 reg_val & (1<<23) ? "E1 " : "",
1767 reg_val & (1<<22) ? "E0 " : "");
1768 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769 printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));
1770
Ralf Baechleec917c2c2005-10-07 16:58:15 +01001771#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001772 if (reg_val & (1<<22))
1773 printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());
1774
1775 if (reg_val & (1<<23))
1776 printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
1777#endif
1778
1779 panic("Can't handle the cache error!");
1780}
1781
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +00001782asmlinkage void do_ftlb(void)
1783{
1784 const int field = 2 * sizeof(unsigned long);
1785 unsigned int reg_val;
1786
1787 /* For the moment, report the problem and hang. */
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00001788 if ((cpu_has_mips_r2_r6) &&
Huacai Chenb2edcfc2016-03-03 09:45:09 +08001789 (((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS) ||
1790 ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_LOONGSON))) {
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +00001791 pr_err("FTLB error exception, cp0_ecc=0x%08x:\n",
1792 read_c0_ecc());
1793 pr_err("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1794 reg_val = read_c0_cacheerr();
1795 pr_err("c0_cacheerr == %08x\n", reg_val);
1796
1797 if ((reg_val & 0xc0000000) == 0xc0000000) {
1798 pr_err("Decoded c0_cacheerr: FTLB parity error\n");
1799 } else {
1800 pr_err("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1801 reg_val & (1<<30) ? "secondary" : "primary",
1802 reg_val & (1<<31) ? "data" : "insn");
1803 }
1804 } else {
1805 pr_err("FTLB error exception\n");
1806 }
1807 /* Just print the cacheerr bits for now */
1808 cache_parity_error();
1809}
1810
Linus Torvalds1da177e2005-04-16 15:20:36 -07001811/*
1812 * SDBBP EJTAG debug exception handler.
1813 * We skip the instruction and return to the next instruction.
1814 */
1815void ejtag_exception_handler(struct pt_regs *regs)
1816{
1817 const int field = 2 * sizeof(unsigned long);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001818 unsigned long depc, old_epc, old_ra;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819 unsigned int debug;
1820
Chris Dearman70ae6122006-06-30 12:32:37 +01001821 printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001822 depc = read_c0_depc();
1823 debug = read_c0_debug();
Chris Dearman70ae6122006-06-30 12:32:37 +01001824 printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001825 if (debug & 0x80000000) {
1826 /*
1827 * In branch delay slot.
1828 * We cheat a little bit here and use EPC to calculate the
1829 * debug return address (DEPC). EPC is restored after the
1830 * calculation.
1831 */
1832 old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001833 old_ra = regs->regs[31];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001834 regs->cp0_epc = depc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001835 compute_return_epc(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001836 depc = regs->cp0_epc;
1837 regs->cp0_epc = old_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001838 regs->regs[31] = old_ra;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001839 } else
1840 depc += 4;
1841 write_c0_depc(depc);
1842
1843#if 0
Chris Dearman70ae6122006-06-30 12:32:37 +01001844 printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001845 write_c0_debug(debug | 0x100);
1846#endif
1847}
1848
1849/*
1850 * NMI exception handler.
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001851 * No lock; only written during early bootup by CPU 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001852 */
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001853static RAW_NOTIFIER_HEAD(nmi_chain);
1854
1855int register_nmi_notifier(struct notifier_block *nb)
1856{
1857 return raw_notifier_chain_register(&nmi_chain, nb);
1858}
1859
Joe Perchesff2d8b12012-01-12 17:17:21 -08001860void __noreturn nmi_exception_handler(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001861{
Leonid Yegoshin83e4da12013-10-08 12:39:31 +01001862 char str[100];
1863
Petri Gynther7963b3f2015-10-19 11:49:52 -07001864 nmi_enter();
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001865 raw_notifier_call_chain(&nmi_chain, 0, regs);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001866 bust_spinlocks(1);
Leonid Yegoshin83e4da12013-10-08 12:39:31 +01001867 snprintf(str, 100, "CPU%d NMI taken, CP0_EPC=%lx\n",
1868 smp_processor_id(), regs->cp0_epc);
1869 regs->cp0_epc = read_c0_errorepc();
1870 die(str, regs);
Petri Gynther7963b3f2015-10-19 11:49:52 -07001871 nmi_exit();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001872}
1873
Ralf Baechlee01402b2005-07-14 15:57:16 +00001874#define VECTORSPACING 0x100 /* for EI/VI mode */
1875
1876unsigned long ebase;
James Hogan878edf02016-06-09 14:19:14 +01001877EXPORT_SYMBOL_GPL(ebase);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001878unsigned long exception_handlers[32];
Ralf Baechlee01402b2005-07-14 15:57:16 +00001879unsigned long vi_handlers[64];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001880
Florian Fainelli2d1b6e92010-01-28 15:21:42 +01001881void __init *set_except_vector(int n, void *addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001882{
1883 unsigned long handler = (unsigned long) addr;
Ralf Baechleb22d1b62013-05-09 17:57:30 +02001884 unsigned long old_handler;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001885
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001886#ifdef CONFIG_CPU_MICROMIPS
1887 /*
1888 * Only the TLB handlers are cache aligned with an even
1889 * address. All other handlers are on an odd address and
1890 * require no modification. Otherwise, MIPS32 mode will
1891 * be entered when handling any TLB exceptions. That
1892 * would be bad...since we must stay in microMIPS mode.
1893 */
1894 if (!(handler & 0x1))
1895 handler |= 1;
1896#endif
Ralf Baechleb22d1b62013-05-09 17:57:30 +02001897 old_handler = xchg(&exception_handlers[n], handler);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001898
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899 if (n == 0 && cpu_has_divec) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001900#ifdef CONFIG_CPU_MICROMIPS
1901 unsigned long jump_mask = ~((1 << 27) - 1);
1902#else
Florian Fainelli92bbe1b2010-01-28 15:22:37 +01001903 unsigned long jump_mask = ~((1 << 28) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001904#endif
Florian Fainelli92bbe1b2010-01-28 15:22:37 +01001905 u32 *buf = (u32 *)(ebase + 0x200);
1906 unsigned int k0 = 26;
1907 if ((handler & jump_mask) == ((ebase + 0x200) & jump_mask)) {
1908 uasm_i_j(&buf, handler & ~jump_mask);
1909 uasm_i_nop(&buf);
1910 } else {
1911 UASM_i_LA(&buf, k0, handler);
1912 uasm_i_jr(&buf, k0);
1913 uasm_i_nop(&buf);
1914 }
1915 local_flush_icache_range(ebase + 0x200, (unsigned long)buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001916 }
1917 return (void *)old_handler;
1918}
1919
Ralf Baechle86a17082013-02-08 01:21:34 +01001920static void do_default_vi(void)
Atsushi Nemoto6ba07e52007-05-21 23:45:38 +09001921{
1922 show_regs(get_irq_regs());
1923 panic("Caught unexpected vectored interrupt.");
1924}
1925
Ralf Baechleef300e42007-05-06 18:31:18 +01001926static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001927{
1928 unsigned long handler;
1929 unsigned long old_handler = vi_handlers[n];
Ralf Baechlef6771db2007-11-08 18:02:29 +00001930 int srssets = current_cpu_data.srsets;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001931 u16 *h;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001932 unsigned char *b;
1933
Ralf Baechleb72b7092009-03-30 14:49:44 +02001934 BUG_ON(!cpu_has_veic && !cpu_has_vint);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001935
1936 if (addr == NULL) {
1937 handler = (unsigned long) do_default_vi;
1938 srs = 0;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001939 } else
Ralf Baechlee01402b2005-07-14 15:57:16 +00001940 handler = (unsigned long) addr;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001941 vi_handlers[n] = handler;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001942
1943 b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);
1944
Ralf Baechlef6771db2007-11-08 18:02:29 +00001945 if (srs >= srssets)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001946 panic("Shadow register set %d not supported", srs);
1947
1948 if (cpu_has_veic) {
1949 if (board_bind_eic_interrupt)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001950 board_bind_eic_interrupt(n, srs);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001951 } else if (cpu_has_vint) {
Ralf Baechlee01402b2005-07-14 15:57:16 +00001952 /* SRSMap is only defined if shadow sets are implemented */
Ralf Baechlef6771db2007-11-08 18:02:29 +00001953 if (srssets > 1)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001954 change_c0_srsmap(0xf << n*4, srs << n*4);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001955 }
1956
1957 if (srs == 0) {
1958 /*
1959 * If no shadow set is selected then use the default handler
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001960 * that does normal register saving and standard interrupt exit
Ralf Baechlee01402b2005-07-14 15:57:16 +00001961 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001962 extern char except_vec_vi, except_vec_vi_lui;
1963 extern char except_vec_vi_ori, except_vec_vi_end;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001964 extern char rollback_except_vec_vi;
Ralf Baechlef94d9a82013-05-21 17:30:36 +02001965 char *vec_start = using_rollback_handler() ?
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001966 &rollback_except_vec_vi : &except_vec_vi;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001967#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
1968 const int lui_offset = &except_vec_vi_lui - vec_start + 2;
1969 const int ori_offset = &except_vec_vi_ori - vec_start + 2;
1970#else
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001971 const int lui_offset = &except_vec_vi_lui - vec_start;
1972 const int ori_offset = &except_vec_vi_ori - vec_start;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001973#endif
1974 const int handler_len = &except_vec_vi_end - vec_start;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001975
1976 if (handler_len > VECTORSPACING) {
1977 /*
1978 * Sigh... panicing won't help as the console
1979 * is probably not configured :(
1980 */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001981 panic("VECTORSPACING too small");
Ralf Baechlee01402b2005-07-14 15:57:16 +00001982 }
1983
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001984 set_handler(((unsigned long)b - ebase), vec_start,
1985#ifdef CONFIG_CPU_MICROMIPS
1986 (handler_len - 1));
1987#else
1988 handler_len);
1989#endif
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001990 h = (u16 *)(b + lui_offset);
1991 *h = (handler >> 16) & 0xffff;
1992 h = (u16 *)(b + ori_offset);
1993 *h = (handler & 0xffff);
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001994 local_flush_icache_range((unsigned long)b,
1995 (unsigned long)(b+handler_len));
Ralf Baechlee01402b2005-07-14 15:57:16 +00001996 }
1997 else {
1998 /*
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001999 * In other cases jump directly to the interrupt handler. It
2000 * is the handler's responsibility to save registers if required
2001 * (eg hi/lo) and return from the exception using "eret".
Ralf Baechlee01402b2005-07-14 15:57:16 +00002002 */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002003 u32 insn;
2004
2005 h = (u16 *)b;
2006 /* j handler */
2007#ifdef CONFIG_CPU_MICROMIPS
2008 insn = 0xd4000000 | (((u32)handler & 0x07ffffff) >> 1);
2009#else
2010 insn = 0x08000000 | (((u32)handler & 0x0fffffff) >> 2);
2011#endif
2012 h[0] = (insn >> 16) & 0xffff;
2013 h[1] = insn & 0xffff;
2014 h[2] = 0;
2015 h[3] = 0;
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002016 local_flush_icache_range((unsigned long)b,
2017 (unsigned long)(b+8));
Ralf Baechlee01402b2005-07-14 15:57:16 +00002018 }
2019
2020 return (void *)old_handler;
2021}
2022
Ralf Baechleef300e42007-05-06 18:31:18 +01002023void *set_vi_handler(int n, vi_handler_t addr)
Ralf Baechlee01402b2005-07-14 15:57:16 +00002024{
Ralf Baechleff3eab22006-03-29 14:12:58 +01002025 return set_vi_srs_handler(n, addr, 0);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002026}
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01002027
Linus Torvalds1da177e2005-04-16 15:20:36 -07002028extern void tlb_init(void);
2029
Ralf Baechle42f77542007-10-18 17:48:11 +01002030/*
2031 * Timer interrupt
2032 */
2033int cp0_compare_irq;
Ralf Baechle68b63522012-07-19 09:13:52 +02002034EXPORT_SYMBOL_GPL(cp0_compare_irq);
David VomLehn010c1082009-12-21 17:49:22 -08002035int cp0_compare_irq_shift;
Ralf Baechle42f77542007-10-18 17:48:11 +01002036
2037/*
2038 * Performance counter IRQ or -1 if shared with timer
2039 */
2040int cp0_perfcount_irq;
2041EXPORT_SYMBOL_GPL(cp0_perfcount_irq);
2042
James Hogan8f7ff022015-01-29 11:14:07 +00002043/*
2044 * Fast debug channel IRQ or -1 if not present
2045 */
2046int cp0_fdc_irq;
2047EXPORT_SYMBOL_GPL(cp0_fdc_irq);
2048
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002049static int noulri;
Chris Dearmanbdc94eb2007-10-03 10:43:56 +01002050
2051static int __init ulri_disable(char *s)
2052{
2053 pr_info("Disabling ulri\n");
2054 noulri = 1;
2055
2056 return 1;
2057}
2058__setup("noulri", ulri_disable);
2059
James Hoganae4ce452014-03-04 10:20:43 +00002060/* configure STATUS register */
2061static void configure_status(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002062{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002063 /*
2064 * Disable coprocessors and select 32-bit or 64-bit addressing
2065 * and the 16/32 or 32/32 FPR register model. Reset the BEV
2066 * flag that some firmware may have left set and the TS bit (for
2067 * IP27). Set XX for ISA IV code to work.
2068 */
James Hoganae4ce452014-03-04 10:20:43 +00002069 unsigned int status_set = ST0_CU0;
Ralf Baechle875d43e2005-09-03 15:56:16 -07002070#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07002071 status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
2072#endif
Deng-Cheng Zhuadb37892013-04-01 18:14:28 +00002073 if (current_cpu_data.isa_level & MIPS_CPU_ISA_IV)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002074 status_set |= ST0_XX;
Chris Dearmanbbaf2382007-12-13 22:42:19 +00002075 if (cpu_has_dsp)
2076 status_set |= ST0_MX;
2077
Ralf Baechleb38c7392006-02-07 01:20:43 +00002078 change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002079 status_set);
James Hoganae4ce452014-03-04 10:20:43 +00002080}
2081
James Hoganb937ff62016-06-15 19:29:53 +01002082unsigned int hwrena;
2083EXPORT_SYMBOL_GPL(hwrena);
2084
James Hoganae4ce452014-03-04 10:20:43 +00002085/* configure HWRENA register */
2086static void configure_hwrena(void)
2087{
James Hoganb937ff62016-06-15 19:29:53 +01002088 hwrena = cpu_hwrena_impl_bits;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002089
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00002090 if (cpu_has_mips_r2_r6)
James Hoganaff565a2016-06-15 19:29:52 +01002091 hwrena |= MIPS_HWRENA_CPUNUM |
2092 MIPS_HWRENA_SYNCISTEP |
2093 MIPS_HWRENA_CC |
2094 MIPS_HWRENA_CCRES;
Ralf Baechlea3692022007-07-10 17:33:02 +01002095
Kevin Cernekee18d693b2010-10-16 14:22:38 -07002096 if (!noulri && cpu_has_userlocal)
James Hoganaff565a2016-06-15 19:29:52 +01002097 hwrena |= MIPS_HWRENA_ULR;
Ralf Baechlea3692022007-07-10 17:33:02 +01002098
Kevin Cernekee18d693b2010-10-16 14:22:38 -07002099 if (hwrena)
2100 write_c0_hwrena(hwrena);
James Hoganae4ce452014-03-04 10:20:43 +00002101}
Ralf Baechlee01402b2005-07-14 15:57:16 +00002102
James Hoganae4ce452014-03-04 10:20:43 +00002103static void configure_exception_vector(void)
2104{
Ralf Baechlee01402b2005-07-14 15:57:16 +00002105 if (cpu_has_veic || cpu_has_vint) {
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002106 unsigned long sr = set_c0_status(ST0_BEV);
Matt Redfearn4b22c692016-09-01 17:30:09 +01002107 /* If available, use WG to set top bits of EBASE */
2108 if (cpu_has_ebase_wg) {
2109#ifdef CONFIG_64BIT
2110 write_c0_ebase_64(ebase | MIPS_EBASE_WG);
2111#else
2112 write_c0_ebase(ebase | MIPS_EBASE_WG);
2113#endif
2114 }
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002115 write_c0_ebase(ebase);
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002116 write_c0_status(sr);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002117 /* Setting vector spacing enables EI/VI mode */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002118 change_c0_intctl(0x3e0, VECTORSPACING);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002119 }
Ralf Baechled03d0a52005-08-17 13:44:26 +00002120 if (cpu_has_divec) {
2121 if (cpu_has_mipsmt) {
2122 unsigned int vpflags = dvpe();
2123 set_c0_cause(CAUSEF_IV);
2124 evpe(vpflags);
2125 } else
2126 set_c0_cause(CAUSEF_IV);
2127 }
James Hoganae4ce452014-03-04 10:20:43 +00002128}
2129
2130void per_cpu_trap_init(bool is_boot_cpu)
2131{
2132 unsigned int cpu = smp_processor_id();
James Hoganae4ce452014-03-04 10:20:43 +00002133
2134 configure_status();
2135 configure_hwrena();
2136
James Hoganae4ce452014-03-04 10:20:43 +00002137 configure_exception_vector();
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002138
2139 /*
2140 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
2141 *
2142 * o read IntCtl.IPTI to determine the timer interrupt
2143 * o read IntCtl.IPPCI to determine the performance counter interrupt
James Hogan8f7ff022015-01-29 11:14:07 +00002144 * o read IntCtl.IPFDC to determine the fast debug channel interrupt
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002145 */
Leonid Yegoshin9c7d5762014-11-14 11:25:30 +00002146 if (cpu_has_mips_r2_r6) {
Markos Chandras04d83f92016-02-03 03:15:22 +00002147 /*
2148 * We shouldn't trust a secondary core has a sane EBASE register
2149 * so use the one calculated by the boot CPU.
2150 */
Matt Redfearn4b22c692016-09-01 17:30:09 +01002151 if (!is_boot_cpu) {
2152 /* If available, use WG to set top bits of EBASE */
2153 if (cpu_has_ebase_wg) {
2154#ifdef CONFIG_64BIT
2155 write_c0_ebase_64(ebase | MIPS_EBASE_WG);
2156#else
2157 write_c0_ebase(ebase | MIPS_EBASE_WG);
2158#endif
2159 }
Markos Chandras04d83f92016-02-03 03:15:22 +00002160 write_c0_ebase(ebase);
Matt Redfearn4b22c692016-09-01 17:30:09 +01002161 }
Markos Chandras04d83f92016-02-03 03:15:22 +00002162
David VomLehn010c1082009-12-21 17:49:22 -08002163 cp0_compare_irq_shift = CAUSEB_TI - CAUSEB_IP;
2164 cp0_compare_irq = (read_c0_intctl() >> INTCTLB_IPTI) & 7;
2165 cp0_perfcount_irq = (read_c0_intctl() >> INTCTLB_IPPCI) & 7;
James Hogan8f7ff022015-01-29 11:14:07 +00002166 cp0_fdc_irq = (read_c0_intctl() >> INTCTLB_IPFDC) & 7;
2167 if (!cp0_fdc_irq)
2168 cp0_fdc_irq = -1;
2169
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002170 } else {
2171 cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
Ralf Baechlec6a4ebb2012-07-06 23:56:00 +02002172 cp0_compare_irq_shift = CP0_LEGACY_PERFCNT_IRQ;
Chris Dearmanc3e838a2007-06-21 12:59:57 +01002173 cp0_perfcount_irq = -1;
James Hogan8f7ff022015-01-29 11:14:07 +00002174 cp0_fdc_irq = -1;
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01002175 }
2176
David Daney48c4ac92013-05-13 13:56:44 -07002177 if (!cpu_data[cpu].asid_cache)
Paul Burton4edf00a2016-05-06 14:36:23 +01002178 cpu_data[cpu].asid_cache = asid_first_version(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002179
2180 atomic_inc(&init_mm.mm_count);
2181 current->active_mm = &init_mm;
2182 BUG_ON(current->mm);
2183 enter_lazy_tlb(&init_mm, current);
2184
Markos Chandras761b4492015-06-24 09:29:20 +01002185 /* Boot CPU's cache setup in setup_arch(). */
2186 if (!is_boot_cpu)
2187 cpu_cache_init();
2188 tlb_init();
David Daney3d8bfdd2010-12-21 14:19:11 -08002189 TLBMISS_HANDLER_SETUP();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002190}
2191
Ralf Baechlee01402b2005-07-14 15:57:16 +00002192/* Install CPU exception handler */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002193void set_handler(unsigned long offset, void *addr, unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00002194{
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002195#ifdef CONFIG_CPU_MICROMIPS
2196 memcpy((void *)(ebase + offset), ((unsigned char *)addr - 1), size);
2197#else
Ralf Baechlee01402b2005-07-14 15:57:16 +00002198 memcpy((void *)(ebase + offset), addr, size);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002199#endif
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002200 local_flush_icache_range(ebase + offset, ebase + offset + size);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002201}
2202
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002203static char panic_null_cerr[] =
Ralf Baechle641e97f2007-10-11 23:46:05 +01002204 "Trying to set NULL cache error exception handler";
2205
Ralf Baechle42fe7ee2009-01-28 18:48:23 +00002206/*
2207 * Install uncached CPU exception handler.
2208 * This is suitable only for the cache error exception which is the only
2209 * exception handler that is being run uncached.
2210 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002211void set_uncached_handler(unsigned long offset, void *addr,
Ralf Baechle234fcd12008-03-08 09:56:28 +00002212 unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00002213{
Sebastian Andrzej Siewior4f81b012010-04-27 22:53:30 +02002214 unsigned long uncached_ebase = CKSEG1ADDR(ebase);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002215
Ralf Baechle641e97f2007-10-11 23:46:05 +01002216 if (!addr)
2217 panic(panic_null_cerr);
2218
Ralf Baechlee01402b2005-07-14 15:57:16 +00002219 memcpy((void *)(uncached_ebase + offset), addr, size);
2220}
2221
Atsushi Nemoto5b104962006-09-11 17:50:29 +09002222static int __initdata rdhwr_noopt;
2223static int __init set_rdhwr_noopt(char *str)
2224{
2225 rdhwr_noopt = 1;
2226 return 1;
2227}
2228
2229__setup("rdhwr_noopt", set_rdhwr_noopt);
2230
Linus Torvalds1da177e2005-04-16 15:20:36 -07002231void __init trap_init(void)
2232{
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002233 extern char except_vec3_generic;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002234 extern char except_vec4;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002235 extern char except_vec3_r4000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002236 unsigned long i;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09002237
2238 check_wait();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002239
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002240 if (cpu_has_veic || cpu_has_vint) {
2241 unsigned long size = 0x200 + VECTORSPACING*64;
James Hoganc195e072016-09-01 17:30:08 +01002242 phys_addr_t ebase_pa;
2243
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002244 ebase = (unsigned long)
2245 __alloc_bootmem(size, 1 << fls(size), 0);
James Hoganc195e072016-09-01 17:30:08 +01002246
2247 /*
2248 * Try to ensure ebase resides in KSeg0 if possible.
2249 *
2250 * It shouldn't generally be in XKPhys on MIPS64 to avoid
2251 * hitting a poorly defined exception base for Cache Errors.
2252 * The allocation is likely to be in the low 512MB of physical,
2253 * in which case we should be able to convert to KSeg0.
2254 *
2255 * EVA is special though as it allows segments to be rearranged
2256 * and to become uncached during cache error handling.
2257 */
2258 ebase_pa = __pa(ebase);
2259 if (!IS_ENABLED(CONFIG_EVA) && !WARN_ON(ebase_pa >= 0x20000000))
2260 ebase = CKSEG0ADDR(ebase_pa);
Chris Dearman9fb4c2b92009-03-20 15:33:55 -07002261 } else {
Paul Burtona13c9962015-09-22 10:15:22 -07002262 ebase = CAC_BASE;
2263
James Hogan18022892016-09-01 17:30:07 +01002264 if (cpu_has_mips_r2_r6) {
2265 if (cpu_has_ebase_wg) {
2266#ifdef CONFIG_64BIT
2267 ebase = (read_c0_ebase_64() & ~0xfff);
2268#else
2269 ebase = (read_c0_ebase() & ~0xfff);
2270#endif
2271 } else {
2272 ebase += (read_c0_ebase() & 0x3ffff000);
2273 }
2274 }
David Daney566f74f2008-10-23 17:56:35 -07002275 }
Ralf Baechlee01402b2005-07-14 15:57:16 +00002276
Steven J. Hillc6213c62013-06-05 21:25:17 +00002277 if (cpu_has_mmips) {
2278 unsigned int config3 = read_c0_config3();
2279
2280 if (IS_ENABLED(CONFIG_CPU_MICROMIPS))
2281 write_c0_config3(config3 | MIPS_CONF3_ISA_OE);
2282 else
2283 write_c0_config3(config3 & ~MIPS_CONF3_ISA_OE);
2284 }
2285
Kevin Cernekee6fb97ef2011-11-16 01:25:45 +00002286 if (board_ebase_setup)
2287 board_ebase_setup();
David Daney6650df32012-05-15 00:04:50 -07002288 per_cpu_trap_init(true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002289
2290 /*
2291 * Copy the generic exception handlers to their final destination.
Adam Buchbinder92a76f62016-02-25 00:44:58 -08002292 * This will be overridden later as suitable for a particular
Linus Torvalds1da177e2005-04-16 15:20:36 -07002293 * configuration.
2294 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002295 set_handler(0x180, &except_vec3_generic, 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002296
2297 /*
2298 * Setup default vectors
2299 */
2300 for (i = 0; i <= 31; i++)
2301 set_except_vector(i, handle_reserved);
2302
2303 /*
2304 * Copy the EJTAG debug exception vector handler code to it's final
2305 * destination.
2306 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002307 if (cpu_has_ejtag && board_ejtag_handler_setup)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01002308 board_ejtag_handler_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002309
2310 /*
2311 * Only some CPUs have the watch exceptions.
2312 */
2313 if (cpu_has_watch)
James Hogan1b505de2015-12-16 23:49:35 +00002314 set_except_vector(EXCCODE_WATCH, handle_watch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002315
2316 /*
Ralf Baechlee01402b2005-07-14 15:57:16 +00002317 * Initialise interrupt handlers
Linus Torvalds1da177e2005-04-16 15:20:36 -07002318 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00002319 if (cpu_has_veic || cpu_has_vint) {
2320 int nvec = cpu_has_veic ? 64 : 8;
2321 for (i = 0; i < nvec; i++)
Ralf Baechleff3eab22006-03-29 14:12:58 +01002322 set_vi_handler(i, NULL);
Ralf Baechlee01402b2005-07-14 15:57:16 +00002323 }
2324 else if (cpu_has_divec)
2325 set_handler(0x200, &except_vec4, 0x8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002326
2327 /*
2328 * Some CPUs can enable/disable for cache parity detection, but does
2329 * it different ways.
2330 */
2331 parity_protection_init();
2332
2333 /*
2334 * The Data Bus Errors / Instruction Bus Errors are signaled
2335 * by external hardware. Therefore these two exceptions
2336 * may have board specific handlers.
2337 */
2338 if (board_be_init)
2339 board_be_init();
2340
James Hogan1b505de2015-12-16 23:49:35 +00002341 set_except_vector(EXCCODE_INT, using_rollback_handler() ?
2342 rollback_handle_int : handle_int);
2343 set_except_vector(EXCCODE_MOD, handle_tlbm);
2344 set_except_vector(EXCCODE_TLBL, handle_tlbl);
2345 set_except_vector(EXCCODE_TLBS, handle_tlbs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002346
James Hogan1b505de2015-12-16 23:49:35 +00002347 set_except_vector(EXCCODE_ADEL, handle_adel);
2348 set_except_vector(EXCCODE_ADES, handle_ades);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002349
James Hogan1b505de2015-12-16 23:49:35 +00002350 set_except_vector(EXCCODE_IBE, handle_ibe);
2351 set_except_vector(EXCCODE_DBE, handle_dbe);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002352
James Hogan1b505de2015-12-16 23:49:35 +00002353 set_except_vector(EXCCODE_SYS, handle_sys);
2354 set_except_vector(EXCCODE_BP, handle_bp);
2355 set_except_vector(EXCCODE_RI, rdhwr_noopt ? handle_ri :
Atsushi Nemoto5b104962006-09-11 17:50:29 +09002356 (cpu_has_vtag_icache ?
2357 handle_ri_rdhwr_vivt : handle_ri_rdhwr));
James Hogan1b505de2015-12-16 23:49:35 +00002358 set_except_vector(EXCCODE_CPU, handle_cpu);
2359 set_except_vector(EXCCODE_OV, handle_ov);
2360 set_except_vector(EXCCODE_TR, handle_tr);
2361 set_except_vector(EXCCODE_MSAFPE, handle_msa_fpe);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002362
Ralf Baechle10cc3522007-10-11 23:46:15 +01002363 if (current_cpu_type() == CPU_R6000 ||
2364 current_cpu_type() == CPU_R6000A) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002365 /*
2366 * The R6000 is the only R-series CPU that features a machine
2367 * check exception (similar to the R4000 cache error) and
2368 * unaligned ldc1/sdc1 exception. The handlers have not been
Ralf Baechle70342282013-01-22 12:59:30 +01002369 * written yet. Well, anyway there is no R6000 machine on the
Linus Torvalds1da177e2005-04-16 15:20:36 -07002370 * current list of targets for Linux/MIPS.
2371 * (Duh, crap, there is someone with a triple R6k machine)
2372 */
2373 //set_except_vector(14, handle_mc);
2374 //set_except_vector(15, handle_ndc);
2375 }
2376
Ralf Baechlee01402b2005-07-14 15:57:16 +00002377
2378 if (board_nmi_handler_setup)
2379 board_nmi_handler_setup();
2380
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002381 if (cpu_has_fpu && !cpu_has_nofpuex)
James Hogan1b505de2015-12-16 23:49:35 +00002382 set_except_vector(EXCCODE_FPE, handle_fpe);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002383
James Hogan1b505de2015-12-16 23:49:35 +00002384 set_except_vector(MIPS_EXCCODE_TLBPAR, handle_ftlb);
Leonid Yegoshin5890f702014-07-15 14:09:56 +01002385
2386 if (cpu_has_rixiex) {
James Hogan1b505de2015-12-16 23:49:35 +00002387 set_except_vector(EXCCODE_TLBRI, tlb_do_page_fault_0);
2388 set_except_vector(EXCCODE_TLBXI, tlb_do_page_fault_0);
Leonid Yegoshin5890f702014-07-15 14:09:56 +01002389 }
2390
James Hogan1b505de2015-12-16 23:49:35 +00002391 set_except_vector(EXCCODE_MSADIS, handle_msa);
2392 set_except_vector(EXCCODE_MDMX, handle_mdmx);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002393
2394 if (cpu_has_mcheck)
James Hogan1b505de2015-12-16 23:49:35 +00002395 set_except_vector(EXCCODE_MCHECK, handle_mcheck);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002396
Ralf Baechle340ee4b2005-08-17 17:44:08 +00002397 if (cpu_has_mipsmt)
James Hogan1b505de2015-12-16 23:49:35 +00002398 set_except_vector(EXCCODE_THREAD, handle_mt);
Ralf Baechle340ee4b2005-08-17 17:44:08 +00002399
James Hogan1b505de2015-12-16 23:49:35 +00002400 set_except_vector(EXCCODE_DSPDIS, handle_dsp);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002401
David Daneyfcbf1df2012-05-15 00:04:46 -07002402 if (board_cache_error_setup)
2403 board_cache_error_setup();
2404
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002405 if (cpu_has_vce)
2406 /* Special exception: R4[04]00 uses also the divec space. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002407 set_handler(0x180, &except_vec3_r4000, 0x100);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002408 else if (cpu_has_4kex)
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002409 set_handler(0x180, &except_vec3_generic, 0x80);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002410 else
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002411 set_handler(0x080, &except_vec3_generic, 0x80);
Ralf Baechlee50c0a82005-05-31 11:49:19 +00002412
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002413 local_flush_icache_range(ebase, ebase + 0x400);
Thomas Bogendoerfer05106172008-08-04 19:44:34 +02002414
2415 sort_extable(__start___dbe_table, __stop___dbe_table);
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00002416
Ralf Baechle4483b152010-08-05 13:25:59 +01002417 cu2_notifier(default_cu2_call, 0x80000000); /* Run last */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002418}
James Hoganae4ce452014-03-04 10:20:43 +00002419
2420static int trap_pm_notifier(struct notifier_block *self, unsigned long cmd,
2421 void *v)
2422{
2423 switch (cmd) {
2424 case CPU_PM_ENTER_FAILED:
2425 case CPU_PM_EXIT:
2426 configure_status();
2427 configure_hwrena();
2428 configure_exception_vector();
2429
2430 /* Restore register with CPU number for TLB handlers */
2431 TLBMISS_HANDLER_RESTORE();
2432
2433 break;
2434 }
2435
2436 return NOTIFY_OK;
2437}
2438
2439static struct notifier_block trap_pm_notifier_block = {
2440 .notifier_call = trap_pm_notifier,
2441};
2442
2443static int __init trap_pm_init(void)
2444{
2445 return cpu_pm_register_notifier(&trap_pm_notifier_block);
2446}
2447arch_initcall(trap_pm_init);