blob: 62d05b01711f121fccfec68e59f7b2e3415bc49e [file] [log] [blame]
Mark Brown5a3af122014-02-06 12:03:27 +00001/*
2 * Driver for the PCM512x CODECs
3 *
Mark Brownda924c32017-09-07 14:22:48 +01004 * Author: Mark Brown <broonie@kernel.org>
Mark Brown5a3af122014-02-06 12:03:27 +00005 * Copyright 2014 Linaro Ltd
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License
9 * version 2 as published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but
12 * WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * General Public License for more details.
15 */
16
17
18#include <linux/init.h>
19#include <linux/module.h>
20#include <linux/clk.h>
Javi Merinod48502e2015-04-16 12:43:57 -070021#include <linux/kernel.h>
Mark Brown5a3af122014-02-06 12:03:27 +000022#include <linux/pm_runtime.h>
23#include <linux/regmap.h>
24#include <linux/regulator/consumer.h>
Peter Rosinf086ba92015-01-28 15:16:10 +010025#include <linux/gcd.h>
Mark Brown5a3af122014-02-06 12:03:27 +000026#include <sound/soc.h>
27#include <sound/soc-dapm.h>
Peter Rosin81249302015-01-28 15:16:09 +010028#include <sound/pcm_params.h>
Mark Brown5a3af122014-02-06 12:03:27 +000029#include <sound/tlv.h>
30
31#include "pcm512x.h"
32
33#define PCM512x_NUM_SUPPLIES 3
Mark Brown06d0ffc2014-02-06 14:33:52 +000034static const char * const pcm512x_supply_names[PCM512x_NUM_SUPPLIES] = {
Mark Brown5a3af122014-02-06 12:03:27 +000035 "AVDD",
36 "DVDD",
37 "CPVDD",
38};
39
40struct pcm512x_priv {
41 struct regmap *regmap;
42 struct clk *sclk;
43 struct regulator_bulk_data supplies[PCM512x_NUM_SUPPLIES];
44 struct notifier_block supply_nb[PCM512x_NUM_SUPPLIES];
Peter Rosin81249302015-01-28 15:16:09 +010045 int fmt;
Peter Rosinf086ba92015-01-28 15:16:10 +010046 int pll_in;
47 int pll_out;
48 int pll_r;
49 int pll_j;
50 int pll_d;
51 int pll_p;
52 unsigned long real_pll;
Peter Rosinf29933c2015-02-23 21:03:33 +010053 unsigned long overclock_pll;
54 unsigned long overclock_dac;
55 unsigned long overclock_dsp;
Dimitris Papavasiliou3500f1c2018-11-24 22:05:42 +020056 int mute;
57 struct mutex mutex;
Dimitris Papavasiliouccc8d6c2019-01-26 15:17:01 +020058 unsigned int bclk_ratio;
Mark Brown5a3af122014-02-06 12:03:27 +000059};
60
61/*
62 * We can't use the same notifier block for more than one supply and
63 * there's no way I can see to get from a callback to the caller
64 * except container_of().
65 */
66#define PCM512x_REGULATOR_EVENT(n) \
67static int pcm512x_regulator_event_##n(struct notifier_block *nb, \
68 unsigned long event, void *data) \
69{ \
70 struct pcm512x_priv *pcm512x = container_of(nb, struct pcm512x_priv, \
71 supply_nb[n]); \
72 if (event & REGULATOR_EVENT_DISABLE) { \
73 regcache_mark_dirty(pcm512x->regmap); \
74 regcache_cache_only(pcm512x->regmap, true); \
75 } \
76 return 0; \
77}
78
79PCM512x_REGULATOR_EVENT(0)
80PCM512x_REGULATOR_EVENT(1)
81PCM512x_REGULATOR_EVENT(2)
82
83static const struct reg_default pcm512x_reg_defaults[] = {
Mark Brown806d6462014-02-07 19:08:11 +000084 { PCM512x_RESET, 0x00 },
85 { PCM512x_POWER, 0x00 },
86 { PCM512x_MUTE, 0x00 },
87 { PCM512x_DSP, 0x00 },
88 { PCM512x_PLL_REF, 0x00 },
Peter Rosin81249302015-01-28 15:16:09 +010089 { PCM512x_DAC_REF, 0x00 },
Mark Brown806d6462014-02-07 19:08:11 +000090 { PCM512x_DAC_ROUTING, 0x11 },
91 { PCM512x_DSP_PROGRAM, 0x01 },
92 { PCM512x_CLKDET, 0x00 },
93 { PCM512x_AUTO_MUTE, 0x00 },
94 { PCM512x_ERROR_DETECT, 0x00 },
95 { PCM512x_DIGITAL_VOLUME_1, 0x00 },
96 { PCM512x_DIGITAL_VOLUME_2, 0x30 },
97 { PCM512x_DIGITAL_VOLUME_3, 0x30 },
98 { PCM512x_DIGITAL_MUTE_1, 0x22 },
99 { PCM512x_DIGITAL_MUTE_2, 0x00 },
100 { PCM512x_DIGITAL_MUTE_3, 0x07 },
101 { PCM512x_OUTPUT_AMPLITUDE, 0x00 },
102 { PCM512x_ANALOG_GAIN_CTRL, 0x00 },
103 { PCM512x_UNDERVOLTAGE_PROT, 0x00 },
104 { PCM512x_ANALOG_MUTE_CTRL, 0x00 },
105 { PCM512x_ANALOG_GAIN_BOOST, 0x00 },
106 { PCM512x_VCOM_CTRL_1, 0x00 },
107 { PCM512x_VCOM_CTRL_2, 0x01 },
Peter Rosin81249302015-01-28 15:16:09 +0100108 { PCM512x_BCLK_LRCLK_CFG, 0x00 },
109 { PCM512x_MASTER_MODE, 0x7c },
Peter Rosin7c4e1112015-01-28 15:16:11 +0100110 { PCM512x_GPIO_DACIN, 0x00 },
Peter Rosinf086ba92015-01-28 15:16:10 +0100111 { PCM512x_GPIO_PLLIN, 0x00 },
Peter Rosin81249302015-01-28 15:16:09 +0100112 { PCM512x_SYNCHRONIZE, 0x10 },
Peter Rosinf086ba92015-01-28 15:16:10 +0100113 { PCM512x_PLL_COEFF_0, 0x00 },
114 { PCM512x_PLL_COEFF_1, 0x00 },
115 { PCM512x_PLL_COEFF_2, 0x00 },
116 { PCM512x_PLL_COEFF_3, 0x00 },
117 { PCM512x_PLL_COEFF_4, 0x00 },
Peter Rosin81249302015-01-28 15:16:09 +0100118 { PCM512x_DSP_CLKDIV, 0x00 },
119 { PCM512x_DAC_CLKDIV, 0x00 },
120 { PCM512x_NCP_CLKDIV, 0x00 },
121 { PCM512x_OSR_CLKDIV, 0x00 },
122 { PCM512x_MASTER_CLKDIV_1, 0x00 },
123 { PCM512x_MASTER_CLKDIV_2, 0x00 },
124 { PCM512x_FS_SPEED_MODE, 0x00 },
125 { PCM512x_IDAC_1, 0x01 },
126 { PCM512x_IDAC_2, 0x00 },
Mark Brown5a3af122014-02-06 12:03:27 +0000127};
128
129static bool pcm512x_readable(struct device *dev, unsigned int reg)
130{
131 switch (reg) {
132 case PCM512x_RESET:
133 case PCM512x_POWER:
134 case PCM512x_MUTE:
135 case PCM512x_PLL_EN:
136 case PCM512x_SPI_MISO_FUNCTION:
137 case PCM512x_DSP:
138 case PCM512x_GPIO_EN:
139 case PCM512x_BCLK_LRCLK_CFG:
140 case PCM512x_DSP_GPIO_INPUT:
141 case PCM512x_MASTER_MODE:
142 case PCM512x_PLL_REF:
Peter Rosin81249302015-01-28 15:16:09 +0100143 case PCM512x_DAC_REF:
Peter Rosin7c4e1112015-01-28 15:16:11 +0100144 case PCM512x_GPIO_DACIN:
Peter Rosinf086ba92015-01-28 15:16:10 +0100145 case PCM512x_GPIO_PLLIN:
Peter Rosin81249302015-01-28 15:16:09 +0100146 case PCM512x_SYNCHRONIZE:
Mark Brown5a3af122014-02-06 12:03:27 +0000147 case PCM512x_PLL_COEFF_0:
148 case PCM512x_PLL_COEFF_1:
149 case PCM512x_PLL_COEFF_2:
150 case PCM512x_PLL_COEFF_3:
151 case PCM512x_PLL_COEFF_4:
152 case PCM512x_DSP_CLKDIV:
153 case PCM512x_DAC_CLKDIV:
154 case PCM512x_NCP_CLKDIV:
155 case PCM512x_OSR_CLKDIV:
156 case PCM512x_MASTER_CLKDIV_1:
157 case PCM512x_MASTER_CLKDIV_2:
158 case PCM512x_FS_SPEED_MODE:
159 case PCM512x_IDAC_1:
160 case PCM512x_IDAC_2:
161 case PCM512x_ERROR_DETECT:
162 case PCM512x_I2S_1:
163 case PCM512x_I2S_2:
164 case PCM512x_DAC_ROUTING:
165 case PCM512x_DSP_PROGRAM:
166 case PCM512x_CLKDET:
167 case PCM512x_AUTO_MUTE:
168 case PCM512x_DIGITAL_VOLUME_1:
169 case PCM512x_DIGITAL_VOLUME_2:
170 case PCM512x_DIGITAL_VOLUME_3:
171 case PCM512x_DIGITAL_MUTE_1:
172 case PCM512x_DIGITAL_MUTE_2:
173 case PCM512x_DIGITAL_MUTE_3:
174 case PCM512x_GPIO_OUTPUT_1:
175 case PCM512x_GPIO_OUTPUT_2:
176 case PCM512x_GPIO_OUTPUT_3:
177 case PCM512x_GPIO_OUTPUT_4:
178 case PCM512x_GPIO_OUTPUT_5:
179 case PCM512x_GPIO_OUTPUT_6:
180 case PCM512x_GPIO_CONTROL_1:
181 case PCM512x_GPIO_CONTROL_2:
182 case PCM512x_OVERFLOW:
183 case PCM512x_RATE_DET_1:
184 case PCM512x_RATE_DET_2:
185 case PCM512x_RATE_DET_3:
186 case PCM512x_RATE_DET_4:
Peter Rosinf086ba92015-01-28 15:16:10 +0100187 case PCM512x_CLOCK_STATUS:
Mark Brown5a3af122014-02-06 12:03:27 +0000188 case PCM512x_ANALOG_MUTE_DET:
189 case PCM512x_GPIN:
190 case PCM512x_DIGITAL_MUTE_DET:
Mark Brown806d6462014-02-07 19:08:11 +0000191 case PCM512x_OUTPUT_AMPLITUDE:
192 case PCM512x_ANALOG_GAIN_CTRL:
193 case PCM512x_UNDERVOLTAGE_PROT:
194 case PCM512x_ANALOG_MUTE_CTRL:
195 case PCM512x_ANALOG_GAIN_BOOST:
196 case PCM512x_VCOM_CTRL_1:
197 case PCM512x_VCOM_CTRL_2:
198 case PCM512x_CRAM_CTRL:
Peter Rosinf086ba92015-01-28 15:16:10 +0100199 case PCM512x_FLEX_A:
200 case PCM512x_FLEX_B:
Mark Brown5a3af122014-02-06 12:03:27 +0000201 return true;
202 default:
Mark Brown806d6462014-02-07 19:08:11 +0000203 /* There are 256 raw register addresses */
204 return reg < 0xff;
Mark Brown5a3af122014-02-06 12:03:27 +0000205 }
206}
207
208static bool pcm512x_volatile(struct device *dev, unsigned int reg)
209{
210 switch (reg) {
211 case PCM512x_PLL_EN:
212 case PCM512x_OVERFLOW:
213 case PCM512x_RATE_DET_1:
214 case PCM512x_RATE_DET_2:
215 case PCM512x_RATE_DET_3:
216 case PCM512x_RATE_DET_4:
Peter Rosinf086ba92015-01-28 15:16:10 +0100217 case PCM512x_CLOCK_STATUS:
Mark Brown5a3af122014-02-06 12:03:27 +0000218 case PCM512x_ANALOG_MUTE_DET:
219 case PCM512x_GPIN:
220 case PCM512x_DIGITAL_MUTE_DET:
Mark Brown806d6462014-02-07 19:08:11 +0000221 case PCM512x_CRAM_CTRL:
Mark Brown5a3af122014-02-06 12:03:27 +0000222 return true;
223 default:
Mark Brown806d6462014-02-07 19:08:11 +0000224 /* There are 256 raw register addresses */
225 return reg < 0xff;
Mark Brown5a3af122014-02-06 12:03:27 +0000226 }
227}
228
Peter Rosinf29933c2015-02-23 21:03:33 +0100229static int pcm512x_overclock_pll_get(struct snd_kcontrol *kcontrol,
230 struct snd_ctl_elem_value *ucontrol)
231{
Kuninori Morimoto5bdef142018-01-29 04:18:32 +0000232 struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
233 struct pcm512x_priv *pcm512x = snd_soc_component_get_drvdata(component);
Peter Rosinf29933c2015-02-23 21:03:33 +0100234
235 ucontrol->value.integer.value[0] = pcm512x->overclock_pll;
236 return 0;
237}
238
239static int pcm512x_overclock_pll_put(struct snd_kcontrol *kcontrol,
240 struct snd_ctl_elem_value *ucontrol)
241{
Kuninori Morimoto5bdef142018-01-29 04:18:32 +0000242 struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
243 struct pcm512x_priv *pcm512x = snd_soc_component_get_drvdata(component);
Peter Rosinf29933c2015-02-23 21:03:33 +0100244
Kuninori Morimoto5bdef142018-01-29 04:18:32 +0000245 switch (snd_soc_component_get_bias_level(component)) {
Peter Rosinf29933c2015-02-23 21:03:33 +0100246 case SND_SOC_BIAS_OFF:
247 case SND_SOC_BIAS_STANDBY:
248 break;
249 default:
250 return -EBUSY;
251 }
252
253 pcm512x->overclock_pll = ucontrol->value.integer.value[0];
254 return 0;
255}
256
257static int pcm512x_overclock_dsp_get(struct snd_kcontrol *kcontrol,
258 struct snd_ctl_elem_value *ucontrol)
259{
Kuninori Morimoto5bdef142018-01-29 04:18:32 +0000260 struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
261 struct pcm512x_priv *pcm512x = snd_soc_component_get_drvdata(component);
Peter Rosinf29933c2015-02-23 21:03:33 +0100262
263 ucontrol->value.integer.value[0] = pcm512x->overclock_dsp;
264 return 0;
265}
266
267static int pcm512x_overclock_dsp_put(struct snd_kcontrol *kcontrol,
268 struct snd_ctl_elem_value *ucontrol)
269{
Kuninori Morimoto5bdef142018-01-29 04:18:32 +0000270 struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
271 struct pcm512x_priv *pcm512x = snd_soc_component_get_drvdata(component);
Peter Rosinf29933c2015-02-23 21:03:33 +0100272
Kuninori Morimoto5bdef142018-01-29 04:18:32 +0000273 switch (snd_soc_component_get_bias_level(component)) {
Peter Rosinf29933c2015-02-23 21:03:33 +0100274 case SND_SOC_BIAS_OFF:
275 case SND_SOC_BIAS_STANDBY:
276 break;
277 default:
278 return -EBUSY;
279 }
280
281 pcm512x->overclock_dsp = ucontrol->value.integer.value[0];
282 return 0;
283}
284
285static int pcm512x_overclock_dac_get(struct snd_kcontrol *kcontrol,
286 struct snd_ctl_elem_value *ucontrol)
287{
Kuninori Morimoto5bdef142018-01-29 04:18:32 +0000288 struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
289 struct pcm512x_priv *pcm512x = snd_soc_component_get_drvdata(component);
Peter Rosinf29933c2015-02-23 21:03:33 +0100290
291 ucontrol->value.integer.value[0] = pcm512x->overclock_dac;
292 return 0;
293}
294
295static int pcm512x_overclock_dac_put(struct snd_kcontrol *kcontrol,
296 struct snd_ctl_elem_value *ucontrol)
297{
Kuninori Morimoto5bdef142018-01-29 04:18:32 +0000298 struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
299 struct pcm512x_priv *pcm512x = snd_soc_component_get_drvdata(component);
Peter Rosinf29933c2015-02-23 21:03:33 +0100300
Kuninori Morimoto5bdef142018-01-29 04:18:32 +0000301 switch (snd_soc_component_get_bias_level(component)) {
Peter Rosinf29933c2015-02-23 21:03:33 +0100302 case SND_SOC_BIAS_OFF:
303 case SND_SOC_BIAS_STANDBY:
304 break;
305 default:
306 return -EBUSY;
307 }
308
309 pcm512x->overclock_dac = ucontrol->value.integer.value[0];
310 return 0;
311}
312
Mark Brown5a3af122014-02-06 12:03:27 +0000313static const DECLARE_TLV_DB_SCALE(digital_tlv, -10350, 50, 1);
Mark Brown5be2fc22014-02-07 19:16:56 +0000314static const DECLARE_TLV_DB_SCALE(analog_tlv, -600, 600, 0);
315static const DECLARE_TLV_DB_SCALE(boost_tlv, 0, 80, 0);
Mark Brown5a3af122014-02-06 12:03:27 +0000316
Mark Brown06d0ffc2014-02-06 14:33:52 +0000317static const char * const pcm512x_dsp_program_texts[] = {
Mark Brown5a3af122014-02-06 12:03:27 +0000318 "FIR interpolation with de-emphasis",
319 "Low latency IIR with de-emphasis",
Mark Brown5a3af122014-02-06 12:03:27 +0000320 "High attenuation with de-emphasis",
Peter Rosin3a8e5012015-01-08 22:56:30 +0100321 "Fixed process flow",
Mark Brown5a3af122014-02-06 12:03:27 +0000322 "Ringing-less low latency FIR",
323};
324
325static const unsigned int pcm512x_dsp_program_values[] = {
326 1,
327 2,
328 3,
329 5,
330 7,
331};
332
Mark Browne97db9a2014-03-07 11:43:04 +0800333static SOC_VALUE_ENUM_SINGLE_DECL(pcm512x_dsp_program,
334 PCM512x_DSP_PROGRAM, 0, 0x1f,
335 pcm512x_dsp_program_texts,
336 pcm512x_dsp_program_values);
Mark Brown5a3af122014-02-06 12:03:27 +0000337
Mark Brown06d0ffc2014-02-06 14:33:52 +0000338static const char * const pcm512x_clk_missing_text[] = {
Mark Brown5a3af122014-02-06 12:03:27 +0000339 "1s", "2s", "3s", "4s", "5s", "6s", "7s", "8s"
340};
341
342static const struct soc_enum pcm512x_clk_missing =
343 SOC_ENUM_SINGLE(PCM512x_CLKDET, 0, 8, pcm512x_clk_missing_text);
344
Mark Brown06d0ffc2014-02-06 14:33:52 +0000345static const char * const pcm512x_autom_text[] = {
Mark Brown5a3af122014-02-06 12:03:27 +0000346 "21ms", "106ms", "213ms", "533ms", "1.07s", "2.13s", "5.33s", "10.66s"
347};
348
349static const struct soc_enum pcm512x_autom_l =
350 SOC_ENUM_SINGLE(PCM512x_AUTO_MUTE, PCM512x_ATML_SHIFT, 8,
351 pcm512x_autom_text);
352
353static const struct soc_enum pcm512x_autom_r =
354 SOC_ENUM_SINGLE(PCM512x_AUTO_MUTE, PCM512x_ATMR_SHIFT, 8,
355 pcm512x_autom_text);
356
Mark Brown06d0ffc2014-02-06 14:33:52 +0000357static const char * const pcm512x_ramp_rate_text[] = {
Mark Brown5a3af122014-02-06 12:03:27 +0000358 "1 sample/update", "2 samples/update", "4 samples/update",
359 "Immediate"
360};
361
362static const struct soc_enum pcm512x_vndf =
363 SOC_ENUM_SINGLE(PCM512x_DIGITAL_MUTE_1, PCM512x_VNDF_SHIFT, 4,
364 pcm512x_ramp_rate_text);
365
366static const struct soc_enum pcm512x_vnuf =
367 SOC_ENUM_SINGLE(PCM512x_DIGITAL_MUTE_1, PCM512x_VNUF_SHIFT, 4,
368 pcm512x_ramp_rate_text);
369
370static const struct soc_enum pcm512x_vedf =
371 SOC_ENUM_SINGLE(PCM512x_DIGITAL_MUTE_2, PCM512x_VEDF_SHIFT, 4,
372 pcm512x_ramp_rate_text);
373
Mark Brown06d0ffc2014-02-06 14:33:52 +0000374static const char * const pcm512x_ramp_step_text[] = {
Mark Brown5a3af122014-02-06 12:03:27 +0000375 "4dB/step", "2dB/step", "1dB/step", "0.5dB/step"
376};
377
378static const struct soc_enum pcm512x_vnds =
379 SOC_ENUM_SINGLE(PCM512x_DIGITAL_MUTE_1, PCM512x_VNDS_SHIFT, 4,
380 pcm512x_ramp_step_text);
381
382static const struct soc_enum pcm512x_vnus =
383 SOC_ENUM_SINGLE(PCM512x_DIGITAL_MUTE_1, PCM512x_VNUS_SHIFT, 4,
384 pcm512x_ramp_step_text);
385
386static const struct soc_enum pcm512x_veds =
387 SOC_ENUM_SINGLE(PCM512x_DIGITAL_MUTE_2, PCM512x_VEDS_SHIFT, 4,
388 pcm512x_ramp_step_text);
389
Dimitris Papavasiliou3500f1c2018-11-24 22:05:42 +0200390static int pcm512x_update_mute(struct pcm512x_priv *pcm512x)
391{
392 return regmap_update_bits(
393 pcm512x->regmap, PCM512x_MUTE, PCM512x_RQML | PCM512x_RQMR,
394 (!!(pcm512x->mute & 0x5) << PCM512x_RQML_SHIFT)
395 | (!!(pcm512x->mute & 0x3) << PCM512x_RQMR_SHIFT));
396}
397
398static int pcm512x_digital_playback_switch_get(struct snd_kcontrol *kcontrol,
399 struct snd_ctl_elem_value *ucontrol)
400{
401 struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
402 struct pcm512x_priv *pcm512x = snd_soc_component_get_drvdata(component);
403
404 mutex_lock(&pcm512x->mutex);
405 ucontrol->value.integer.value[0] = !(pcm512x->mute & 0x4);
406 ucontrol->value.integer.value[1] = !(pcm512x->mute & 0x2);
407 mutex_unlock(&pcm512x->mutex);
408
409 return 0;
410}
411
412static int pcm512x_digital_playback_switch_put(struct snd_kcontrol *kcontrol,
413 struct snd_ctl_elem_value *ucontrol)
414{
415 struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
416 struct pcm512x_priv *pcm512x = snd_soc_component_get_drvdata(component);
417 int ret, changed = 0;
418
419 mutex_lock(&pcm512x->mutex);
420
421 if ((pcm512x->mute & 0x4) == (ucontrol->value.integer.value[0] << 2)) {
422 pcm512x->mute ^= 0x4;
423 changed = 1;
424 }
425 if ((pcm512x->mute & 0x2) == (ucontrol->value.integer.value[1] << 1)) {
426 pcm512x->mute ^= 0x2;
427 changed = 1;
428 }
429
430 if (changed) {
431 ret = pcm512x_update_mute(pcm512x);
432 if (ret != 0) {
433 dev_err(component->dev,
434 "Failed to update digital mute: %d\n", ret);
435 mutex_unlock(&pcm512x->mutex);
436 return ret;
437 }
438 }
439
440 mutex_unlock(&pcm512x->mutex);
441
442 return changed;
443}
444
Mark Brown5a3af122014-02-06 12:03:27 +0000445static const struct snd_kcontrol_new pcm512x_controls[] = {
Mark Brown1c6d3682014-08-08 16:04:01 +0100446SOC_DOUBLE_R_TLV("Digital Playback Volume", PCM512x_DIGITAL_VOLUME_2,
Mark Brown5a3af122014-02-06 12:03:27 +0000447 PCM512x_DIGITAL_VOLUME_3, 0, 255, 1, digital_tlv),
Howard Mitchell4d9b13c2015-03-19 12:08:30 +0000448SOC_DOUBLE_TLV("Analogue Playback Volume", PCM512x_ANALOG_GAIN_CTRL,
Mark Brown5be2fc22014-02-07 19:16:56 +0000449 PCM512x_LAGN_SHIFT, PCM512x_RAGN_SHIFT, 1, 1, analog_tlv),
Howard Mitchell4d9b13c2015-03-19 12:08:30 +0000450SOC_DOUBLE_TLV("Analogue Playback Boost Volume", PCM512x_ANALOG_GAIN_BOOST,
Mark Brown5be2fc22014-02-07 19:16:56 +0000451 PCM512x_AGBL_SHIFT, PCM512x_AGBR_SHIFT, 1, 0, boost_tlv),
Dimitris Papavasiliou3500f1c2018-11-24 22:05:42 +0200452{
453 .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
454 .name = "Digital Playback Switch",
455 .index = 0,
456 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE,
457 .info = snd_ctl_boolean_stereo_info,
458 .get = pcm512x_digital_playback_switch_get,
459 .put = pcm512x_digital_playback_switch_put
460},
Mark Brown5a3af122014-02-06 12:03:27 +0000461
462SOC_SINGLE("Deemphasis Switch", PCM512x_DSP, PCM512x_DEMP_SHIFT, 1, 1),
Lars-Peter Clausen54581be2014-04-14 21:31:01 +0200463SOC_ENUM("DSP Program", pcm512x_dsp_program),
Mark Brown5a3af122014-02-06 12:03:27 +0000464
465SOC_ENUM("Clock Missing Period", pcm512x_clk_missing),
466SOC_ENUM("Auto Mute Time Left", pcm512x_autom_l),
467SOC_ENUM("Auto Mute Time Right", pcm512x_autom_r),
468SOC_SINGLE("Auto Mute Mono Switch", PCM512x_DIGITAL_MUTE_3,
469 PCM512x_ACTL_SHIFT, 1, 0),
470SOC_DOUBLE("Auto Mute Switch", PCM512x_DIGITAL_MUTE_3, PCM512x_AMLE_SHIFT,
Peter Rosin376dc492015-01-28 15:16:07 +0100471 PCM512x_AMRE_SHIFT, 1, 0),
Mark Brown5a3af122014-02-06 12:03:27 +0000472
473SOC_ENUM("Volume Ramp Down Rate", pcm512x_vndf),
474SOC_ENUM("Volume Ramp Down Step", pcm512x_vnds),
475SOC_ENUM("Volume Ramp Up Rate", pcm512x_vnuf),
476SOC_ENUM("Volume Ramp Up Step", pcm512x_vnus),
477SOC_ENUM("Volume Ramp Down Emergency Rate", pcm512x_vedf),
478SOC_ENUM("Volume Ramp Down Emergency Step", pcm512x_veds),
Peter Rosinf29933c2015-02-23 21:03:33 +0100479
480SOC_SINGLE_EXT("Max Overclock PLL", SND_SOC_NOPM, 0, 20, 0,
481 pcm512x_overclock_pll_get, pcm512x_overclock_pll_put),
482SOC_SINGLE_EXT("Max Overclock DSP", SND_SOC_NOPM, 0, 40, 0,
483 pcm512x_overclock_dsp_get, pcm512x_overclock_dsp_put),
484SOC_SINGLE_EXT("Max Overclock DAC", SND_SOC_NOPM, 0, 40, 0,
485 pcm512x_overclock_dac_get, pcm512x_overclock_dac_put),
Mark Brown5a3af122014-02-06 12:03:27 +0000486};
487
488static const struct snd_soc_dapm_widget pcm512x_dapm_widgets[] = {
489SND_SOC_DAPM_DAC("DACL", NULL, SND_SOC_NOPM, 0, 0),
490SND_SOC_DAPM_DAC("DACR", NULL, SND_SOC_NOPM, 0, 0),
491
492SND_SOC_DAPM_OUTPUT("OUTL"),
493SND_SOC_DAPM_OUTPUT("OUTR"),
494};
495
496static const struct snd_soc_dapm_route pcm512x_dapm_routes[] = {
497 { "DACL", NULL, "Playback" },
498 { "DACR", NULL, "Playback" },
499
500 { "OUTL", NULL, "DACL" },
501 { "OUTR", NULL, "DACR" },
502};
503
Peter Rosinf29933c2015-02-23 21:03:33 +0100504static unsigned long pcm512x_pll_max(struct pcm512x_priv *pcm512x)
505{
506 return 25000000 + 25000000 * pcm512x->overclock_pll / 100;
507}
508
509static unsigned long pcm512x_dsp_max(struct pcm512x_priv *pcm512x)
510{
511 return 50000000 + 50000000 * pcm512x->overclock_dsp / 100;
512}
513
514static unsigned long pcm512x_dac_max(struct pcm512x_priv *pcm512x,
515 unsigned long rate)
516{
517 return rate + rate * pcm512x->overclock_dac / 100;
518}
519
520static unsigned long pcm512x_sck_max(struct pcm512x_priv *pcm512x)
521{
522 if (!pcm512x->pll_out)
523 return 25000000;
524 return pcm512x_pll_max(pcm512x);
525}
526
527static unsigned long pcm512x_ncp_target(struct pcm512x_priv *pcm512x,
528 unsigned long dac_rate)
529{
530 /*
531 * If the DAC is not actually overclocked, use the good old
532 * NCP target rate...
533 */
534 if (dac_rate <= 6144000)
535 return 1536000;
536 /*
537 * ...but if the DAC is in fact overclocked, bump the NCP target
538 * rate to get the recommended dividers even when overclocking.
539 */
540 return pcm512x_dac_max(pcm512x, 1536000);
541}
542
Peter Rosin81249302015-01-28 15:16:09 +0100543static const u32 pcm512x_dai_rates[] = {
544 8000, 11025, 16000, 22050, 32000, 44100, 48000, 64000,
545 88200, 96000, 176400, 192000, 384000,
546};
547
548static const struct snd_pcm_hw_constraint_list constraints_slave = {
549 .count = ARRAY_SIZE(pcm512x_dai_rates),
550 .list = pcm512x_dai_rates,
551};
552
Peter Rosinf086ba92015-01-28 15:16:10 +0100553static int pcm512x_hw_rule_rate(struct snd_pcm_hw_params *params,
554 struct snd_pcm_hw_rule *rule)
555{
Peter Rosinf29933c2015-02-23 21:03:33 +0100556 struct pcm512x_priv *pcm512x = rule->private;
Peter Rosin9c7da1a2015-01-29 12:21:56 +0100557 struct snd_interval ranges[2];
Peter Rosinf086ba92015-01-28 15:16:10 +0100558 int frame_size;
559
560 frame_size = snd_soc_params_to_frame_size(params);
561 if (frame_size < 0)
562 return frame_size;
563
Peter Rosin9c7da1a2015-01-29 12:21:56 +0100564 switch (frame_size) {
565 case 32:
566 /* No hole when the frame size is 32. */
Peter Rosinf086ba92015-01-28 15:16:10 +0100567 return 0;
Peter Rosin9c7da1a2015-01-29 12:21:56 +0100568 case 48:
569 case 64:
570 /* There is only one hole in the range of supported
571 * rates, but it moves with the frame size.
572 */
573 memset(ranges, 0, sizeof(ranges));
574 ranges[0].min = 8000;
Peter Rosinf29933c2015-02-23 21:03:33 +0100575 ranges[0].max = pcm512x_sck_max(pcm512x) / frame_size / 2;
Peter Rosin9c7da1a2015-01-29 12:21:56 +0100576 ranges[1].min = DIV_ROUND_UP(16000000, frame_size);
577 ranges[1].max = 384000;
578 break;
579 default:
580 return -EINVAL;
581 }
Peter Rosinf086ba92015-01-28 15:16:10 +0100582
583 return snd_interval_ranges(hw_param_interval(params, rule->var),
Peter Rosin9c7da1a2015-01-29 12:21:56 +0100584 ARRAY_SIZE(ranges), ranges, 0);
Peter Rosinf086ba92015-01-28 15:16:10 +0100585}
586
Peter Rosin81249302015-01-28 15:16:09 +0100587static int pcm512x_dai_startup_master(struct snd_pcm_substream *substream,
588 struct snd_soc_dai *dai)
589{
Kuninori Morimoto5bdef142018-01-29 04:18:32 +0000590 struct snd_soc_component *component = dai->component;
591 struct pcm512x_priv *pcm512x = snd_soc_component_get_drvdata(component);
Peter Rosin81249302015-01-28 15:16:09 +0100592 struct device *dev = dai->dev;
593 struct snd_pcm_hw_constraint_ratnums *constraints_no_pll;
594 struct snd_ratnum *rats_no_pll;
595
596 if (IS_ERR(pcm512x->sclk)) {
597 dev_err(dev, "Need SCLK for master mode: %ld\n",
598 PTR_ERR(pcm512x->sclk));
599 return PTR_ERR(pcm512x->sclk);
600 }
601
Peter Rosinf086ba92015-01-28 15:16:10 +0100602 if (pcm512x->pll_out)
603 return snd_pcm_hw_rule_add(substream->runtime, 0,
604 SNDRV_PCM_HW_PARAM_RATE,
605 pcm512x_hw_rule_rate,
Peter Rosinf29933c2015-02-23 21:03:33 +0100606 pcm512x,
Peter Rosinf086ba92015-01-28 15:16:10 +0100607 SNDRV_PCM_HW_PARAM_FRAME_BITS,
608 SNDRV_PCM_HW_PARAM_CHANNELS, -1);
609
Peter Rosin81249302015-01-28 15:16:09 +0100610 constraints_no_pll = devm_kzalloc(dev, sizeof(*constraints_no_pll),
611 GFP_KERNEL);
612 if (!constraints_no_pll)
613 return -ENOMEM;
614 constraints_no_pll->nrats = 1;
615 rats_no_pll = devm_kzalloc(dev, sizeof(*rats_no_pll), GFP_KERNEL);
616 if (!rats_no_pll)
617 return -ENOMEM;
618 constraints_no_pll->rats = rats_no_pll;
619 rats_no_pll->num = clk_get_rate(pcm512x->sclk) / 64;
620 rats_no_pll->den_min = 1;
621 rats_no_pll->den_max = 128;
622 rats_no_pll->den_step = 1;
623
624 return snd_pcm_hw_constraint_ratnums(substream->runtime, 0,
625 SNDRV_PCM_HW_PARAM_RATE,
626 constraints_no_pll);
627}
628
629static int pcm512x_dai_startup_slave(struct snd_pcm_substream *substream,
630 struct snd_soc_dai *dai)
631{
Kuninori Morimoto5bdef142018-01-29 04:18:32 +0000632 struct snd_soc_component *component = dai->component;
633 struct pcm512x_priv *pcm512x = snd_soc_component_get_drvdata(component);
Peter Rosin81249302015-01-28 15:16:09 +0100634 struct device *dev = dai->dev;
635 struct regmap *regmap = pcm512x->regmap;
636
637 if (IS_ERR(pcm512x->sclk)) {
638 dev_info(dev, "No SCLK, using BCLK: %ld\n",
639 PTR_ERR(pcm512x->sclk));
640
641 /* Disable reporting of missing SCLK as an error */
642 regmap_update_bits(regmap, PCM512x_ERROR_DETECT,
643 PCM512x_IDCH, PCM512x_IDCH);
644
645 /* Switch PLL input to BCLK */
646 regmap_update_bits(regmap, PCM512x_PLL_REF,
647 PCM512x_SREF, PCM512x_SREF_BCK);
648 }
649
650 return snd_pcm_hw_constraint_list(substream->runtime, 0,
651 SNDRV_PCM_HW_PARAM_RATE,
652 &constraints_slave);
653}
654
655static int pcm512x_dai_startup(struct snd_pcm_substream *substream,
656 struct snd_soc_dai *dai)
657{
Kuninori Morimoto5bdef142018-01-29 04:18:32 +0000658 struct snd_soc_component *component = dai->component;
659 struct pcm512x_priv *pcm512x = snd_soc_component_get_drvdata(component);
Peter Rosin81249302015-01-28 15:16:09 +0100660
661 switch (pcm512x->fmt & SND_SOC_DAIFMT_MASTER_MASK) {
662 case SND_SOC_DAIFMT_CBM_CFM:
Peter Rosind11c2972015-01-28 15:16:12 +0100663 case SND_SOC_DAIFMT_CBM_CFS:
Peter Rosin81249302015-01-28 15:16:09 +0100664 return pcm512x_dai_startup_master(substream, dai);
665
666 case SND_SOC_DAIFMT_CBS_CFS:
667 return pcm512x_dai_startup_slave(substream, dai);
668
669 default:
670 return -EINVAL;
671 }
672}
673
Kuninori Morimoto5bdef142018-01-29 04:18:32 +0000674static int pcm512x_set_bias_level(struct snd_soc_component *component,
Mark Brown5a3af122014-02-06 12:03:27 +0000675 enum snd_soc_bias_level level)
676{
Kuninori Morimoto5bdef142018-01-29 04:18:32 +0000677 struct pcm512x_priv *pcm512x = dev_get_drvdata(component->dev);
Mark Brown5a3af122014-02-06 12:03:27 +0000678 int ret;
679
680 switch (level) {
681 case SND_SOC_BIAS_ON:
682 case SND_SOC_BIAS_PREPARE:
683 break;
684
685 case SND_SOC_BIAS_STANDBY:
686 ret = regmap_update_bits(pcm512x->regmap, PCM512x_POWER,
687 PCM512x_RQST, 0);
688 if (ret != 0) {
Kuninori Morimoto5bdef142018-01-29 04:18:32 +0000689 dev_err(component->dev, "Failed to remove standby: %d\n",
Mark Brown5a3af122014-02-06 12:03:27 +0000690 ret);
691 return ret;
692 }
693 break;
694
695 case SND_SOC_BIAS_OFF:
696 ret = regmap_update_bits(pcm512x->regmap, PCM512x_POWER,
697 PCM512x_RQST, PCM512x_RQST);
698 if (ret != 0) {
Kuninori Morimoto5bdef142018-01-29 04:18:32 +0000699 dev_err(component->dev, "Failed to request standby: %d\n",
Mark Brown5a3af122014-02-06 12:03:27 +0000700 ret);
701 return ret;
702 }
703 break;
704 }
705
Mark Brown5a3af122014-02-06 12:03:27 +0000706 return 0;
707}
708
Peter Rosinf086ba92015-01-28 15:16:10 +0100709static unsigned long pcm512x_find_sck(struct snd_soc_dai *dai,
710 unsigned long bclk_rate)
711{
712 struct device *dev = dai->dev;
Kuninori Morimoto5bdef142018-01-29 04:18:32 +0000713 struct snd_soc_component *component = dai->component;
714 struct pcm512x_priv *pcm512x = snd_soc_component_get_drvdata(component);
Peter Rosinf086ba92015-01-28 15:16:10 +0100715 unsigned long sck_rate;
716 int pow2;
717
718 /* 64 MHz <= pll_rate <= 100 MHz, VREF mode */
719 /* 16 MHz <= sck_rate <= 25 MHz, VREF mode */
720
721 /* select sck_rate as a multiple of bclk_rate but still with
722 * as many factors of 2 as possible, as that makes it easier
723 * to find a fast DAC rate
724 */
Peter Rosinf29933c2015-02-23 21:03:33 +0100725 pow2 = 1 << fls((pcm512x_pll_max(pcm512x) - 16000000) / bclk_rate);
Peter Rosinf086ba92015-01-28 15:16:10 +0100726 for (; pow2; pow2 >>= 1) {
Peter Rosinf29933c2015-02-23 21:03:33 +0100727 sck_rate = rounddown(pcm512x_pll_max(pcm512x),
728 bclk_rate * pow2);
Peter Rosinf086ba92015-01-28 15:16:10 +0100729 if (sck_rate >= 16000000)
730 break;
731 }
732 if (!pow2) {
733 dev_err(dev, "Impossible to generate a suitable SCK\n");
734 return 0;
735 }
736
737 dev_dbg(dev, "sck_rate %lu\n", sck_rate);
738 return sck_rate;
739}
740
741/* pll_rate = pllin_rate * R * J.D / P
742 * 1 <= R <= 16
743 * 1 <= J <= 63
744 * 0 <= D <= 9999
745 * 1 <= P <= 15
746 * 64 MHz <= pll_rate <= 100 MHz
747 * if D == 0
748 * 1 MHz <= pllin_rate / P <= 20 MHz
749 * else if D > 0
750 * 6.667 MHz <= pllin_rate / P <= 20 MHz
751 * 4 <= J <= 11
752 * R = 1
753 */
754static int pcm512x_find_pll_coeff(struct snd_soc_dai *dai,
755 unsigned long pllin_rate,
756 unsigned long pll_rate)
757{
758 struct device *dev = dai->dev;
Kuninori Morimoto5bdef142018-01-29 04:18:32 +0000759 struct snd_soc_component *component = dai->component;
760 struct pcm512x_priv *pcm512x = snd_soc_component_get_drvdata(component);
Peter Rosinf086ba92015-01-28 15:16:10 +0100761 unsigned long common;
762 int R, J, D, P;
763 unsigned long K; /* 10000 * J.D */
764 unsigned long num;
765 unsigned long den;
766
767 common = gcd(pll_rate, pllin_rate);
768 dev_dbg(dev, "pll %lu pllin %lu common %lu\n",
769 pll_rate, pllin_rate, common);
770 num = pll_rate / common;
771 den = pllin_rate / common;
772
773 /* pllin_rate / P (or here, den) cannot be greater than 20 MHz */
774 if (pllin_rate / den > 20000000 && num < 8) {
Howard Mitchellf073faa2015-03-20 21:13:45 +0000775 num *= DIV_ROUND_UP(pllin_rate / den, 20000000);
776 den *= DIV_ROUND_UP(pllin_rate / den, 20000000);
Peter Rosinf086ba92015-01-28 15:16:10 +0100777 }
778 dev_dbg(dev, "num / den = %lu / %lu\n", num, den);
779
780 P = den;
781 if (den <= 15 && num <= 16 * 63
782 && 1000000 <= pllin_rate / P && pllin_rate / P <= 20000000) {
783 /* Try the case with D = 0 */
784 D = 0;
785 /* factor 'num' into J and R, such that R <= 16 and J <= 63 */
786 for (R = 16; R; R--) {
787 if (num % R)
788 continue;
789 J = num / R;
790 if (J == 0 || J > 63)
791 continue;
792
793 dev_dbg(dev, "R * J / P = %d * %d / %d\n", R, J, P);
794 pcm512x->real_pll = pll_rate;
795 goto done;
796 }
797 /* no luck */
798 }
799
800 R = 1;
801
802 if (num > 0xffffffffUL / 10000)
803 goto fallback;
804
805 /* Try to find an exact pll_rate using the D > 0 case */
806 common = gcd(10000 * num, den);
807 num = 10000 * num / common;
808 den /= common;
809 dev_dbg(dev, "num %lu den %lu common %lu\n", num, den, common);
810
811 for (P = den; P <= 15; P++) {
812 if (pllin_rate / P < 6667000 || 200000000 < pllin_rate / P)
813 continue;
814 if (num * P % den)
815 continue;
816 K = num * P / den;
817 /* J == 12 is ok if D == 0 */
818 if (K < 40000 || K > 120000)
819 continue;
820
821 J = K / 10000;
822 D = K % 10000;
823 dev_dbg(dev, "J.D / P = %d.%04d / %d\n", J, D, P);
824 pcm512x->real_pll = pll_rate;
825 goto done;
826 }
827
828 /* Fall back to an approximate pll_rate */
829
830fallback:
831 /* find smallest possible P */
832 P = DIV_ROUND_UP(pllin_rate, 20000000);
833 if (!P)
834 P = 1;
835 else if (P > 15) {
836 dev_err(dev, "Need a slower clock as pll-input\n");
837 return -EINVAL;
838 }
839 if (pllin_rate / P < 6667000) {
840 dev_err(dev, "Need a faster clock as pll-input\n");
841 return -EINVAL;
842 }
843 K = DIV_ROUND_CLOSEST_ULL(10000ULL * pll_rate * P, pllin_rate);
844 if (K < 40000)
845 K = 40000;
846 /* J == 12 is ok if D == 0 */
847 if (K > 120000)
848 K = 120000;
849 J = K / 10000;
850 D = K % 10000;
851 dev_dbg(dev, "J.D / P ~ %d.%04d / %d\n", J, D, P);
852 pcm512x->real_pll = DIV_ROUND_DOWN_ULL((u64)K * pllin_rate, 10000 * P);
853
854done:
855 pcm512x->pll_r = R;
856 pcm512x->pll_j = J;
857 pcm512x->pll_d = D;
858 pcm512x->pll_p = P;
859 return 0;
860}
861
Peter Rosin7c4e1112015-01-28 15:16:11 +0100862static unsigned long pcm512x_pllin_dac_rate(struct snd_soc_dai *dai,
863 unsigned long osr_rate,
864 unsigned long pllin_rate)
865{
Kuninori Morimoto5bdef142018-01-29 04:18:32 +0000866 struct snd_soc_component *component = dai->component;
867 struct pcm512x_priv *pcm512x = snd_soc_component_get_drvdata(component);
Peter Rosin7c4e1112015-01-28 15:16:11 +0100868 unsigned long dac_rate;
869
870 if (!pcm512x->pll_out)
871 return 0; /* no PLL to bypass, force SCK as DAC input */
872
873 if (pllin_rate % osr_rate)
874 return 0; /* futile, quit early */
875
876 /* run DAC no faster than 6144000 Hz */
Peter Rosinf29933c2015-02-23 21:03:33 +0100877 for (dac_rate = rounddown(pcm512x_dac_max(pcm512x, 6144000), osr_rate);
Peter Rosin7c4e1112015-01-28 15:16:11 +0100878 dac_rate;
879 dac_rate -= osr_rate) {
880
881 if (pllin_rate / dac_rate > 128)
882 return 0; /* DAC divider would be too big */
883
884 if (!(pllin_rate % dac_rate))
885 return dac_rate;
886
887 dac_rate -= osr_rate;
888 }
889
890 return 0;
891}
892
Peter Rosin81249302015-01-28 15:16:09 +0100893static int pcm512x_set_dividers(struct snd_soc_dai *dai,
894 struct snd_pcm_hw_params *params)
895{
896 struct device *dev = dai->dev;
Kuninori Morimoto5bdef142018-01-29 04:18:32 +0000897 struct snd_soc_component *component = dai->component;
898 struct pcm512x_priv *pcm512x = snd_soc_component_get_drvdata(component);
Peter Rosinf086ba92015-01-28 15:16:10 +0100899 unsigned long pllin_rate = 0;
900 unsigned long pll_rate;
Peter Rosin81249302015-01-28 15:16:09 +0100901 unsigned long sck_rate;
902 unsigned long mck_rate;
903 unsigned long bclk_rate;
904 unsigned long sample_rate;
905 unsigned long osr_rate;
Peter Rosin7c4e1112015-01-28 15:16:11 +0100906 unsigned long dacsrc_rate;
Peter Rosin81249302015-01-28 15:16:09 +0100907 int bclk_div;
908 int lrclk_div;
909 int dsp_div;
910 int dac_div;
911 unsigned long dac_rate;
912 int ncp_div;
913 int osr_div;
Peter Rosin81249302015-01-28 15:16:09 +0100914 int ret;
915 int idac;
916 int fssp;
Peter Rosin7c4e1112015-01-28 15:16:11 +0100917 int gpio;
Peter Rosin81249302015-01-28 15:16:09 +0100918
Dimitris Papavasiliouccc8d6c2019-01-26 15:17:01 +0200919 if (pcm512x->bclk_ratio > 0) {
920 lrclk_div = pcm512x->bclk_ratio;
921 } else {
922 lrclk_div = snd_soc_params_to_frame_size(params);
923
924 if (lrclk_div == 0) {
925 dev_err(dev, "No LRCLK?\n");
926 return -EINVAL;
927 }
Peter Rosin81249302015-01-28 15:16:09 +0100928 }
929
Peter Rosinf086ba92015-01-28 15:16:10 +0100930 if (!pcm512x->pll_out) {
931 sck_rate = clk_get_rate(pcm512x->sclk);
Dimitris Papavasiliou51b033c2019-01-26 15:23:45 +0200932 bclk_rate = params_rate(params) * lrclk_div;
933 bclk_div = DIV_ROUND_CLOSEST(sck_rate, bclk_rate);
Peter Rosin81249302015-01-28 15:16:09 +0100934
Peter Rosinf086ba92015-01-28 15:16:10 +0100935 mck_rate = sck_rate;
936 } else {
937 ret = snd_soc_params_to_bclk(params);
938 if (ret < 0) {
939 dev_err(dev, "Failed to find suitable BCLK: %d\n", ret);
940 return ret;
941 }
942 if (ret == 0) {
943 dev_err(dev, "No BCLK?\n");
944 return -EINVAL;
945 }
946 bclk_rate = ret;
947
948 pllin_rate = clk_get_rate(pcm512x->sclk);
949
950 sck_rate = pcm512x_find_sck(dai, bclk_rate);
951 if (!sck_rate)
952 return -EINVAL;
953 pll_rate = 4 * sck_rate;
954
955 ret = pcm512x_find_pll_coeff(dai, pllin_rate, pll_rate);
956 if (ret != 0)
957 return ret;
958
959 ret = regmap_write(pcm512x->regmap,
960 PCM512x_PLL_COEFF_0, pcm512x->pll_p - 1);
961 if (ret != 0) {
962 dev_err(dev, "Failed to write PLL P: %d\n", ret);
963 return ret;
964 }
965
966 ret = regmap_write(pcm512x->regmap,
967 PCM512x_PLL_COEFF_1, pcm512x->pll_j);
968 if (ret != 0) {
969 dev_err(dev, "Failed to write PLL J: %d\n", ret);
970 return ret;
971 }
972
973 ret = regmap_write(pcm512x->regmap,
974 PCM512x_PLL_COEFF_2, pcm512x->pll_d >> 8);
975 if (ret != 0) {
976 dev_err(dev, "Failed to write PLL D msb: %d\n", ret);
977 return ret;
978 }
979
980 ret = regmap_write(pcm512x->regmap,
981 PCM512x_PLL_COEFF_3, pcm512x->pll_d & 0xff);
982 if (ret != 0) {
983 dev_err(dev, "Failed to write PLL D lsb: %d\n", ret);
984 return ret;
985 }
986
987 ret = regmap_write(pcm512x->regmap,
988 PCM512x_PLL_COEFF_4, pcm512x->pll_r - 1);
989 if (ret != 0) {
990 dev_err(dev, "Failed to write PLL R: %d\n", ret);
991 return ret;
992 }
993
994 mck_rate = pcm512x->real_pll;
995
996 bclk_div = DIV_ROUND_CLOSEST(sck_rate, bclk_rate);
997 }
Peter Rosin81249302015-01-28 15:16:09 +0100998
999 if (bclk_div > 128) {
1000 dev_err(dev, "Failed to find BCLK divider\n");
1001 return -EINVAL;
1002 }
1003
1004 /* the actual rate */
1005 sample_rate = sck_rate / bclk_div / lrclk_div;
1006 osr_rate = 16 * sample_rate;
1007
1008 /* run DSP no faster than 50 MHz */
Peter Rosinf29933c2015-02-23 21:03:33 +01001009 dsp_div = mck_rate > pcm512x_dsp_max(pcm512x) ? 2 : 1;
Peter Rosin81249302015-01-28 15:16:09 +01001010
Peter Rosin7c4e1112015-01-28 15:16:11 +01001011 dac_rate = pcm512x_pllin_dac_rate(dai, osr_rate, pllin_rate);
1012 if (dac_rate) {
1013 /* the desired clock rate is "compatible" with the pll input
1014 * clock, so use that clock as dac input instead of the pll
1015 * output clock since the pll will introduce jitter and thus
1016 * noise.
1017 */
1018 dev_dbg(dev, "using pll input as dac input\n");
1019 ret = regmap_update_bits(pcm512x->regmap, PCM512x_DAC_REF,
1020 PCM512x_SDAC, PCM512x_SDAC_GPIO);
1021 if (ret != 0) {
Kuninori Morimoto5bdef142018-01-29 04:18:32 +00001022 dev_err(component->dev,
Peter Rosin7c4e1112015-01-28 15:16:11 +01001023 "Failed to set gpio as dacref: %d\n", ret);
1024 return ret;
1025 }
1026
1027 gpio = PCM512x_GREF_GPIO1 + pcm512x->pll_in - 1;
1028 ret = regmap_update_bits(pcm512x->regmap, PCM512x_GPIO_DACIN,
1029 PCM512x_GREF, gpio);
1030 if (ret != 0) {
Kuninori Morimoto5bdef142018-01-29 04:18:32 +00001031 dev_err(component->dev,
Peter Rosin7c4e1112015-01-28 15:16:11 +01001032 "Failed to set gpio %d as dacin: %d\n",
1033 pcm512x->pll_in, ret);
1034 return ret;
1035 }
1036
1037 dacsrc_rate = pllin_rate;
1038 } else {
1039 /* run DAC no faster than 6144000 Hz */
Peter Rosinf29933c2015-02-23 21:03:33 +01001040 unsigned long dac_mul = pcm512x_dac_max(pcm512x, 6144000)
1041 / osr_rate;
Peter Rosin7c4e1112015-01-28 15:16:11 +01001042 unsigned long sck_mul = sck_rate / osr_rate;
1043
1044 for (; dac_mul; dac_mul--) {
1045 if (!(sck_mul % dac_mul))
1046 break;
1047 }
1048 if (!dac_mul) {
1049 dev_err(dev, "Failed to find DAC rate\n");
1050 return -EINVAL;
1051 }
1052
1053 dac_rate = dac_mul * osr_rate;
1054 dev_dbg(dev, "dac_rate %lu sample_rate %lu\n",
1055 dac_rate, sample_rate);
1056
1057 ret = regmap_update_bits(pcm512x->regmap, PCM512x_DAC_REF,
1058 PCM512x_SDAC, PCM512x_SDAC_SCK);
1059 if (ret != 0) {
Kuninori Morimoto5bdef142018-01-29 04:18:32 +00001060 dev_err(component->dev,
Peter Rosin7c4e1112015-01-28 15:16:11 +01001061 "Failed to set sck as dacref: %d\n", ret);
1062 return ret;
1063 }
1064
1065 dacsrc_rate = sck_rate;
Peter Rosin81249302015-01-28 15:16:09 +01001066 }
1067
Peter Rosin5890bd52015-02-16 22:02:47 +01001068 osr_div = DIV_ROUND_CLOSEST(dac_rate, osr_rate);
1069 if (osr_div > 128) {
1070 dev_err(dev, "Failed to find OSR divider\n");
1071 return -EINVAL;
1072 }
1073
Peter Rosin7c4e1112015-01-28 15:16:11 +01001074 dac_div = DIV_ROUND_CLOSEST(dacsrc_rate, dac_rate);
Peter Rosin81249302015-01-28 15:16:09 +01001075 if (dac_div > 128) {
1076 dev_err(dev, "Failed to find DAC divider\n");
1077 return -EINVAL;
1078 }
Peter Rosin5890bd52015-02-16 22:02:47 +01001079 dac_rate = dacsrc_rate / dac_div;
Peter Rosin81249302015-01-28 15:16:09 +01001080
Peter Rosinf29933c2015-02-23 21:03:33 +01001081 ncp_div = DIV_ROUND_CLOSEST(dac_rate,
1082 pcm512x_ncp_target(pcm512x, dac_rate));
Peter Rosin5890bd52015-02-16 22:02:47 +01001083 if (ncp_div > 128 || dac_rate / ncp_div > 2048000) {
Peter Rosin81249302015-01-28 15:16:09 +01001084 /* run NCP no faster than 2048000 Hz, but why? */
Peter Rosin5890bd52015-02-16 22:02:47 +01001085 ncp_div = DIV_ROUND_UP(dac_rate, 2048000);
Peter Rosin81249302015-01-28 15:16:09 +01001086 if (ncp_div > 128) {
1087 dev_err(dev, "Failed to find NCP divider\n");
1088 return -EINVAL;
1089 }
1090 }
1091
Peter Rosin81249302015-01-28 15:16:09 +01001092 idac = mck_rate / (dsp_div * sample_rate);
1093
1094 ret = regmap_write(pcm512x->regmap, PCM512x_DSP_CLKDIV, dsp_div - 1);
1095 if (ret != 0) {
1096 dev_err(dev, "Failed to write DSP divider: %d\n", ret);
1097 return ret;
1098 }
1099
1100 ret = regmap_write(pcm512x->regmap, PCM512x_DAC_CLKDIV, dac_div - 1);
1101 if (ret != 0) {
1102 dev_err(dev, "Failed to write DAC divider: %d\n", ret);
1103 return ret;
1104 }
1105
1106 ret = regmap_write(pcm512x->regmap, PCM512x_NCP_CLKDIV, ncp_div - 1);
1107 if (ret != 0) {
1108 dev_err(dev, "Failed to write NCP divider: %d\n", ret);
1109 return ret;
1110 }
1111
1112 ret = regmap_write(pcm512x->regmap, PCM512x_OSR_CLKDIV, osr_div - 1);
1113 if (ret != 0) {
1114 dev_err(dev, "Failed to write OSR divider: %d\n", ret);
1115 return ret;
1116 }
1117
1118 ret = regmap_write(pcm512x->regmap,
1119 PCM512x_MASTER_CLKDIV_1, bclk_div - 1);
1120 if (ret != 0) {
1121 dev_err(dev, "Failed to write BCLK divider: %d\n", ret);
1122 return ret;
1123 }
1124
1125 ret = regmap_write(pcm512x->regmap,
1126 PCM512x_MASTER_CLKDIV_2, lrclk_div - 1);
1127 if (ret != 0) {
1128 dev_err(dev, "Failed to write LRCLK divider: %d\n", ret);
1129 return ret;
1130 }
1131
1132 ret = regmap_write(pcm512x->regmap, PCM512x_IDAC_1, idac >> 8);
1133 if (ret != 0) {
1134 dev_err(dev, "Failed to write IDAC msb divider: %d\n", ret);
1135 return ret;
1136 }
1137
1138 ret = regmap_write(pcm512x->regmap, PCM512x_IDAC_2, idac & 0xff);
1139 if (ret != 0) {
1140 dev_err(dev, "Failed to write IDAC lsb divider: %d\n", ret);
1141 return ret;
1142 }
1143
Peter Rosinf29933c2015-02-23 21:03:33 +01001144 if (sample_rate <= pcm512x_dac_max(pcm512x, 48000))
Peter Rosin81249302015-01-28 15:16:09 +01001145 fssp = PCM512x_FSSP_48KHZ;
Peter Rosinf29933c2015-02-23 21:03:33 +01001146 else if (sample_rate <= pcm512x_dac_max(pcm512x, 96000))
Peter Rosin81249302015-01-28 15:16:09 +01001147 fssp = PCM512x_FSSP_96KHZ;
Peter Rosinf29933c2015-02-23 21:03:33 +01001148 else if (sample_rate <= pcm512x_dac_max(pcm512x, 192000))
Peter Rosin81249302015-01-28 15:16:09 +01001149 fssp = PCM512x_FSSP_192KHZ;
1150 else
1151 fssp = PCM512x_FSSP_384KHZ;
1152 ret = regmap_update_bits(pcm512x->regmap, PCM512x_FS_SPEED_MODE,
1153 PCM512x_FSSP, fssp);
1154 if (ret != 0) {
Kuninori Morimoto5bdef142018-01-29 04:18:32 +00001155 dev_err(component->dev, "Failed to set fs speed: %d\n", ret);
Peter Rosin81249302015-01-28 15:16:09 +01001156 return ret;
1157 }
1158
Kuninori Morimoto5bdef142018-01-29 04:18:32 +00001159 dev_dbg(component->dev, "DSP divider %d\n", dsp_div);
1160 dev_dbg(component->dev, "DAC divider %d\n", dac_div);
1161 dev_dbg(component->dev, "NCP divider %d\n", ncp_div);
1162 dev_dbg(component->dev, "OSR divider %d\n", osr_div);
1163 dev_dbg(component->dev, "BCK divider %d\n", bclk_div);
1164 dev_dbg(component->dev, "LRCK divider %d\n", lrclk_div);
1165 dev_dbg(component->dev, "IDAC %d\n", idac);
1166 dev_dbg(component->dev, "1<<FSSP %d\n", 1 << fssp);
Peter Rosin81249302015-01-28 15:16:09 +01001167
1168 return 0;
1169}
1170
1171static int pcm512x_hw_params(struct snd_pcm_substream *substream,
1172 struct snd_pcm_hw_params *params,
1173 struct snd_soc_dai *dai)
1174{
Kuninori Morimoto5bdef142018-01-29 04:18:32 +00001175 struct snd_soc_component *component = dai->component;
1176 struct pcm512x_priv *pcm512x = snd_soc_component_get_drvdata(component);
Peter Rosin81249302015-01-28 15:16:09 +01001177 int alen;
Peter Rosinf086ba92015-01-28 15:16:10 +01001178 int gpio;
Peter Rosind11c2972015-01-28 15:16:12 +01001179 int clock_output;
1180 int master_mode;
Peter Rosin81249302015-01-28 15:16:09 +01001181 int ret;
1182
Kuninori Morimoto5bdef142018-01-29 04:18:32 +00001183 dev_dbg(component->dev, "hw_params %u Hz, %u channels\n",
Peter Rosin81249302015-01-28 15:16:09 +01001184 params_rate(params),
1185 params_channels(params));
1186
Axel Lin0a3dcb52015-07-24 16:11:25 +08001187 switch (params_width(params)) {
Peter Rosin81249302015-01-28 15:16:09 +01001188 case 16:
1189 alen = PCM512x_ALEN_16;
1190 break;
1191 case 20:
1192 alen = PCM512x_ALEN_20;
1193 break;
1194 case 24:
1195 alen = PCM512x_ALEN_24;
1196 break;
1197 case 32:
1198 alen = PCM512x_ALEN_32;
1199 break;
1200 default:
Kuninori Morimoto5bdef142018-01-29 04:18:32 +00001201 dev_err(component->dev, "Bad frame size: %d\n",
Axel Lin0a3dcb52015-07-24 16:11:25 +08001202 params_width(params));
Peter Rosin81249302015-01-28 15:16:09 +01001203 return -EINVAL;
1204 }
1205
1206 switch (pcm512x->fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1207 case SND_SOC_DAIFMT_CBS_CFS:
1208 ret = regmap_update_bits(pcm512x->regmap,
1209 PCM512x_BCLK_LRCLK_CFG,
1210 PCM512x_BCKP
1211 | PCM512x_BCKO | PCM512x_LRKO,
1212 0);
1213 if (ret != 0) {
Kuninori Morimoto5bdef142018-01-29 04:18:32 +00001214 dev_err(component->dev,
Peter Rosin81249302015-01-28 15:16:09 +01001215 "Failed to enable slave mode: %d\n", ret);
1216 return ret;
1217 }
1218
1219 ret = regmap_update_bits(pcm512x->regmap, PCM512x_ERROR_DETECT,
1220 PCM512x_DCAS, 0);
1221 if (ret != 0) {
Kuninori Morimoto5bdef142018-01-29 04:18:32 +00001222 dev_err(component->dev,
Peter Rosin81249302015-01-28 15:16:09 +01001223 "Failed to enable clock divider autoset: %d\n",
1224 ret);
1225 return ret;
1226 }
1227 return 0;
1228 case SND_SOC_DAIFMT_CBM_CFM:
Peter Rosind11c2972015-01-28 15:16:12 +01001229 clock_output = PCM512x_BCKO | PCM512x_LRKO;
1230 master_mode = PCM512x_RLRK | PCM512x_RBCK;
1231 break;
1232 case SND_SOC_DAIFMT_CBM_CFS:
1233 clock_output = PCM512x_BCKO;
1234 master_mode = PCM512x_RBCK;
Peter Rosin81249302015-01-28 15:16:09 +01001235 break;
1236 default:
1237 return -EINVAL;
1238 }
1239
1240 ret = regmap_update_bits(pcm512x->regmap, PCM512x_I2S_1,
1241 PCM512x_ALEN, alen);
1242 if (ret != 0) {
Kuninori Morimoto5bdef142018-01-29 04:18:32 +00001243 dev_err(component->dev, "Failed to set frame size: %d\n", ret);
Peter Rosin81249302015-01-28 15:16:09 +01001244 return ret;
1245 }
1246
Peter Rosinf086ba92015-01-28 15:16:10 +01001247 if (pcm512x->pll_out) {
1248 ret = regmap_write(pcm512x->regmap, PCM512x_FLEX_A, 0x11);
1249 if (ret != 0) {
Kuninori Morimoto5bdef142018-01-29 04:18:32 +00001250 dev_err(component->dev, "Failed to set FLEX_A: %d\n", ret);
Peter Rosinf086ba92015-01-28 15:16:10 +01001251 return ret;
1252 }
Peter Rosin81249302015-01-28 15:16:09 +01001253
Peter Rosinf086ba92015-01-28 15:16:10 +01001254 ret = regmap_write(pcm512x->regmap, PCM512x_FLEX_B, 0xff);
1255 if (ret != 0) {
Kuninori Morimoto5bdef142018-01-29 04:18:32 +00001256 dev_err(component->dev, "Failed to set FLEX_B: %d\n", ret);
Peter Rosinf086ba92015-01-28 15:16:10 +01001257 return ret;
1258 }
1259
1260 ret = regmap_update_bits(pcm512x->regmap, PCM512x_ERROR_DETECT,
1261 PCM512x_IDFS | PCM512x_IDBK
1262 | PCM512x_IDSK | PCM512x_IDCH
1263 | PCM512x_IDCM | PCM512x_DCAS
1264 | PCM512x_IPLK,
1265 PCM512x_IDFS | PCM512x_IDBK
1266 | PCM512x_IDSK | PCM512x_IDCH
1267 | PCM512x_DCAS);
1268 if (ret != 0) {
Kuninori Morimoto5bdef142018-01-29 04:18:32 +00001269 dev_err(component->dev,
Peter Rosinf086ba92015-01-28 15:16:10 +01001270 "Failed to ignore auto-clock failures: %d\n",
1271 ret);
1272 return ret;
1273 }
1274 } else {
1275 ret = regmap_update_bits(pcm512x->regmap, PCM512x_ERROR_DETECT,
1276 PCM512x_IDFS | PCM512x_IDBK
1277 | PCM512x_IDSK | PCM512x_IDCH
1278 | PCM512x_IDCM | PCM512x_DCAS
1279 | PCM512x_IPLK,
1280 PCM512x_IDFS | PCM512x_IDBK
1281 | PCM512x_IDSK | PCM512x_IDCH
1282 | PCM512x_DCAS | PCM512x_IPLK);
1283 if (ret != 0) {
Kuninori Morimoto5bdef142018-01-29 04:18:32 +00001284 dev_err(component->dev,
Peter Rosinf086ba92015-01-28 15:16:10 +01001285 "Failed to ignore auto-clock failures: %d\n",
1286 ret);
1287 return ret;
1288 }
1289
1290 ret = regmap_update_bits(pcm512x->regmap, PCM512x_PLL_EN,
1291 PCM512x_PLLE, 0);
1292 if (ret != 0) {
Kuninori Morimoto5bdef142018-01-29 04:18:32 +00001293 dev_err(component->dev, "Failed to disable pll: %d\n", ret);
Peter Rosinf086ba92015-01-28 15:16:10 +01001294 return ret;
1295 }
Peter Rosin81249302015-01-28 15:16:09 +01001296 }
1297
1298 ret = pcm512x_set_dividers(dai, params);
1299 if (ret != 0)
1300 return ret;
1301
Peter Rosinf086ba92015-01-28 15:16:10 +01001302 if (pcm512x->pll_out) {
1303 ret = regmap_update_bits(pcm512x->regmap, PCM512x_PLL_REF,
1304 PCM512x_SREF, PCM512x_SREF_GPIO);
1305 if (ret != 0) {
Kuninori Morimoto5bdef142018-01-29 04:18:32 +00001306 dev_err(component->dev,
Peter Rosinf086ba92015-01-28 15:16:10 +01001307 "Failed to set gpio as pllref: %d\n", ret);
1308 return ret;
1309 }
1310
1311 gpio = PCM512x_GREF_GPIO1 + pcm512x->pll_in - 1;
1312 ret = regmap_update_bits(pcm512x->regmap, PCM512x_GPIO_PLLIN,
1313 PCM512x_GREF, gpio);
1314 if (ret != 0) {
Kuninori Morimoto5bdef142018-01-29 04:18:32 +00001315 dev_err(component->dev,
Peter Rosinf086ba92015-01-28 15:16:10 +01001316 "Failed to set gpio %d as pllin: %d\n",
1317 pcm512x->pll_in, ret);
1318 return ret;
1319 }
1320
1321 ret = regmap_update_bits(pcm512x->regmap, PCM512x_PLL_EN,
1322 PCM512x_PLLE, PCM512x_PLLE);
1323 if (ret != 0) {
Kuninori Morimoto5bdef142018-01-29 04:18:32 +00001324 dev_err(component->dev, "Failed to enable pll: %d\n", ret);
Peter Rosinf086ba92015-01-28 15:16:10 +01001325 return ret;
1326 }
1327 }
1328
Peter Rosin81249302015-01-28 15:16:09 +01001329 ret = regmap_update_bits(pcm512x->regmap, PCM512x_BCLK_LRCLK_CFG,
1330 PCM512x_BCKP | PCM512x_BCKO | PCM512x_LRKO,
Peter Rosind11c2972015-01-28 15:16:12 +01001331 clock_output);
Peter Rosin81249302015-01-28 15:16:09 +01001332 if (ret != 0) {
Kuninori Morimoto5bdef142018-01-29 04:18:32 +00001333 dev_err(component->dev, "Failed to enable clock output: %d\n", ret);
Peter Rosin81249302015-01-28 15:16:09 +01001334 return ret;
1335 }
1336
1337 ret = regmap_update_bits(pcm512x->regmap, PCM512x_MASTER_MODE,
1338 PCM512x_RLRK | PCM512x_RBCK,
Peter Rosind11c2972015-01-28 15:16:12 +01001339 master_mode);
Peter Rosin81249302015-01-28 15:16:09 +01001340 if (ret != 0) {
Kuninori Morimoto5bdef142018-01-29 04:18:32 +00001341 dev_err(component->dev, "Failed to enable master mode: %d\n", ret);
Peter Rosin81249302015-01-28 15:16:09 +01001342 return ret;
1343 }
1344
Peter Rosinf086ba92015-01-28 15:16:10 +01001345 if (pcm512x->pll_out) {
1346 gpio = PCM512x_G1OE << (pcm512x->pll_out - 1);
1347 ret = regmap_update_bits(pcm512x->regmap, PCM512x_GPIO_EN,
1348 gpio, gpio);
1349 if (ret != 0) {
Kuninori Morimoto5bdef142018-01-29 04:18:32 +00001350 dev_err(component->dev, "Failed to enable gpio %d: %d\n",
Peter Rosinf086ba92015-01-28 15:16:10 +01001351 pcm512x->pll_out, ret);
1352 return ret;
1353 }
1354
1355 gpio = PCM512x_GPIO_OUTPUT_1 + pcm512x->pll_out - 1;
1356 ret = regmap_update_bits(pcm512x->regmap, gpio,
1357 PCM512x_GxSL, PCM512x_GxSL_PLLCK);
1358 if (ret != 0) {
Kuninori Morimoto5bdef142018-01-29 04:18:32 +00001359 dev_err(component->dev, "Failed to output pll on %d: %d\n",
Peter Rosinf086ba92015-01-28 15:16:10 +01001360 ret, pcm512x->pll_out);
1361 return ret;
1362 }
Peter Rosinf086ba92015-01-28 15:16:10 +01001363 }
1364
Peter Rosin81249302015-01-28 15:16:09 +01001365 ret = regmap_update_bits(pcm512x->regmap, PCM512x_SYNCHRONIZE,
1366 PCM512x_RQSY, PCM512x_RQSY_HALT);
1367 if (ret != 0) {
Kuninori Morimoto5bdef142018-01-29 04:18:32 +00001368 dev_err(component->dev, "Failed to halt clocks: %d\n", ret);
Peter Rosin81249302015-01-28 15:16:09 +01001369 return ret;
1370 }
1371
1372 ret = regmap_update_bits(pcm512x->regmap, PCM512x_SYNCHRONIZE,
1373 PCM512x_RQSY, PCM512x_RQSY_RESUME);
1374 if (ret != 0) {
Kuninori Morimoto5bdef142018-01-29 04:18:32 +00001375 dev_err(component->dev, "Failed to resume clocks: %d\n", ret);
Peter Rosin81249302015-01-28 15:16:09 +01001376 return ret;
1377 }
1378
1379 return 0;
1380}
1381
1382static int pcm512x_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
1383{
Kuninori Morimoto5bdef142018-01-29 04:18:32 +00001384 struct snd_soc_component *component = dai->component;
1385 struct pcm512x_priv *pcm512x = snd_soc_component_get_drvdata(component);
Peter Rosin81249302015-01-28 15:16:09 +01001386
1387 pcm512x->fmt = fmt;
1388
1389 return 0;
1390}
1391
Dimitris Papavasiliouccc8d6c2019-01-26 15:17:01 +02001392static int pcm512x_set_bclk_ratio(struct snd_soc_dai *dai, unsigned int ratio)
1393{
1394 struct snd_soc_component *component = dai->component;
1395 struct pcm512x_priv *pcm512x = snd_soc_component_get_drvdata(component);
1396
1397 if (ratio > 256)
1398 return -EINVAL;
1399
1400 pcm512x->bclk_ratio = ratio;
1401
1402 return 0;
1403}
1404
Dimitris Papavasiliou3500f1c2018-11-24 22:05:42 +02001405static int pcm512x_digital_mute(struct snd_soc_dai *dai, int mute)
1406{
1407 struct snd_soc_component *component = dai->component;
1408 struct pcm512x_priv *pcm512x = snd_soc_component_get_drvdata(component);
1409 int ret;
1410 unsigned int mute_det;
1411
1412 mutex_lock(&pcm512x->mutex);
1413
1414 if (mute) {
1415 pcm512x->mute |= 0x1;
1416 ret = regmap_update_bits(pcm512x->regmap, PCM512x_MUTE,
1417 PCM512x_RQML | PCM512x_RQMR,
1418 PCM512x_RQML | PCM512x_RQMR);
1419 if (ret != 0) {
1420 dev_err(component->dev,
1421 "Failed to set digital mute: %d\n", ret);
Dan Carpenter28b698b2018-12-21 12:11:20 +03001422 goto unlock;
Dimitris Papavasiliou3500f1c2018-11-24 22:05:42 +02001423 }
1424
1425 regmap_read_poll_timeout(pcm512x->regmap,
1426 PCM512x_ANALOG_MUTE_DET,
1427 mute_det, (mute_det & 0x3) == 0,
1428 200, 10000);
Dimitris Papavasiliou3500f1c2018-11-24 22:05:42 +02001429 } else {
1430 pcm512x->mute &= ~0x1;
1431 ret = pcm512x_update_mute(pcm512x);
1432 if (ret != 0) {
1433 dev_err(component->dev,
1434 "Failed to update digital mute: %d\n", ret);
Dan Carpenter28b698b2018-12-21 12:11:20 +03001435 goto unlock;
Dimitris Papavasiliou3500f1c2018-11-24 22:05:42 +02001436 }
1437
1438 regmap_read_poll_timeout(pcm512x->regmap,
1439 PCM512x_ANALOG_MUTE_DET,
1440 mute_det,
1441 (mute_det & 0x3)
1442 == ((~pcm512x->mute >> 1) & 0x3),
1443 200, 10000);
1444 }
1445
Dan Carpenter28b698b2018-12-21 12:11:20 +03001446unlock:
Dimitris Papavasiliou3500f1c2018-11-24 22:05:42 +02001447 mutex_unlock(&pcm512x->mutex);
1448
Dan Carpenter28b698b2018-12-21 12:11:20 +03001449 return ret;
Dimitris Papavasiliou3500f1c2018-11-24 22:05:42 +02001450}
1451
Peter Rosin81249302015-01-28 15:16:09 +01001452static const struct snd_soc_dai_ops pcm512x_dai_ops = {
1453 .startup = pcm512x_dai_startup,
1454 .hw_params = pcm512x_hw_params,
1455 .set_fmt = pcm512x_set_fmt,
Dimitris Papavasiliou3500f1c2018-11-24 22:05:42 +02001456 .digital_mute = pcm512x_digital_mute,
Dimitris Papavasiliouccc8d6c2019-01-26 15:17:01 +02001457 .set_bclk_ratio = pcm512x_set_bclk_ratio,
Peter Rosin81249302015-01-28 15:16:09 +01001458};
1459
Mark Brown5a3af122014-02-06 12:03:27 +00001460static struct snd_soc_dai_driver pcm512x_dai = {
1461 .name = "pcm512x-hifi",
1462 .playback = {
1463 .stream_name = "Playback",
1464 .channels_min = 2,
1465 .channels_max = 2,
Peter Rosin81249302015-01-28 15:16:09 +01001466 .rates = SNDRV_PCM_RATE_CONTINUOUS,
1467 .rate_min = 8000,
1468 .rate_max = 384000,
Mark Brown5a3af122014-02-06 12:03:27 +00001469 .formats = SNDRV_PCM_FMTBIT_S16_LE |
1470 SNDRV_PCM_FMTBIT_S24_LE |
1471 SNDRV_PCM_FMTBIT_S32_LE
1472 },
Peter Rosin81249302015-01-28 15:16:09 +01001473 .ops = &pcm512x_dai_ops,
Mark Brown5a3af122014-02-06 12:03:27 +00001474};
1475
Kuninori Morimoto5bdef142018-01-29 04:18:32 +00001476static const struct snd_soc_component_driver pcm512x_component_driver = {
1477 .set_bias_level = pcm512x_set_bias_level,
1478 .controls = pcm512x_controls,
1479 .num_controls = ARRAY_SIZE(pcm512x_controls),
1480 .dapm_widgets = pcm512x_dapm_widgets,
1481 .num_dapm_widgets = ARRAY_SIZE(pcm512x_dapm_widgets),
1482 .dapm_routes = pcm512x_dapm_routes,
1483 .num_dapm_routes = ARRAY_SIZE(pcm512x_dapm_routes),
1484 .use_pmdown_time = 1,
1485 .endianness = 1,
1486 .non_legacy_dai_naming = 1,
Mark Brown5a3af122014-02-06 12:03:27 +00001487};
1488
Mark Brown806d6462014-02-07 19:08:11 +00001489static const struct regmap_range_cfg pcm512x_range = {
1490 .name = "Pages", .range_min = PCM512x_VIRT_BASE,
1491 .range_max = PCM512x_MAX_REGISTER,
1492 .selector_reg = PCM512x_PAGE,
1493 .selector_mask = 0xff,
1494 .window_start = 0, .window_len = 0x100,
1495};
1496
Mark Brown22066222014-03-07 11:44:08 +08001497const struct regmap_config pcm512x_regmap = {
Mark Brown5a3af122014-02-06 12:03:27 +00001498 .reg_bits = 8,
1499 .val_bits = 8,
1500
1501 .readable_reg = pcm512x_readable,
1502 .volatile_reg = pcm512x_volatile,
1503
Mark Brown806d6462014-02-07 19:08:11 +00001504 .ranges = &pcm512x_range,
1505 .num_ranges = 1,
1506
Mark Brown5a3af122014-02-06 12:03:27 +00001507 .max_register = PCM512x_MAX_REGISTER,
1508 .reg_defaults = pcm512x_reg_defaults,
1509 .num_reg_defaults = ARRAY_SIZE(pcm512x_reg_defaults),
1510 .cache_type = REGCACHE_RBTREE,
1511};
Mark Brown22066222014-03-07 11:44:08 +08001512EXPORT_SYMBOL_GPL(pcm512x_regmap);
Mark Brown5a3af122014-02-06 12:03:27 +00001513
Mark Brown22066222014-03-07 11:44:08 +08001514int pcm512x_probe(struct device *dev, struct regmap *regmap)
Mark Brown5a3af122014-02-06 12:03:27 +00001515{
1516 struct pcm512x_priv *pcm512x;
1517 int i, ret;
1518
1519 pcm512x = devm_kzalloc(dev, sizeof(struct pcm512x_priv), GFP_KERNEL);
1520 if (!pcm512x)
1521 return -ENOMEM;
1522
Dimitris Papavasiliou3500f1c2018-11-24 22:05:42 +02001523 mutex_init(&pcm512x->mutex);
1524
Mark Brown5a3af122014-02-06 12:03:27 +00001525 dev_set_drvdata(dev, pcm512x);
1526 pcm512x->regmap = regmap;
1527
1528 for (i = 0; i < ARRAY_SIZE(pcm512x->supplies); i++)
1529 pcm512x->supplies[i].supply = pcm512x_supply_names[i];
1530
1531 ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(pcm512x->supplies),
1532 pcm512x->supplies);
1533 if (ret != 0) {
1534 dev_err(dev, "Failed to get supplies: %d\n", ret);
1535 return ret;
1536 }
1537
1538 pcm512x->supply_nb[0].notifier_call = pcm512x_regulator_event_0;
1539 pcm512x->supply_nb[1].notifier_call = pcm512x_regulator_event_1;
1540 pcm512x->supply_nb[2].notifier_call = pcm512x_regulator_event_2;
1541
1542 for (i = 0; i < ARRAY_SIZE(pcm512x->supplies); i++) {
Guennadi Liakhovetski0bb423f2019-02-08 14:45:20 +01001543 ret = devm_regulator_register_notifier(
1544 pcm512x->supplies[i].consumer,
1545 &pcm512x->supply_nb[i]);
Mark Brown5a3af122014-02-06 12:03:27 +00001546 if (ret != 0) {
1547 dev_err(dev,
1548 "Failed to register regulator notifier: %d\n",
1549 ret);
1550 }
1551 }
1552
1553 ret = regulator_bulk_enable(ARRAY_SIZE(pcm512x->supplies),
1554 pcm512x->supplies);
1555 if (ret != 0) {
1556 dev_err(dev, "Failed to enable supplies: %d\n", ret);
1557 return ret;
1558 }
1559
1560 /* Reset the device, verifying I/O in the process for I2C */
1561 ret = regmap_write(regmap, PCM512x_RESET,
1562 PCM512x_RSTM | PCM512x_RSTR);
1563 if (ret != 0) {
1564 dev_err(dev, "Failed to reset device: %d\n", ret);
1565 goto err;
1566 }
1567
1568 ret = regmap_write(regmap, PCM512x_RESET, 0);
1569 if (ret != 0) {
1570 dev_err(dev, "Failed to reset device: %d\n", ret);
1571 goto err;
1572 }
1573
1574 pcm512x->sclk = devm_clk_get(dev, NULL);
Peter Rosin81249302015-01-28 15:16:09 +01001575 if (PTR_ERR(pcm512x->sclk) == -EPROBE_DEFER)
1576 return -EPROBE_DEFER;
1577 if (!IS_ERR(pcm512x->sclk)) {
Mark Brown5a3af122014-02-06 12:03:27 +00001578 ret = clk_prepare_enable(pcm512x->sclk);
1579 if (ret != 0) {
1580 dev_err(dev, "Failed to enable SCLK: %d\n", ret);
1581 return ret;
1582 }
1583 }
1584
1585 /* Default to standby mode */
1586 ret = regmap_update_bits(pcm512x->regmap, PCM512x_POWER,
1587 PCM512x_RQST, PCM512x_RQST);
1588 if (ret != 0) {
1589 dev_err(dev, "Failed to request standby: %d\n",
1590 ret);
1591 goto err_clk;
1592 }
1593
1594 pm_runtime_set_active(dev);
1595 pm_runtime_enable(dev);
1596 pm_runtime_idle(dev);
1597
Peter Rosinf086ba92015-01-28 15:16:10 +01001598#ifdef CONFIG_OF
1599 if (dev->of_node) {
1600 const struct device_node *np = dev->of_node;
Peter Rosin2599a962015-01-29 12:21:55 +01001601 u32 val;
Peter Rosinf086ba92015-01-28 15:16:10 +01001602
1603 if (of_property_read_u32(np, "pll-in", &val) >= 0) {
1604 if (val > 6) {
1605 dev_err(dev, "Invalid pll-in\n");
1606 ret = -EINVAL;
1607 goto err_clk;
1608 }
1609 pcm512x->pll_in = val;
1610 }
1611
1612 if (of_property_read_u32(np, "pll-out", &val) >= 0) {
1613 if (val > 6) {
1614 dev_err(dev, "Invalid pll-out\n");
1615 ret = -EINVAL;
1616 goto err_clk;
1617 }
1618 pcm512x->pll_out = val;
1619 }
1620
1621 if (!pcm512x->pll_in != !pcm512x->pll_out) {
1622 dev_err(dev,
1623 "Error: both pll-in and pll-out, or none\n");
1624 ret = -EINVAL;
1625 goto err_clk;
1626 }
1627 if (pcm512x->pll_in && pcm512x->pll_in == pcm512x->pll_out) {
1628 dev_err(dev, "Error: pll-in == pll-out\n");
1629 ret = -EINVAL;
1630 goto err_clk;
1631 }
1632 }
1633#endif
1634
Kuninori Morimoto5bdef142018-01-29 04:18:32 +00001635 ret = devm_snd_soc_register_component(dev, &pcm512x_component_driver,
Mark Brown5a3af122014-02-06 12:03:27 +00001636 &pcm512x_dai, 1);
1637 if (ret != 0) {
1638 dev_err(dev, "Failed to register CODEC: %d\n", ret);
1639 goto err_pm;
1640 }
1641
1642 return 0;
1643
1644err_pm:
1645 pm_runtime_disable(dev);
1646err_clk:
1647 if (!IS_ERR(pcm512x->sclk))
1648 clk_disable_unprepare(pcm512x->sclk);
1649err:
1650 regulator_bulk_disable(ARRAY_SIZE(pcm512x->supplies),
1651 pcm512x->supplies);
1652 return ret;
1653}
Mark Brown22066222014-03-07 11:44:08 +08001654EXPORT_SYMBOL_GPL(pcm512x_probe);
Mark Brown5a3af122014-02-06 12:03:27 +00001655
Mark Brown22066222014-03-07 11:44:08 +08001656void pcm512x_remove(struct device *dev)
Mark Brown5a3af122014-02-06 12:03:27 +00001657{
1658 struct pcm512x_priv *pcm512x = dev_get_drvdata(dev);
1659
Mark Brown5a3af122014-02-06 12:03:27 +00001660 pm_runtime_disable(dev);
1661 if (!IS_ERR(pcm512x->sclk))
1662 clk_disable_unprepare(pcm512x->sclk);
1663 regulator_bulk_disable(ARRAY_SIZE(pcm512x->supplies),
1664 pcm512x->supplies);
1665}
Mark Brown22066222014-03-07 11:44:08 +08001666EXPORT_SYMBOL_GPL(pcm512x_remove);
Mark Brown5a3af122014-02-06 12:03:27 +00001667
Rafael J. Wysocki641d3342014-12-13 00:42:18 +01001668#ifdef CONFIG_PM
Mark Brown5a3af122014-02-06 12:03:27 +00001669static int pcm512x_suspend(struct device *dev)
1670{
1671 struct pcm512x_priv *pcm512x = dev_get_drvdata(dev);
1672 int ret;
1673
1674 ret = regmap_update_bits(pcm512x->regmap, PCM512x_POWER,
1675 PCM512x_RQPD, PCM512x_RQPD);
1676 if (ret != 0) {
1677 dev_err(dev, "Failed to request power down: %d\n", ret);
1678 return ret;
1679 }
1680
1681 ret = regulator_bulk_disable(ARRAY_SIZE(pcm512x->supplies),
1682 pcm512x->supplies);
1683 if (ret != 0) {
1684 dev_err(dev, "Failed to disable supplies: %d\n", ret);
1685 return ret;
1686 }
1687
1688 if (!IS_ERR(pcm512x->sclk))
1689 clk_disable_unprepare(pcm512x->sclk);
1690
1691 return 0;
1692}
1693
1694static int pcm512x_resume(struct device *dev)
1695{
1696 struct pcm512x_priv *pcm512x = dev_get_drvdata(dev);
1697 int ret;
1698
1699 if (!IS_ERR(pcm512x->sclk)) {
1700 ret = clk_prepare_enable(pcm512x->sclk);
1701 if (ret != 0) {
1702 dev_err(dev, "Failed to enable SCLK: %d\n", ret);
1703 return ret;
1704 }
1705 }
1706
1707 ret = regulator_bulk_enable(ARRAY_SIZE(pcm512x->supplies),
1708 pcm512x->supplies);
1709 if (ret != 0) {
1710 dev_err(dev, "Failed to enable supplies: %d\n", ret);
1711 return ret;
1712 }
1713
1714 regcache_cache_only(pcm512x->regmap, false);
1715 ret = regcache_sync(pcm512x->regmap);
1716 if (ret != 0) {
1717 dev_err(dev, "Failed to sync cache: %d\n", ret);
1718 return ret;
1719 }
1720
1721 ret = regmap_update_bits(pcm512x->regmap, PCM512x_POWER,
1722 PCM512x_RQPD, 0);
1723 if (ret != 0) {
1724 dev_err(dev, "Failed to remove power down: %d\n", ret);
1725 return ret;
1726 }
1727
1728 return 0;
1729}
Sachin Kamatccffbd22014-04-04 11:29:08 +05301730#endif
Mark Brown5a3af122014-02-06 12:03:27 +00001731
Mark Brown22066222014-03-07 11:44:08 +08001732const struct dev_pm_ops pcm512x_pm_ops = {
Mark Brown5a3af122014-02-06 12:03:27 +00001733 SET_RUNTIME_PM_OPS(pcm512x_suspend, pcm512x_resume, NULL)
1734};
Mark Brown22066222014-03-07 11:44:08 +08001735EXPORT_SYMBOL_GPL(pcm512x_pm_ops);
Mark Brown5a3af122014-02-06 12:03:27 +00001736
1737MODULE_DESCRIPTION("ASoC PCM512x codec driver");
Mark Brownda924c32017-09-07 14:22:48 +01001738MODULE_AUTHOR("Mark Brown <broonie@kernel.org>");
Mark Brown5a3af122014-02-06 12:03:27 +00001739MODULE_LICENSE("GPL v2");