blob: 6db6ce3e7bdb9206060cf36715eeaf3228383fa2 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
3 *
4 * Note: This driver is a cleanroom reimplementation based on reverse
5 * engineered documentation written by Carl-Daniel Hailfinger
6 * and Andrew de Quincey. It's neither supported nor endorsed
7 * by NVIDIA Corp. Use at your own risk.
8 *
9 * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
10 * trademarks of NVIDIA Corporation in the United States and other
11 * countries.
12 *
13 * Copyright (C) 2003,4 Manfred Spraul
14 * Copyright (C) 2004 Andrew de Quincey (wol support)
15 * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
16 * IRQ rate fixes, bigendian fixes, cleanups, verification)
17 * Copyright (c) 2004 NVIDIA Corporation
18 *
19 * This program is free software; you can redistribute it and/or modify
20 * it under the terms of the GNU General Public License as published by
21 * the Free Software Foundation; either version 2 of the License, or
22 * (at your option) any later version.
23 *
24 * This program is distributed in the hope that it will be useful,
25 * but WITHOUT ANY WARRANTY; without even the implied warranty of
26 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
27 * GNU General Public License for more details.
28 *
29 * You should have received a copy of the GNU General Public License
30 * along with this program; if not, write to the Free Software
31 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
32 *
33 * Changelog:
34 * 0.01: 05 Oct 2003: First release that compiles without warnings.
35 * 0.02: 05 Oct 2003: Fix bug for nv_drain_tx: do not try to free NULL skbs.
36 * Check all PCI BARs for the register window.
37 * udelay added to mii_rw.
38 * 0.03: 06 Oct 2003: Initialize dev->irq.
39 * 0.04: 07 Oct 2003: Initialize np->lock, reduce handled irqs, add printks.
40 * 0.05: 09 Oct 2003: printk removed again, irq status print tx_timeout.
41 * 0.06: 10 Oct 2003: MAC Address read updated, pff flag generation updated,
42 * irq mask updated
43 * 0.07: 14 Oct 2003: Further irq mask updates.
44 * 0.08: 20 Oct 2003: rx_desc.Length initialization added, nv_alloc_rx refill
45 * added into irq handler, NULL check for drain_ring.
46 * 0.09: 20 Oct 2003: Basic link speed irq implementation. Only handle the
47 * requested interrupt sources.
48 * 0.10: 20 Oct 2003: First cleanup for release.
49 * 0.11: 21 Oct 2003: hexdump for tx added, rx buffer sizes increased.
50 * MAC Address init fix, set_multicast cleanup.
51 * 0.12: 23 Oct 2003: Cleanups for release.
52 * 0.13: 25 Oct 2003: Limit for concurrent tx packets increased to 10.
53 * Set link speed correctly. start rx before starting
54 * tx (nv_start_rx sets the link speed).
55 * 0.14: 25 Oct 2003: Nic dependant irq mask.
56 * 0.15: 08 Nov 2003: fix smp deadlock with set_multicast_list during
57 * open.
58 * 0.16: 15 Nov 2003: include file cleanup for ppc64, rx buffer size
59 * increased to 1628 bytes.
60 * 0.17: 16 Nov 2003: undo rx buffer size increase. Substract 1 from
61 * the tx length.
62 * 0.18: 17 Nov 2003: fix oops due to late initialization of dev_stats
63 * 0.19: 29 Nov 2003: Handle RxNoBuf, detect & handle invalid mac
64 * addresses, really stop rx if already running
65 * in nv_start_rx, clean up a bit.
66 * 0.20: 07 Dec 2003: alloc fixes
67 * 0.21: 12 Jan 2004: additional alloc fix, nic polling fix.
68 * 0.22: 19 Jan 2004: reprogram timer to a sane rate, avoid lockup
69 * on close.
70 * 0.23: 26 Jan 2004: various small cleanups
71 * 0.24: 27 Feb 2004: make driver even less anonymous in backtraces
72 * 0.25: 09 Mar 2004: wol support
73 * 0.26: 03 Jun 2004: netdriver specific annotation, sparse-related fixes
74 * 0.27: 19 Jun 2004: Gigabit support, new descriptor rings,
75 * added CK804/MCP04 device IDs, code fixes
76 * for registers, link status and other minor fixes.
77 * 0.28: 21 Jun 2004: Big cleanup, making driver mostly endian safe
78 * 0.29: 31 Aug 2004: Add backup timer for link change notification.
79 * 0.30: 25 Sep 2004: rx checksum support for nf 250 Gb. Add rx reset
80 * into nv_close, otherwise reenabling for wol can
81 * cause DMA to kfree'd memory.
82 * 0.31: 14 Nov 2004: ethtool support for getting/setting link
83 * capabilities.
Manfred Spraul22c6d142005-04-19 21:17:09 +020084 * 0.32: 16 Apr 2005: RX_ERROR4 handling added.
Manfred Spraul9992d4a2005-06-05 17:36:11 +020085 * 0.33: 16 Mai 2005: Support for MCP51 added.
Linus Torvalds1da177e2005-04-16 15:20:36 -070086 *
87 * Known bugs:
88 * We suspect that on some hardware no TX done interrupts are generated.
89 * This means recovery from netif_stop_queue only happens if the hw timer
90 * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
91 * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
92 * If your hardware reliably generates tx done interrupts, then you can remove
93 * DEV_NEED_TIMERIRQ from the driver_data flags.
94 * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
95 * superfluous timer interrupts from the nic.
96 */
Manfred Spraul9992d4a2005-06-05 17:36:11 +020097#define FORCEDETH_VERSION "0.33"
Linus Torvalds1da177e2005-04-16 15:20:36 -070098#define DRV_NAME "forcedeth"
99
100#include <linux/module.h>
101#include <linux/types.h>
102#include <linux/pci.h>
103#include <linux/interrupt.h>
104#include <linux/netdevice.h>
105#include <linux/etherdevice.h>
106#include <linux/delay.h>
107#include <linux/spinlock.h>
108#include <linux/ethtool.h>
109#include <linux/timer.h>
110#include <linux/skbuff.h>
111#include <linux/mii.h>
112#include <linux/random.h>
113#include <linux/init.h>
Manfred Spraul22c6d142005-04-19 21:17:09 +0200114#include <linux/if_vlan.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115
116#include <asm/irq.h>
117#include <asm/io.h>
118#include <asm/uaccess.h>
119#include <asm/system.h>
120
121#if 0
122#define dprintk printk
123#else
124#define dprintk(x...) do { } while (0)
125#endif
126
127
128/*
129 * Hardware access:
130 */
131
132#define DEV_NEED_LASTPACKET1 0x0001 /* set LASTPACKET1 in tx flags */
133#define DEV_IRQMASK_1 0x0002 /* use NVREG_IRQMASK_WANTED_1 for irq mask */
134#define DEV_IRQMASK_2 0x0004 /* use NVREG_IRQMASK_WANTED_2 for irq mask */
135#define DEV_NEED_TIMERIRQ 0x0008 /* set the timer irq flag in the irq mask */
136#define DEV_NEED_LINKTIMER 0x0010 /* poll link settings. Relies on the timer irq */
137
138enum {
139 NvRegIrqStatus = 0x000,
140#define NVREG_IRQSTAT_MIIEVENT 0x040
141#define NVREG_IRQSTAT_MASK 0x1ff
142 NvRegIrqMask = 0x004,
143#define NVREG_IRQ_RX_ERROR 0x0001
144#define NVREG_IRQ_RX 0x0002
145#define NVREG_IRQ_RX_NOBUF 0x0004
146#define NVREG_IRQ_TX_ERR 0x0008
147#define NVREG_IRQ_TX2 0x0010
148#define NVREG_IRQ_TIMER 0x0020
149#define NVREG_IRQ_LINK 0x0040
150#define NVREG_IRQ_TX1 0x0100
151#define NVREG_IRQMASK_WANTED_1 0x005f
152#define NVREG_IRQMASK_WANTED_2 0x0147
153#define NVREG_IRQ_UNKNOWN (~(NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_TX_ERR|NVREG_IRQ_TX2|NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_TX1))
154
155 NvRegUnknownSetupReg6 = 0x008,
156#define NVREG_UNKSETUP6_VAL 3
157
158/*
159 * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
160 * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
161 */
162 NvRegPollingInterval = 0x00c,
163#define NVREG_POLL_DEFAULT 970
164 NvRegMisc1 = 0x080,
165#define NVREG_MISC1_HD 0x02
166#define NVREG_MISC1_FORCE 0x3b0f3c
167
168 NvRegTransmitterControl = 0x084,
169#define NVREG_XMITCTL_START 0x01
170 NvRegTransmitterStatus = 0x088,
171#define NVREG_XMITSTAT_BUSY 0x01
172
173 NvRegPacketFilterFlags = 0x8c,
174#define NVREG_PFF_ALWAYS 0x7F0008
175#define NVREG_PFF_PROMISC 0x80
176#define NVREG_PFF_MYADDR 0x20
177
178 NvRegOffloadConfig = 0x90,
179#define NVREG_OFFLOAD_HOMEPHY 0x601
180#define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
181 NvRegReceiverControl = 0x094,
182#define NVREG_RCVCTL_START 0x01
183 NvRegReceiverStatus = 0x98,
184#define NVREG_RCVSTAT_BUSY 0x01
185
186 NvRegRandomSeed = 0x9c,
187#define NVREG_RNDSEED_MASK 0x00ff
188#define NVREG_RNDSEED_FORCE 0x7f00
189#define NVREG_RNDSEED_FORCE2 0x2d00
190#define NVREG_RNDSEED_FORCE3 0x7400
191
192 NvRegUnknownSetupReg1 = 0xA0,
193#define NVREG_UNKSETUP1_VAL 0x16070f
194 NvRegUnknownSetupReg2 = 0xA4,
195#define NVREG_UNKSETUP2_VAL 0x16
196 NvRegMacAddrA = 0xA8,
197 NvRegMacAddrB = 0xAC,
198 NvRegMulticastAddrA = 0xB0,
199#define NVREG_MCASTADDRA_FORCE 0x01
200 NvRegMulticastAddrB = 0xB4,
201 NvRegMulticastMaskA = 0xB8,
202 NvRegMulticastMaskB = 0xBC,
203
204 NvRegPhyInterface = 0xC0,
205#define PHY_RGMII 0x10000000
206
207 NvRegTxRingPhysAddr = 0x100,
208 NvRegRxRingPhysAddr = 0x104,
209 NvRegRingSizes = 0x108,
210#define NVREG_RINGSZ_TXSHIFT 0
211#define NVREG_RINGSZ_RXSHIFT 16
212 NvRegUnknownTransmitterReg = 0x10c,
213 NvRegLinkSpeed = 0x110,
214#define NVREG_LINKSPEED_FORCE 0x10000
215#define NVREG_LINKSPEED_10 1000
216#define NVREG_LINKSPEED_100 100
217#define NVREG_LINKSPEED_1000 50
218#define NVREG_LINKSPEED_MASK (0xFFF)
219 NvRegUnknownSetupReg5 = 0x130,
220#define NVREG_UNKSETUP5_BIT31 (1<<31)
221 NvRegUnknownSetupReg3 = 0x13c,
222#define NVREG_UNKSETUP3_VAL1 0x200010
223 NvRegTxRxControl = 0x144,
224#define NVREG_TXRXCTL_KICK 0x0001
225#define NVREG_TXRXCTL_BIT1 0x0002
226#define NVREG_TXRXCTL_BIT2 0x0004
227#define NVREG_TXRXCTL_IDLE 0x0008
228#define NVREG_TXRXCTL_RESET 0x0010
229#define NVREG_TXRXCTL_RXCHECK 0x0400
230 NvRegMIIStatus = 0x180,
231#define NVREG_MIISTAT_ERROR 0x0001
232#define NVREG_MIISTAT_LINKCHANGE 0x0008
233#define NVREG_MIISTAT_MASK 0x000f
234#define NVREG_MIISTAT_MASK2 0x000f
235 NvRegUnknownSetupReg4 = 0x184,
236#define NVREG_UNKSETUP4_VAL 8
237
238 NvRegAdapterControl = 0x188,
239#define NVREG_ADAPTCTL_START 0x02
240#define NVREG_ADAPTCTL_LINKUP 0x04
241#define NVREG_ADAPTCTL_PHYVALID 0x40000
242#define NVREG_ADAPTCTL_RUNNING 0x100000
243#define NVREG_ADAPTCTL_PHYSHIFT 24
244 NvRegMIISpeed = 0x18c,
245#define NVREG_MIISPEED_BIT8 (1<<8)
246#define NVREG_MIIDELAY 5
247 NvRegMIIControl = 0x190,
248#define NVREG_MIICTL_INUSE 0x08000
249#define NVREG_MIICTL_WRITE 0x00400
250#define NVREG_MIICTL_ADDRSHIFT 5
251 NvRegMIIData = 0x194,
252 NvRegWakeUpFlags = 0x200,
253#define NVREG_WAKEUPFLAGS_VAL 0x7770
254#define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
255#define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
256#define NVREG_WAKEUPFLAGS_D3SHIFT 12
257#define NVREG_WAKEUPFLAGS_D2SHIFT 8
258#define NVREG_WAKEUPFLAGS_D1SHIFT 4
259#define NVREG_WAKEUPFLAGS_D0SHIFT 0
260#define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
261#define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
262#define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
263#define NVREG_WAKEUPFLAGS_ENABLE 0x1111
264
265 NvRegPatternCRC = 0x204,
266 NvRegPatternMask = 0x208,
267 NvRegPowerCap = 0x268,
268#define NVREG_POWERCAP_D3SUPP (1<<30)
269#define NVREG_POWERCAP_D2SUPP (1<<26)
270#define NVREG_POWERCAP_D1SUPP (1<<25)
271 NvRegPowerState = 0x26c,
272#define NVREG_POWERSTATE_POWEREDUP 0x8000
273#define NVREG_POWERSTATE_VALID 0x0100
274#define NVREG_POWERSTATE_MASK 0x0003
275#define NVREG_POWERSTATE_D0 0x0000
276#define NVREG_POWERSTATE_D1 0x0001
277#define NVREG_POWERSTATE_D2 0x0002
278#define NVREG_POWERSTATE_D3 0x0003
279};
280
281/* Big endian: should work, but is untested */
282struct ring_desc {
283 u32 PacketBuffer;
284 u32 FlagLen;
285};
286
287#define FLAG_MASK_V1 0xffff0000
288#define FLAG_MASK_V2 0xffffc000
289#define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
290#define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
291
292#define NV_TX_LASTPACKET (1<<16)
293#define NV_TX_RETRYERROR (1<<19)
294#define NV_TX_LASTPACKET1 (1<<24)
295#define NV_TX_DEFERRED (1<<26)
296#define NV_TX_CARRIERLOST (1<<27)
297#define NV_TX_LATECOLLISION (1<<28)
298#define NV_TX_UNDERFLOW (1<<29)
299#define NV_TX_ERROR (1<<30)
300#define NV_TX_VALID (1<<31)
301
302#define NV_TX2_LASTPACKET (1<<29)
303#define NV_TX2_RETRYERROR (1<<18)
304#define NV_TX2_LASTPACKET1 (1<<23)
305#define NV_TX2_DEFERRED (1<<25)
306#define NV_TX2_CARRIERLOST (1<<26)
307#define NV_TX2_LATECOLLISION (1<<27)
308#define NV_TX2_UNDERFLOW (1<<28)
309/* error and valid are the same for both */
310#define NV_TX2_ERROR (1<<30)
311#define NV_TX2_VALID (1<<31)
312
313#define NV_RX_DESCRIPTORVALID (1<<16)
314#define NV_RX_MISSEDFRAME (1<<17)
315#define NV_RX_SUBSTRACT1 (1<<18)
316#define NV_RX_ERROR1 (1<<23)
317#define NV_RX_ERROR2 (1<<24)
318#define NV_RX_ERROR3 (1<<25)
319#define NV_RX_ERROR4 (1<<26)
320#define NV_RX_CRCERR (1<<27)
321#define NV_RX_OVERFLOW (1<<28)
322#define NV_RX_FRAMINGERR (1<<29)
323#define NV_RX_ERROR (1<<30)
324#define NV_RX_AVAIL (1<<31)
325
326#define NV_RX2_CHECKSUMMASK (0x1C000000)
327#define NV_RX2_CHECKSUMOK1 (0x10000000)
328#define NV_RX2_CHECKSUMOK2 (0x14000000)
329#define NV_RX2_CHECKSUMOK3 (0x18000000)
330#define NV_RX2_DESCRIPTORVALID (1<<29)
331#define NV_RX2_SUBSTRACT1 (1<<25)
332#define NV_RX2_ERROR1 (1<<18)
333#define NV_RX2_ERROR2 (1<<19)
334#define NV_RX2_ERROR3 (1<<20)
335#define NV_RX2_ERROR4 (1<<21)
336#define NV_RX2_CRCERR (1<<22)
337#define NV_RX2_OVERFLOW (1<<23)
338#define NV_RX2_FRAMINGERR (1<<24)
339/* error and avail are the same for both */
340#define NV_RX2_ERROR (1<<30)
341#define NV_RX2_AVAIL (1<<31)
342
343/* Miscelaneous hardware related defines: */
344#define NV_PCI_REGSZ 0x270
345
346/* various timeout delays: all in usec */
347#define NV_TXRX_RESET_DELAY 4
348#define NV_TXSTOP_DELAY1 10
349#define NV_TXSTOP_DELAY1MAX 500000
350#define NV_TXSTOP_DELAY2 100
351#define NV_RXSTOP_DELAY1 10
352#define NV_RXSTOP_DELAY1MAX 500000
353#define NV_RXSTOP_DELAY2 100
354#define NV_SETUP5_DELAY 5
355#define NV_SETUP5_DELAYMAX 50000
356#define NV_POWERUP_DELAY 5
357#define NV_POWERUP_DELAYMAX 5000
358#define NV_MIIBUSY_DELAY 50
359#define NV_MIIPHY_DELAY 10
360#define NV_MIIPHY_DELAYMAX 10000
361
362#define NV_WAKEUPPATTERNS 5
363#define NV_WAKEUPMASKENTRIES 4
364
365/* General driver defaults */
366#define NV_WATCHDOG_TIMEO (5*HZ)
367
368#define RX_RING 128
369#define TX_RING 64
370/*
371 * If your nic mysteriously hangs then try to reduce the limits
372 * to 1/0: It might be required to set NV_TX_LASTPACKET in the
373 * last valid ring entry. But this would be impossible to
374 * implement - probably a disassembly error.
375 */
376#define TX_LIMIT_STOP 63
377#define TX_LIMIT_START 62
378
379/* rx/tx mac addr + type + vlan + align + slack*/
380#define RX_NIC_BUFSIZE (ETH_DATA_LEN + 64)
381/* even more slack */
382#define RX_ALLOC_BUFSIZE (ETH_DATA_LEN + 128)
383
384#define OOM_REFILL (1+HZ/20)
385#define POLL_WAIT (1+HZ/100)
386#define LINK_TIMEOUT (3*HZ)
387
388/*
389 * desc_ver values:
390 * This field has two purposes:
391 * - Newer nics uses a different ring layout. The layout is selected by
392 * comparing np->desc_ver with DESC_VER_xy.
393 * - It contains bits that are forced on when writing to NvRegTxRxControl.
394 */
395#define DESC_VER_1 0x0
396#define DESC_VER_2 (0x02100|NVREG_TXRXCTL_RXCHECK)
397
398/* PHY defines */
399#define PHY_OUI_MARVELL 0x5043
400#define PHY_OUI_CICADA 0x03f1
401#define PHYID1_OUI_MASK 0x03ff
402#define PHYID1_OUI_SHFT 6
403#define PHYID2_OUI_MASK 0xfc00
404#define PHYID2_OUI_SHFT 10
405#define PHY_INIT1 0x0f000
406#define PHY_INIT2 0x0e00
407#define PHY_INIT3 0x01000
408#define PHY_INIT4 0x0200
409#define PHY_INIT5 0x0004
410#define PHY_INIT6 0x02000
411#define PHY_GIGABIT 0x0100
412
413#define PHY_TIMEOUT 0x1
414#define PHY_ERROR 0x2
415
416#define PHY_100 0x1
417#define PHY_1000 0x2
418#define PHY_HALF 0x100
419
420/* FIXME: MII defines that should be added to <linux/mii.h> */
421#define MII_1000BT_CR 0x09
422#define MII_1000BT_SR 0x0a
423#define ADVERTISE_1000FULL 0x0200
424#define ADVERTISE_1000HALF 0x0100
425#define LPA_1000FULL 0x0800
426#define LPA_1000HALF 0x0400
427
428
429/*
430 * SMP locking:
431 * All hardware access under dev->priv->lock, except the performance
432 * critical parts:
433 * - rx is (pseudo-) lockless: it relies on the single-threading provided
434 * by the arch code for interrupts.
435 * - tx setup is lockless: it relies on dev->xmit_lock. Actual submission
436 * needs dev->priv->lock :-(
437 * - set_multicast_list: preparation lockless, relies on dev->xmit_lock.
438 */
439
440/* in dev: base, irq */
441struct fe_priv {
442 spinlock_t lock;
443
444 /* General data:
445 * Locking: spin_lock(&np->lock); */
446 struct net_device_stats stats;
447 int in_shutdown;
448 u32 linkspeed;
449 int duplex;
450 int autoneg;
451 int fixed_mode;
452 int phyaddr;
453 int wolenabled;
454 unsigned int phy_oui;
455 u16 gigabit;
456
457 /* General data: RO fields */
458 dma_addr_t ring_addr;
459 struct pci_dev *pci_dev;
460 u32 orig_mac[2];
461 u32 irqmask;
462 u32 desc_ver;
463
464 void __iomem *base;
465
466 /* rx specific fields.
467 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
468 */
469 struct ring_desc *rx_ring;
470 unsigned int cur_rx, refill_rx;
471 struct sk_buff *rx_skbuff[RX_RING];
472 dma_addr_t rx_dma[RX_RING];
473 unsigned int rx_buf_sz;
474 struct timer_list oom_kick;
475 struct timer_list nic_poll;
476
477 /* media detection workaround.
478 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
479 */
480 int need_linktimer;
481 unsigned long link_timeout;
482 /*
483 * tx specific fields.
484 */
485 struct ring_desc *tx_ring;
486 unsigned int next_tx, nic_tx;
487 struct sk_buff *tx_skbuff[TX_RING];
488 dma_addr_t tx_dma[TX_RING];
489 u32 tx_flags;
490};
491
492/*
493 * Maximum number of loops until we assume that a bit in the irq mask
494 * is stuck. Overridable with module param.
495 */
496static int max_interrupt_work = 5;
497
498static inline struct fe_priv *get_nvpriv(struct net_device *dev)
499{
500 return netdev_priv(dev);
501}
502
503static inline u8 __iomem *get_hwbase(struct net_device *dev)
504{
505 return get_nvpriv(dev)->base;
506}
507
508static inline void pci_push(u8 __iomem *base)
509{
510 /* force out pending posted writes */
511 readl(base);
512}
513
514static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
515{
516 return le32_to_cpu(prd->FlagLen)
517 & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
518}
519
520static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
521 int delay, int delaymax, const char *msg)
522{
523 u8 __iomem *base = get_hwbase(dev);
524
525 pci_push(base);
526 do {
527 udelay(delay);
528 delaymax -= delay;
529 if (delaymax < 0) {
530 if (msg)
531 printk(msg);
532 return 1;
533 }
534 } while ((readl(base + offset) & mask) != target);
535 return 0;
536}
537
538#define MII_READ (-1)
539/* mii_rw: read/write a register on the PHY.
540 *
541 * Caller must guarantee serialization
542 */
543static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
544{
545 u8 __iomem *base = get_hwbase(dev);
546 u32 reg;
547 int retval;
548
549 writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
550
551 reg = readl(base + NvRegMIIControl);
552 if (reg & NVREG_MIICTL_INUSE) {
553 writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
554 udelay(NV_MIIBUSY_DELAY);
555 }
556
557 reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
558 if (value != MII_READ) {
559 writel(value, base + NvRegMIIData);
560 reg |= NVREG_MIICTL_WRITE;
561 }
562 writel(reg, base + NvRegMIIControl);
563
564 if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
565 NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX, NULL)) {
566 dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d timed out.\n",
567 dev->name, miireg, addr);
568 retval = -1;
569 } else if (value != MII_READ) {
570 /* it was a write operation - fewer failures are detectable */
571 dprintk(KERN_DEBUG "%s: mii_rw wrote 0x%x to reg %d at PHY %d\n",
572 dev->name, value, miireg, addr);
573 retval = 0;
574 } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
575 dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d failed.\n",
576 dev->name, miireg, addr);
577 retval = -1;
578 } else {
579 retval = readl(base + NvRegMIIData);
580 dprintk(KERN_DEBUG "%s: mii_rw read from reg %d at PHY %d: 0x%x.\n",
581 dev->name, miireg, addr, retval);
582 }
583
584 return retval;
585}
586
587static int phy_reset(struct net_device *dev)
588{
589 struct fe_priv *np = get_nvpriv(dev);
590 u32 miicontrol;
591 unsigned int tries = 0;
592
593 miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
594 miicontrol |= BMCR_RESET;
595 if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol)) {
596 return -1;
597 }
598
599 /* wait for 500ms */
600 msleep(500);
601
602 /* must wait till reset is deasserted */
603 while (miicontrol & BMCR_RESET) {
604 msleep(10);
605 miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
606 /* FIXME: 100 tries seem excessive */
607 if (tries++ > 100)
608 return -1;
609 }
610 return 0;
611}
612
613static int phy_init(struct net_device *dev)
614{
615 struct fe_priv *np = get_nvpriv(dev);
616 u8 __iomem *base = get_hwbase(dev);
617 u32 phyinterface, phy_reserved, mii_status, mii_control, mii_control_1000,reg;
618
619 /* set advertise register */
620 reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
621 reg |= (ADVERTISE_10HALF|ADVERTISE_10FULL|ADVERTISE_100HALF|ADVERTISE_100FULL|0x800|0x400);
622 if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
623 printk(KERN_INFO "%s: phy write to advertise failed.\n", pci_name(np->pci_dev));
624 return PHY_ERROR;
625 }
626
627 /* get phy interface type */
628 phyinterface = readl(base + NvRegPhyInterface);
629
630 /* see if gigabit phy */
631 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
632 if (mii_status & PHY_GIGABIT) {
633 np->gigabit = PHY_GIGABIT;
634 mii_control_1000 = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
635 mii_control_1000 &= ~ADVERTISE_1000HALF;
636 if (phyinterface & PHY_RGMII)
637 mii_control_1000 |= ADVERTISE_1000FULL;
638 else
639 mii_control_1000 &= ~ADVERTISE_1000FULL;
640
641 if (mii_rw(dev, np->phyaddr, MII_1000BT_CR, mii_control_1000)) {
642 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
643 return PHY_ERROR;
644 }
645 }
646 else
647 np->gigabit = 0;
648
649 /* reset the phy */
650 if (phy_reset(dev)) {
651 printk(KERN_INFO "%s: phy reset failed\n", pci_name(np->pci_dev));
652 return PHY_ERROR;
653 }
654
655 /* phy vendor specific configuration */
656 if ((np->phy_oui == PHY_OUI_CICADA) && (phyinterface & PHY_RGMII) ) {
657 phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
658 phy_reserved &= ~(PHY_INIT1 | PHY_INIT2);
659 phy_reserved |= (PHY_INIT3 | PHY_INIT4);
660 if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved)) {
661 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
662 return PHY_ERROR;
663 }
664 phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
665 phy_reserved |= PHY_INIT5;
666 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved)) {
667 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
668 return PHY_ERROR;
669 }
670 }
671 if (np->phy_oui == PHY_OUI_CICADA) {
672 phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
673 phy_reserved |= PHY_INIT6;
674 if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved)) {
675 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
676 return PHY_ERROR;
677 }
678 }
679
680 /* restart auto negotiation */
681 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
682 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
683 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
684 return PHY_ERROR;
685 }
686
687 return 0;
688}
689
690static void nv_start_rx(struct net_device *dev)
691{
692 struct fe_priv *np = get_nvpriv(dev);
693 u8 __iomem *base = get_hwbase(dev);
694
695 dprintk(KERN_DEBUG "%s: nv_start_rx\n", dev->name);
696 /* Already running? Stop it. */
697 if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
698 writel(0, base + NvRegReceiverControl);
699 pci_push(base);
700 }
701 writel(np->linkspeed, base + NvRegLinkSpeed);
702 pci_push(base);
703 writel(NVREG_RCVCTL_START, base + NvRegReceiverControl);
704 dprintk(KERN_DEBUG "%s: nv_start_rx to duplex %d, speed 0x%08x.\n",
705 dev->name, np->duplex, np->linkspeed);
706 pci_push(base);
707}
708
709static void nv_stop_rx(struct net_device *dev)
710{
711 u8 __iomem *base = get_hwbase(dev);
712
713 dprintk(KERN_DEBUG "%s: nv_stop_rx\n", dev->name);
714 writel(0, base + NvRegReceiverControl);
715 reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
716 NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX,
717 KERN_INFO "nv_stop_rx: ReceiverStatus remained busy");
718
719 udelay(NV_RXSTOP_DELAY2);
720 writel(0, base + NvRegLinkSpeed);
721}
722
723static void nv_start_tx(struct net_device *dev)
724{
725 u8 __iomem *base = get_hwbase(dev);
726
727 dprintk(KERN_DEBUG "%s: nv_start_tx\n", dev->name);
728 writel(NVREG_XMITCTL_START, base + NvRegTransmitterControl);
729 pci_push(base);
730}
731
732static void nv_stop_tx(struct net_device *dev)
733{
734 u8 __iomem *base = get_hwbase(dev);
735
736 dprintk(KERN_DEBUG "%s: nv_stop_tx\n", dev->name);
737 writel(0, base + NvRegTransmitterControl);
738 reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
739 NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX,
740 KERN_INFO "nv_stop_tx: TransmitterStatus remained busy");
741
742 udelay(NV_TXSTOP_DELAY2);
743 writel(0, base + NvRegUnknownTransmitterReg);
744}
745
746static void nv_txrx_reset(struct net_device *dev)
747{
748 struct fe_priv *np = get_nvpriv(dev);
749 u8 __iomem *base = get_hwbase(dev);
750
751 dprintk(KERN_DEBUG "%s: nv_txrx_reset\n", dev->name);
752 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->desc_ver, base + NvRegTxRxControl);
753 pci_push(base);
754 udelay(NV_TXRX_RESET_DELAY);
755 writel(NVREG_TXRXCTL_BIT2 | np->desc_ver, base + NvRegTxRxControl);
756 pci_push(base);
757}
758
759/*
760 * nv_get_stats: dev->get_stats function
761 * Get latest stats value from the nic.
762 * Called with read_lock(&dev_base_lock) held for read -
763 * only synchronized against unregister_netdevice.
764 */
765static struct net_device_stats *nv_get_stats(struct net_device *dev)
766{
767 struct fe_priv *np = get_nvpriv(dev);
768
769 /* It seems that the nic always generates interrupts and doesn't
770 * accumulate errors internally. Thus the current values in np->stats
771 * are already up to date.
772 */
773 return &np->stats;
774}
775
776/*
777 * nv_alloc_rx: fill rx ring entries.
778 * Return 1 if the allocations for the skbs failed and the
779 * rx engine is without Available descriptors
780 */
781static int nv_alloc_rx(struct net_device *dev)
782{
783 struct fe_priv *np = get_nvpriv(dev);
784 unsigned int refill_rx = np->refill_rx;
785 int nr;
786
787 while (np->cur_rx != refill_rx) {
788 struct sk_buff *skb;
789
790 nr = refill_rx % RX_RING;
791 if (np->rx_skbuff[nr] == NULL) {
792
793 skb = dev_alloc_skb(RX_ALLOC_BUFSIZE);
794 if (!skb)
795 break;
796
797 skb->dev = dev;
798 np->rx_skbuff[nr] = skb;
799 } else {
800 skb = np->rx_skbuff[nr];
801 }
802 np->rx_dma[nr] = pci_map_single(np->pci_dev, skb->data, skb->len,
803 PCI_DMA_FROMDEVICE);
804 np->rx_ring[nr].PacketBuffer = cpu_to_le32(np->rx_dma[nr]);
805 wmb();
806 np->rx_ring[nr].FlagLen = cpu_to_le32(RX_NIC_BUFSIZE | NV_RX_AVAIL);
807 dprintk(KERN_DEBUG "%s: nv_alloc_rx: Packet %d marked as Available\n",
808 dev->name, refill_rx);
809 refill_rx++;
810 }
811 np->refill_rx = refill_rx;
812 if (np->cur_rx - refill_rx == RX_RING)
813 return 1;
814 return 0;
815}
816
817static void nv_do_rx_refill(unsigned long data)
818{
819 struct net_device *dev = (struct net_device *) data;
820 struct fe_priv *np = get_nvpriv(dev);
821
822 disable_irq(dev->irq);
823 if (nv_alloc_rx(dev)) {
824 spin_lock(&np->lock);
825 if (!np->in_shutdown)
826 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
827 spin_unlock(&np->lock);
828 }
829 enable_irq(dev->irq);
830}
831
832static int nv_init_ring(struct net_device *dev)
833{
834 struct fe_priv *np = get_nvpriv(dev);
835 int i;
836
837 np->next_tx = np->nic_tx = 0;
838 for (i = 0; i < TX_RING; i++)
839 np->tx_ring[i].FlagLen = 0;
840
841 np->cur_rx = RX_RING;
842 np->refill_rx = 0;
843 for (i = 0; i < RX_RING; i++)
844 np->rx_ring[i].FlagLen = 0;
845 return nv_alloc_rx(dev);
846}
847
848static void nv_drain_tx(struct net_device *dev)
849{
850 struct fe_priv *np = get_nvpriv(dev);
851 int i;
852 for (i = 0; i < TX_RING; i++) {
853 np->tx_ring[i].FlagLen = 0;
854 if (np->tx_skbuff[i]) {
855 pci_unmap_single(np->pci_dev, np->tx_dma[i],
856 np->tx_skbuff[i]->len,
857 PCI_DMA_TODEVICE);
858 dev_kfree_skb(np->tx_skbuff[i]);
859 np->tx_skbuff[i] = NULL;
860 np->stats.tx_dropped++;
861 }
862 }
863}
864
865static void nv_drain_rx(struct net_device *dev)
866{
867 struct fe_priv *np = get_nvpriv(dev);
868 int i;
869 for (i = 0; i < RX_RING; i++) {
870 np->rx_ring[i].FlagLen = 0;
871 wmb();
872 if (np->rx_skbuff[i]) {
873 pci_unmap_single(np->pci_dev, np->rx_dma[i],
874 np->rx_skbuff[i]->len,
875 PCI_DMA_FROMDEVICE);
876 dev_kfree_skb(np->rx_skbuff[i]);
877 np->rx_skbuff[i] = NULL;
878 }
879 }
880}
881
882static void drain_ring(struct net_device *dev)
883{
884 nv_drain_tx(dev);
885 nv_drain_rx(dev);
886}
887
888/*
889 * nv_start_xmit: dev->hard_start_xmit function
890 * Called with dev->xmit_lock held.
891 */
892static int nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
893{
894 struct fe_priv *np = get_nvpriv(dev);
895 int nr = np->next_tx % TX_RING;
896
897 np->tx_skbuff[nr] = skb;
898 np->tx_dma[nr] = pci_map_single(np->pci_dev, skb->data,skb->len,
899 PCI_DMA_TODEVICE);
900
901 np->tx_ring[nr].PacketBuffer = cpu_to_le32(np->tx_dma[nr]);
902
903 spin_lock_irq(&np->lock);
904 wmb();
905 np->tx_ring[nr].FlagLen = cpu_to_le32( (skb->len-1) | np->tx_flags );
906 dprintk(KERN_DEBUG "%s: nv_start_xmit: packet packet %d queued for transmission.\n",
907 dev->name, np->next_tx);
908 {
909 int j;
910 for (j=0; j<64; j++) {
911 if ((j%16) == 0)
912 dprintk("\n%03x:", j);
913 dprintk(" %02x", ((unsigned char*)skb->data)[j]);
914 }
915 dprintk("\n");
916 }
917
918 np->next_tx++;
919
920 dev->trans_start = jiffies;
921 if (np->next_tx - np->nic_tx >= TX_LIMIT_STOP)
922 netif_stop_queue(dev);
923 spin_unlock_irq(&np->lock);
924 writel(NVREG_TXRXCTL_KICK|np->desc_ver, get_hwbase(dev) + NvRegTxRxControl);
925 pci_push(get_hwbase(dev));
926 return 0;
927}
928
929/*
930 * nv_tx_done: check for completed packets, release the skbs.
931 *
932 * Caller must own np->lock.
933 */
934static void nv_tx_done(struct net_device *dev)
935{
936 struct fe_priv *np = get_nvpriv(dev);
937 u32 Flags;
938 int i;
939
940 while (np->nic_tx != np->next_tx) {
941 i = np->nic_tx % TX_RING;
942
943 Flags = le32_to_cpu(np->tx_ring[i].FlagLen);
944
945 dprintk(KERN_DEBUG "%s: nv_tx_done: looking at packet %d, Flags 0x%x.\n",
946 dev->name, np->nic_tx, Flags);
947 if (Flags & NV_TX_VALID)
948 break;
949 if (np->desc_ver == DESC_VER_1) {
950 if (Flags & (NV_TX_RETRYERROR|NV_TX_CARRIERLOST|NV_TX_LATECOLLISION|
951 NV_TX_UNDERFLOW|NV_TX_ERROR)) {
952 if (Flags & NV_TX_UNDERFLOW)
953 np->stats.tx_fifo_errors++;
954 if (Flags & NV_TX_CARRIERLOST)
955 np->stats.tx_carrier_errors++;
956 np->stats.tx_errors++;
957 } else {
958 np->stats.tx_packets++;
959 np->stats.tx_bytes += np->tx_skbuff[i]->len;
960 }
961 } else {
962 if (Flags & (NV_TX2_RETRYERROR|NV_TX2_CARRIERLOST|NV_TX2_LATECOLLISION|
963 NV_TX2_UNDERFLOW|NV_TX2_ERROR)) {
964 if (Flags & NV_TX2_UNDERFLOW)
965 np->stats.tx_fifo_errors++;
966 if (Flags & NV_TX2_CARRIERLOST)
967 np->stats.tx_carrier_errors++;
968 np->stats.tx_errors++;
969 } else {
970 np->stats.tx_packets++;
971 np->stats.tx_bytes += np->tx_skbuff[i]->len;
972 }
973 }
974 pci_unmap_single(np->pci_dev, np->tx_dma[i],
975 np->tx_skbuff[i]->len,
976 PCI_DMA_TODEVICE);
977 dev_kfree_skb_irq(np->tx_skbuff[i]);
978 np->tx_skbuff[i] = NULL;
979 np->nic_tx++;
980 }
981 if (np->next_tx - np->nic_tx < TX_LIMIT_START)
982 netif_wake_queue(dev);
983}
984
985/*
986 * nv_tx_timeout: dev->tx_timeout function
987 * Called with dev->xmit_lock held.
988 */
989static void nv_tx_timeout(struct net_device *dev)
990{
991 struct fe_priv *np = get_nvpriv(dev);
992 u8 __iomem *base = get_hwbase(dev);
993
994 dprintk(KERN_DEBUG "%s: Got tx_timeout. irq: %08x\n", dev->name,
995 readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK);
996
997 spin_lock_irq(&np->lock);
998
999 /* 1) stop tx engine */
1000 nv_stop_tx(dev);
1001
1002 /* 2) check that the packets were not sent already: */
1003 nv_tx_done(dev);
1004
1005 /* 3) if there are dead entries: clear everything */
1006 if (np->next_tx != np->nic_tx) {
1007 printk(KERN_DEBUG "%s: tx_timeout: dead entries!\n", dev->name);
1008 nv_drain_tx(dev);
1009 np->next_tx = np->nic_tx = 0;
1010 writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
1011 netif_wake_queue(dev);
1012 }
1013
1014 /* 4) restart tx engine */
1015 nv_start_tx(dev);
1016 spin_unlock_irq(&np->lock);
1017}
1018
Manfred Spraul22c6d142005-04-19 21:17:09 +02001019/*
1020 * Called when the nic notices a mismatch between the actual data len on the
1021 * wire and the len indicated in the 802 header
1022 */
1023static int nv_getlen(struct net_device *dev, void *packet, int datalen)
1024{
1025 int hdrlen; /* length of the 802 header */
1026 int protolen; /* length as stored in the proto field */
1027
1028 /* 1) calculate len according to header */
1029 if ( ((struct vlan_ethhdr *)packet)->h_vlan_proto == __constant_htons(ETH_P_8021Q)) {
1030 protolen = ntohs( ((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto );
1031 hdrlen = VLAN_HLEN;
1032 } else {
1033 protolen = ntohs( ((struct ethhdr *)packet)->h_proto);
1034 hdrlen = ETH_HLEN;
1035 }
1036 dprintk(KERN_DEBUG "%s: nv_getlen: datalen %d, protolen %d, hdrlen %d\n",
1037 dev->name, datalen, protolen, hdrlen);
1038 if (protolen > ETH_DATA_LEN)
1039 return datalen; /* Value in proto field not a len, no checks possible */
1040
1041 protolen += hdrlen;
1042 /* consistency checks: */
1043 if (datalen > ETH_ZLEN) {
1044 if (datalen >= protolen) {
1045 /* more data on wire than in 802 header, trim of
1046 * additional data.
1047 */
1048 dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
1049 dev->name, protolen);
1050 return protolen;
1051 } else {
1052 /* less data on wire than mentioned in header.
1053 * Discard the packet.
1054 */
1055 dprintk(KERN_DEBUG "%s: nv_getlen: discarding long packet.\n",
1056 dev->name);
1057 return -1;
1058 }
1059 } else {
1060 /* short packet. Accept only if 802 values are also short */
1061 if (protolen > ETH_ZLEN) {
1062 dprintk(KERN_DEBUG "%s: nv_getlen: discarding short packet.\n",
1063 dev->name);
1064 return -1;
1065 }
1066 dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
1067 dev->name, datalen);
1068 return datalen;
1069 }
1070}
1071
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072static void nv_rx_process(struct net_device *dev)
1073{
1074 struct fe_priv *np = get_nvpriv(dev);
1075 u32 Flags;
1076
1077 for (;;) {
1078 struct sk_buff *skb;
1079 int len;
1080 int i;
1081 if (np->cur_rx - np->refill_rx >= RX_RING)
1082 break; /* we scanned the whole ring - do not continue */
1083
1084 i = np->cur_rx % RX_RING;
1085 Flags = le32_to_cpu(np->rx_ring[i].FlagLen);
1086 len = nv_descr_getlength(&np->rx_ring[i], np->desc_ver);
1087
1088 dprintk(KERN_DEBUG "%s: nv_rx_process: looking at packet %d, Flags 0x%x.\n",
1089 dev->name, np->cur_rx, Flags);
1090
1091 if (Flags & NV_RX_AVAIL)
1092 break; /* still owned by hardware, */
1093
1094 /*
1095 * the packet is for us - immediately tear down the pci mapping.
1096 * TODO: check if a prefetch of the first cacheline improves
1097 * the performance.
1098 */
1099 pci_unmap_single(np->pci_dev, np->rx_dma[i],
1100 np->rx_skbuff[i]->len,
1101 PCI_DMA_FROMDEVICE);
1102
1103 {
1104 int j;
1105 dprintk(KERN_DEBUG "Dumping packet (flags 0x%x).",Flags);
1106 for (j=0; j<64; j++) {
1107 if ((j%16) == 0)
1108 dprintk("\n%03x:", j);
1109 dprintk(" %02x", ((unsigned char*)np->rx_skbuff[i]->data)[j]);
1110 }
1111 dprintk("\n");
1112 }
1113 /* look at what we actually got: */
1114 if (np->desc_ver == DESC_VER_1) {
1115 if (!(Flags & NV_RX_DESCRIPTORVALID))
1116 goto next_pkt;
1117
1118 if (Flags & NV_RX_MISSEDFRAME) {
1119 np->stats.rx_missed_errors++;
1120 np->stats.rx_errors++;
1121 goto next_pkt;
1122 }
Manfred Spraul22c6d142005-04-19 21:17:09 +02001123 if (Flags & (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124 np->stats.rx_errors++;
1125 goto next_pkt;
1126 }
1127 if (Flags & NV_RX_CRCERR) {
1128 np->stats.rx_crc_errors++;
1129 np->stats.rx_errors++;
1130 goto next_pkt;
1131 }
1132 if (Flags & NV_RX_OVERFLOW) {
1133 np->stats.rx_over_errors++;
1134 np->stats.rx_errors++;
1135 goto next_pkt;
1136 }
Manfred Spraul22c6d142005-04-19 21:17:09 +02001137 if (Flags & NV_RX_ERROR4) {
1138 len = nv_getlen(dev, np->rx_skbuff[i]->data, len);
1139 if (len < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140 np->stats.rx_errors++;
1141 goto next_pkt;
1142 }
1143 }
Manfred Spraul22c6d142005-04-19 21:17:09 +02001144 /* framing errors are soft errors. */
1145 if (Flags & NV_RX_FRAMINGERR) {
1146 if (Flags & NV_RX_SUBSTRACT1) {
1147 len--;
1148 }
1149 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150 } else {
1151 if (!(Flags & NV_RX2_DESCRIPTORVALID))
1152 goto next_pkt;
1153
Manfred Spraul22c6d142005-04-19 21:17:09 +02001154 if (Flags & (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155 np->stats.rx_errors++;
1156 goto next_pkt;
1157 }
1158 if (Flags & NV_RX2_CRCERR) {
1159 np->stats.rx_crc_errors++;
1160 np->stats.rx_errors++;
1161 goto next_pkt;
1162 }
1163 if (Flags & NV_RX2_OVERFLOW) {
1164 np->stats.rx_over_errors++;
1165 np->stats.rx_errors++;
1166 goto next_pkt;
1167 }
Manfred Spraul22c6d142005-04-19 21:17:09 +02001168 if (Flags & NV_RX2_ERROR4) {
1169 len = nv_getlen(dev, np->rx_skbuff[i]->data, len);
1170 if (len < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171 np->stats.rx_errors++;
1172 goto next_pkt;
1173 }
1174 }
Manfred Spraul22c6d142005-04-19 21:17:09 +02001175 /* framing errors are soft errors */
1176 if (Flags & NV_RX2_FRAMINGERR) {
1177 if (Flags & NV_RX2_SUBSTRACT1) {
1178 len--;
1179 }
1180 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181 Flags &= NV_RX2_CHECKSUMMASK;
1182 if (Flags == NV_RX2_CHECKSUMOK1 ||
1183 Flags == NV_RX2_CHECKSUMOK2 ||
1184 Flags == NV_RX2_CHECKSUMOK3) {
1185 dprintk(KERN_DEBUG "%s: hw checksum hit!.\n", dev->name);
1186 np->rx_skbuff[i]->ip_summed = CHECKSUM_UNNECESSARY;
1187 } else {
1188 dprintk(KERN_DEBUG "%s: hwchecksum miss!.\n", dev->name);
1189 }
1190 }
1191 /* got a valid packet - forward it to the network core */
1192 skb = np->rx_skbuff[i];
1193 np->rx_skbuff[i] = NULL;
1194
1195 skb_put(skb, len);
1196 skb->protocol = eth_type_trans(skb, dev);
1197 dprintk(KERN_DEBUG "%s: nv_rx_process: packet %d with %d bytes, proto %d accepted.\n",
1198 dev->name, np->cur_rx, len, skb->protocol);
1199 netif_rx(skb);
1200 dev->last_rx = jiffies;
1201 np->stats.rx_packets++;
1202 np->stats.rx_bytes += len;
1203next_pkt:
1204 np->cur_rx++;
1205 }
1206}
1207
1208/*
1209 * nv_change_mtu: dev->change_mtu function
1210 * Called with dev_base_lock held for read.
1211 */
1212static int nv_change_mtu(struct net_device *dev, int new_mtu)
1213{
1214 if (new_mtu > ETH_DATA_LEN)
1215 return -EINVAL;
1216 dev->mtu = new_mtu;
1217 return 0;
1218}
1219
1220/*
1221 * nv_set_multicast: dev->set_multicast function
1222 * Called with dev->xmit_lock held.
1223 */
1224static void nv_set_multicast(struct net_device *dev)
1225{
1226 struct fe_priv *np = get_nvpriv(dev);
1227 u8 __iomem *base = get_hwbase(dev);
1228 u32 addr[2];
1229 u32 mask[2];
1230 u32 pff;
1231
1232 memset(addr, 0, sizeof(addr));
1233 memset(mask, 0, sizeof(mask));
1234
1235 if (dev->flags & IFF_PROMISC) {
1236 printk(KERN_NOTICE "%s: Promiscuous mode enabled.\n", dev->name);
1237 pff = NVREG_PFF_PROMISC;
1238 } else {
1239 pff = NVREG_PFF_MYADDR;
1240
1241 if (dev->flags & IFF_ALLMULTI || dev->mc_list) {
1242 u32 alwaysOff[2];
1243 u32 alwaysOn[2];
1244
1245 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
1246 if (dev->flags & IFF_ALLMULTI) {
1247 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
1248 } else {
1249 struct dev_mc_list *walk;
1250
1251 walk = dev->mc_list;
1252 while (walk != NULL) {
1253 u32 a, b;
1254 a = le32_to_cpu(*(u32 *) walk->dmi_addr);
1255 b = le16_to_cpu(*(u16 *) (&walk->dmi_addr[4]));
1256 alwaysOn[0] &= a;
1257 alwaysOff[0] &= ~a;
1258 alwaysOn[1] &= b;
1259 alwaysOff[1] &= ~b;
1260 walk = walk->next;
1261 }
1262 }
1263 addr[0] = alwaysOn[0];
1264 addr[1] = alwaysOn[1];
1265 mask[0] = alwaysOn[0] | alwaysOff[0];
1266 mask[1] = alwaysOn[1] | alwaysOff[1];
1267 }
1268 }
1269 addr[0] |= NVREG_MCASTADDRA_FORCE;
1270 pff |= NVREG_PFF_ALWAYS;
1271 spin_lock_irq(&np->lock);
1272 nv_stop_rx(dev);
1273 writel(addr[0], base + NvRegMulticastAddrA);
1274 writel(addr[1], base + NvRegMulticastAddrB);
1275 writel(mask[0], base + NvRegMulticastMaskA);
1276 writel(mask[1], base + NvRegMulticastMaskB);
1277 writel(pff, base + NvRegPacketFilterFlags);
1278 dprintk(KERN_INFO "%s: reconfiguration for multicast lists.\n",
1279 dev->name);
1280 nv_start_rx(dev);
1281 spin_unlock_irq(&np->lock);
1282}
1283
1284static int nv_update_linkspeed(struct net_device *dev)
1285{
1286 struct fe_priv *np = get_nvpriv(dev);
1287 u8 __iomem *base = get_hwbase(dev);
1288 int adv, lpa;
1289 int newls = np->linkspeed;
1290 int newdup = np->duplex;
1291 int mii_status;
1292 int retval = 0;
1293 u32 control_1000, status_1000, phyreg;
1294
1295 /* BMSR_LSTATUS is latched, read it twice:
1296 * we want the current value.
1297 */
1298 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
1299 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
1300
1301 if (!(mii_status & BMSR_LSTATUS)) {
1302 dprintk(KERN_DEBUG "%s: no link detected by phy - falling back to 10HD.\n",
1303 dev->name);
1304 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
1305 newdup = 0;
1306 retval = 0;
1307 goto set_speed;
1308 }
1309
1310 if (np->autoneg == 0) {
1311 dprintk(KERN_DEBUG "%s: nv_update_linkspeed: autoneg off, PHY set to 0x%04x.\n",
1312 dev->name, np->fixed_mode);
1313 if (np->fixed_mode & LPA_100FULL) {
1314 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
1315 newdup = 1;
1316 } else if (np->fixed_mode & LPA_100HALF) {
1317 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
1318 newdup = 0;
1319 } else if (np->fixed_mode & LPA_10FULL) {
1320 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
1321 newdup = 1;
1322 } else {
1323 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
1324 newdup = 0;
1325 }
1326 retval = 1;
1327 goto set_speed;
1328 }
1329 /* check auto negotiation is complete */
1330 if (!(mii_status & BMSR_ANEGCOMPLETE)) {
1331 /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
1332 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
1333 newdup = 0;
1334 retval = 0;
1335 dprintk(KERN_DEBUG "%s: autoneg not completed - falling back to 10HD.\n", dev->name);
1336 goto set_speed;
1337 }
1338
1339 retval = 1;
1340 if (np->gigabit == PHY_GIGABIT) {
1341 control_1000 = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
1342 status_1000 = mii_rw(dev, np->phyaddr, MII_1000BT_SR, MII_READ);
1343
1344 if ((control_1000 & ADVERTISE_1000FULL) &&
1345 (status_1000 & LPA_1000FULL)) {
1346 dprintk(KERN_DEBUG "%s: nv_update_linkspeed: GBit ethernet detected.\n",
1347 dev->name);
1348 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
1349 newdup = 1;
1350 goto set_speed;
1351 }
1352 }
1353
1354 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
1355 lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
1356 dprintk(KERN_DEBUG "%s: nv_update_linkspeed: PHY advertises 0x%04x, lpa 0x%04x.\n",
1357 dev->name, adv, lpa);
1358
1359 /* FIXME: handle parallel detection properly */
1360 lpa = lpa & adv;
1361 if (lpa & LPA_100FULL) {
1362 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
1363 newdup = 1;
1364 } else if (lpa & LPA_100HALF) {
1365 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
1366 newdup = 0;
1367 } else if (lpa & LPA_10FULL) {
1368 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
1369 newdup = 1;
1370 } else if (lpa & LPA_10HALF) {
1371 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
1372 newdup = 0;
1373 } else {
1374 dprintk(KERN_DEBUG "%s: bad ability %04x - falling back to 10HD.\n", dev->name, lpa);
1375 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
1376 newdup = 0;
1377 }
1378
1379set_speed:
1380 if (np->duplex == newdup && np->linkspeed == newls)
1381 return retval;
1382
1383 dprintk(KERN_INFO "%s: changing link setting from %d/%d to %d/%d.\n",
1384 dev->name, np->linkspeed, np->duplex, newls, newdup);
1385
1386 np->duplex = newdup;
1387 np->linkspeed = newls;
1388
1389 if (np->gigabit == PHY_GIGABIT) {
1390 phyreg = readl(base + NvRegRandomSeed);
1391 phyreg &= ~(0x3FF00);
1392 if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10)
1393 phyreg |= NVREG_RNDSEED_FORCE3;
1394 else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100)
1395 phyreg |= NVREG_RNDSEED_FORCE2;
1396 else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
1397 phyreg |= NVREG_RNDSEED_FORCE;
1398 writel(phyreg, base + NvRegRandomSeed);
1399 }
1400
1401 phyreg = readl(base + NvRegPhyInterface);
1402 phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
1403 if (np->duplex == 0)
1404 phyreg |= PHY_HALF;
1405 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
1406 phyreg |= PHY_100;
1407 else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
1408 phyreg |= PHY_1000;
1409 writel(phyreg, base + NvRegPhyInterface);
1410
1411 writel(NVREG_MISC1_FORCE | ( np->duplex ? 0 : NVREG_MISC1_HD),
1412 base + NvRegMisc1);
1413 pci_push(base);
1414 writel(np->linkspeed, base + NvRegLinkSpeed);
1415 pci_push(base);
1416
1417 return retval;
1418}
1419
1420static void nv_linkchange(struct net_device *dev)
1421{
1422 if (nv_update_linkspeed(dev)) {
1423 if (netif_carrier_ok(dev)) {
1424 nv_stop_rx(dev);
1425 } else {
1426 netif_carrier_on(dev);
1427 printk(KERN_INFO "%s: link up.\n", dev->name);
1428 }
1429 nv_start_rx(dev);
1430 } else {
1431 if (netif_carrier_ok(dev)) {
1432 netif_carrier_off(dev);
1433 printk(KERN_INFO "%s: link down.\n", dev->name);
1434 nv_stop_rx(dev);
1435 }
1436 }
1437}
1438
1439static void nv_link_irq(struct net_device *dev)
1440{
1441 u8 __iomem *base = get_hwbase(dev);
1442 u32 miistat;
1443
1444 miistat = readl(base + NvRegMIIStatus);
1445 writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
1446 dprintk(KERN_INFO "%s: link change irq, status 0x%x.\n", dev->name, miistat);
1447
1448 if (miistat & (NVREG_MIISTAT_LINKCHANGE))
1449 nv_linkchange(dev);
1450 dprintk(KERN_DEBUG "%s: link change notification done.\n", dev->name);
1451}
1452
1453static irqreturn_t nv_nic_irq(int foo, void *data, struct pt_regs *regs)
1454{
1455 struct net_device *dev = (struct net_device *) data;
1456 struct fe_priv *np = get_nvpriv(dev);
1457 u8 __iomem *base = get_hwbase(dev);
1458 u32 events;
1459 int i;
1460
1461 dprintk(KERN_DEBUG "%s: nv_nic_irq\n", dev->name);
1462
1463 for (i=0; ; i++) {
1464 events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
1465 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
1466 pci_push(base);
1467 dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
1468 if (!(events & np->irqmask))
1469 break;
1470
1471 if (events & (NVREG_IRQ_TX1|NVREG_IRQ_TX2|NVREG_IRQ_TX_ERR)) {
1472 spin_lock(&np->lock);
1473 nv_tx_done(dev);
1474 spin_unlock(&np->lock);
1475 }
1476
1477 if (events & (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF)) {
1478 nv_rx_process(dev);
1479 if (nv_alloc_rx(dev)) {
1480 spin_lock(&np->lock);
1481 if (!np->in_shutdown)
1482 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
1483 spin_unlock(&np->lock);
1484 }
1485 }
1486
1487 if (events & NVREG_IRQ_LINK) {
1488 spin_lock(&np->lock);
1489 nv_link_irq(dev);
1490 spin_unlock(&np->lock);
1491 }
1492 if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
1493 spin_lock(&np->lock);
1494 nv_linkchange(dev);
1495 spin_unlock(&np->lock);
1496 np->link_timeout = jiffies + LINK_TIMEOUT;
1497 }
1498 if (events & (NVREG_IRQ_TX_ERR)) {
1499 dprintk(KERN_DEBUG "%s: received irq with events 0x%x. Probably TX fail.\n",
1500 dev->name, events);
1501 }
1502 if (events & (NVREG_IRQ_UNKNOWN)) {
1503 printk(KERN_DEBUG "%s: received irq with unknown events 0x%x. Please report\n",
1504 dev->name, events);
1505 }
1506 if (i > max_interrupt_work) {
1507 spin_lock(&np->lock);
1508 /* disable interrupts on the nic */
1509 writel(0, base + NvRegIrqMask);
1510 pci_push(base);
1511
1512 if (!np->in_shutdown)
1513 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
1514 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq.\n", dev->name, i);
1515 spin_unlock(&np->lock);
1516 break;
1517 }
1518
1519 }
1520 dprintk(KERN_DEBUG "%s: nv_nic_irq completed\n", dev->name);
1521
1522 return IRQ_RETVAL(i);
1523}
1524
1525static void nv_do_nic_poll(unsigned long data)
1526{
1527 struct net_device *dev = (struct net_device *) data;
1528 struct fe_priv *np = get_nvpriv(dev);
1529 u8 __iomem *base = get_hwbase(dev);
1530
1531 disable_irq(dev->irq);
1532 /* FIXME: Do we need synchronize_irq(dev->irq) here? */
1533 /*
1534 * reenable interrupts on the nic, we have to do this before calling
1535 * nv_nic_irq because that may decide to do otherwise
1536 */
1537 writel(np->irqmask, base + NvRegIrqMask);
1538 pci_push(base);
1539 nv_nic_irq((int) 0, (void *) data, (struct pt_regs *) NULL);
1540 enable_irq(dev->irq);
1541}
1542
Michal Schmidt2918c352005-05-12 19:42:06 -04001543#ifdef CONFIG_NET_POLL_CONTROLLER
1544static void nv_poll_controller(struct net_device *dev)
1545{
1546 nv_do_nic_poll((unsigned long) dev);
1547}
1548#endif
1549
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
1551{
1552 struct fe_priv *np = get_nvpriv(dev);
1553 strcpy(info->driver, "forcedeth");
1554 strcpy(info->version, FORCEDETH_VERSION);
1555 strcpy(info->bus_info, pci_name(np->pci_dev));
1556}
1557
1558static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
1559{
1560 struct fe_priv *np = get_nvpriv(dev);
1561 wolinfo->supported = WAKE_MAGIC;
1562
1563 spin_lock_irq(&np->lock);
1564 if (np->wolenabled)
1565 wolinfo->wolopts = WAKE_MAGIC;
1566 spin_unlock_irq(&np->lock);
1567}
1568
1569static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
1570{
1571 struct fe_priv *np = get_nvpriv(dev);
1572 u8 __iomem *base = get_hwbase(dev);
1573
1574 spin_lock_irq(&np->lock);
1575 if (wolinfo->wolopts == 0) {
1576 writel(0, base + NvRegWakeUpFlags);
1577 np->wolenabled = 0;
1578 }
1579 if (wolinfo->wolopts & WAKE_MAGIC) {
1580 writel(NVREG_WAKEUPFLAGS_ENABLE, base + NvRegWakeUpFlags);
1581 np->wolenabled = 1;
1582 }
1583 spin_unlock_irq(&np->lock);
1584 return 0;
1585}
1586
1587static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
1588{
1589 struct fe_priv *np = netdev_priv(dev);
1590 int adv;
1591
1592 spin_lock_irq(&np->lock);
1593 ecmd->port = PORT_MII;
1594 if (!netif_running(dev)) {
1595 /* We do not track link speed / duplex setting if the
1596 * interface is disabled. Force a link check */
1597 nv_update_linkspeed(dev);
1598 }
1599 switch(np->linkspeed & (NVREG_LINKSPEED_MASK)) {
1600 case NVREG_LINKSPEED_10:
1601 ecmd->speed = SPEED_10;
1602 break;
1603 case NVREG_LINKSPEED_100:
1604 ecmd->speed = SPEED_100;
1605 break;
1606 case NVREG_LINKSPEED_1000:
1607 ecmd->speed = SPEED_1000;
1608 break;
1609 }
1610 ecmd->duplex = DUPLEX_HALF;
1611 if (np->duplex)
1612 ecmd->duplex = DUPLEX_FULL;
1613
1614 ecmd->autoneg = np->autoneg;
1615
1616 ecmd->advertising = ADVERTISED_MII;
1617 if (np->autoneg) {
1618 ecmd->advertising |= ADVERTISED_Autoneg;
1619 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
1620 } else {
1621 adv = np->fixed_mode;
1622 }
1623 if (adv & ADVERTISE_10HALF)
1624 ecmd->advertising |= ADVERTISED_10baseT_Half;
1625 if (adv & ADVERTISE_10FULL)
1626 ecmd->advertising |= ADVERTISED_10baseT_Full;
1627 if (adv & ADVERTISE_100HALF)
1628 ecmd->advertising |= ADVERTISED_100baseT_Half;
1629 if (adv & ADVERTISE_100FULL)
1630 ecmd->advertising |= ADVERTISED_100baseT_Full;
1631 if (np->autoneg && np->gigabit == PHY_GIGABIT) {
1632 adv = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
1633 if (adv & ADVERTISE_1000FULL)
1634 ecmd->advertising |= ADVERTISED_1000baseT_Full;
1635 }
1636
1637 ecmd->supported = (SUPPORTED_Autoneg |
1638 SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
1639 SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
1640 SUPPORTED_MII);
1641 if (np->gigabit == PHY_GIGABIT)
1642 ecmd->supported |= SUPPORTED_1000baseT_Full;
1643
1644 ecmd->phy_address = np->phyaddr;
1645 ecmd->transceiver = XCVR_EXTERNAL;
1646
1647 /* ignore maxtxpkt, maxrxpkt for now */
1648 spin_unlock_irq(&np->lock);
1649 return 0;
1650}
1651
1652static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
1653{
1654 struct fe_priv *np = netdev_priv(dev);
1655
1656 if (ecmd->port != PORT_MII)
1657 return -EINVAL;
1658 if (ecmd->transceiver != XCVR_EXTERNAL)
1659 return -EINVAL;
1660 if (ecmd->phy_address != np->phyaddr) {
1661 /* TODO: support switching between multiple phys. Should be
1662 * trivial, but not enabled due to lack of test hardware. */
1663 return -EINVAL;
1664 }
1665 if (ecmd->autoneg == AUTONEG_ENABLE) {
1666 u32 mask;
1667
1668 mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
1669 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
1670 if (np->gigabit == PHY_GIGABIT)
1671 mask |= ADVERTISED_1000baseT_Full;
1672
1673 if ((ecmd->advertising & mask) == 0)
1674 return -EINVAL;
1675
1676 } else if (ecmd->autoneg == AUTONEG_DISABLE) {
1677 /* Note: autonegotiation disable, speed 1000 intentionally
1678 * forbidden - noone should need that. */
1679
1680 if (ecmd->speed != SPEED_10 && ecmd->speed != SPEED_100)
1681 return -EINVAL;
1682 if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
1683 return -EINVAL;
1684 } else {
1685 return -EINVAL;
1686 }
1687
1688 spin_lock_irq(&np->lock);
1689 if (ecmd->autoneg == AUTONEG_ENABLE) {
1690 int adv, bmcr;
1691
1692 np->autoneg = 1;
1693
1694 /* advertise only what has been requested */
1695 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
1696 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4);
1697 if (ecmd->advertising & ADVERTISED_10baseT_Half)
1698 adv |= ADVERTISE_10HALF;
1699 if (ecmd->advertising & ADVERTISED_10baseT_Full)
1700 adv |= ADVERTISE_10FULL;
1701 if (ecmd->advertising & ADVERTISED_100baseT_Half)
1702 adv |= ADVERTISE_100HALF;
1703 if (ecmd->advertising & ADVERTISED_100baseT_Full)
1704 adv |= ADVERTISE_100FULL;
1705 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
1706
1707 if (np->gigabit == PHY_GIGABIT) {
1708 adv = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
1709 adv &= ~ADVERTISE_1000FULL;
1710 if (ecmd->advertising & ADVERTISED_1000baseT_Full)
1711 adv |= ADVERTISE_1000FULL;
1712 mii_rw(dev, np->phyaddr, MII_1000BT_CR, adv);
1713 }
1714
1715 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1716 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
1717 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
1718
1719 } else {
1720 int adv, bmcr;
1721
1722 np->autoneg = 0;
1723
1724 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
1725 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4);
1726 if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
1727 adv |= ADVERTISE_10HALF;
1728 if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
1729 adv |= ADVERTISE_10FULL;
1730 if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
1731 adv |= ADVERTISE_100HALF;
1732 if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
1733 adv |= ADVERTISE_100FULL;
1734 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
1735 np->fixed_mode = adv;
1736
1737 if (np->gigabit == PHY_GIGABIT) {
1738 adv = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
1739 adv &= ~ADVERTISE_1000FULL;
1740 mii_rw(dev, np->phyaddr, MII_1000BT_CR, adv);
1741 }
1742
1743 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1744 bmcr |= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_FULLDPLX);
1745 if (adv & (ADVERTISE_10FULL|ADVERTISE_100FULL))
1746 bmcr |= BMCR_FULLDPLX;
1747 if (adv & (ADVERTISE_100HALF|ADVERTISE_100FULL))
1748 bmcr |= BMCR_SPEED100;
1749 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
1750
1751 if (netif_running(dev)) {
1752 /* Wait a bit and then reconfigure the nic. */
1753 udelay(10);
1754 nv_linkchange(dev);
1755 }
1756 }
1757 spin_unlock_irq(&np->lock);
1758
1759 return 0;
1760}
1761
1762static struct ethtool_ops ops = {
1763 .get_drvinfo = nv_get_drvinfo,
1764 .get_link = ethtool_op_get_link,
1765 .get_wol = nv_get_wol,
1766 .set_wol = nv_set_wol,
1767 .get_settings = nv_get_settings,
1768 .set_settings = nv_set_settings,
1769};
1770
1771static int nv_open(struct net_device *dev)
1772{
1773 struct fe_priv *np = get_nvpriv(dev);
1774 u8 __iomem *base = get_hwbase(dev);
1775 int ret, oom, i;
1776
1777 dprintk(KERN_DEBUG "nv_open: begin\n");
1778
1779 /* 1) erase previous misconfiguration */
1780 /* 4.1-1: stop adapter: ignored, 4.3 seems to be overkill */
1781 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
1782 writel(0, base + NvRegMulticastAddrB);
1783 writel(0, base + NvRegMulticastMaskA);
1784 writel(0, base + NvRegMulticastMaskB);
1785 writel(0, base + NvRegPacketFilterFlags);
1786
1787 writel(0, base + NvRegTransmitterControl);
1788 writel(0, base + NvRegReceiverControl);
1789
1790 writel(0, base + NvRegAdapterControl);
1791
1792 /* 2) initialize descriptor rings */
1793 oom = nv_init_ring(dev);
1794
1795 writel(0, base + NvRegLinkSpeed);
1796 writel(0, base + NvRegUnknownTransmitterReg);
1797 nv_txrx_reset(dev);
1798 writel(0, base + NvRegUnknownSetupReg6);
1799
1800 np->in_shutdown = 0;
1801
1802 /* 3) set mac address */
1803 {
1804 u32 mac[2];
1805
1806 mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
1807 (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
1808 mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
1809
1810 writel(mac[0], base + NvRegMacAddrA);
1811 writel(mac[1], base + NvRegMacAddrB);
1812 }
1813
1814 /* 4) give hw rings */
1815 writel((u32) np->ring_addr, base + NvRegRxRingPhysAddr);
1816 writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
1817 writel( ((RX_RING-1) << NVREG_RINGSZ_RXSHIFT) + ((TX_RING-1) << NVREG_RINGSZ_TXSHIFT),
1818 base + NvRegRingSizes);
1819
1820 /* 5) continue setup */
1821 writel(np->linkspeed, base + NvRegLinkSpeed);
1822 writel(NVREG_UNKSETUP3_VAL1, base + NvRegUnknownSetupReg3);
1823 writel(np->desc_ver, base + NvRegTxRxControl);
1824 pci_push(base);
1825 writel(NVREG_TXRXCTL_BIT1|np->desc_ver, base + NvRegTxRxControl);
1826 reg_delay(dev, NvRegUnknownSetupReg5, NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
1827 NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX,
1828 KERN_INFO "open: SetupReg5, Bit 31 remained off\n");
1829
1830 writel(0, base + NvRegUnknownSetupReg4);
1831 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
1832 writel(NVREG_MIISTAT_MASK2, base + NvRegMIIStatus);
1833
1834 /* 6) continue setup */
1835 writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
1836 writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
1837 writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
1838 writel(NVREG_OFFLOAD_NORMAL, base + NvRegOffloadConfig);
1839
1840 writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
1841 get_random_bytes(&i, sizeof(i));
1842 writel(NVREG_RNDSEED_FORCE | (i&NVREG_RNDSEED_MASK), base + NvRegRandomSeed);
1843 writel(NVREG_UNKSETUP1_VAL, base + NvRegUnknownSetupReg1);
1844 writel(NVREG_UNKSETUP2_VAL, base + NvRegUnknownSetupReg2);
1845 writel(NVREG_POLL_DEFAULT, base + NvRegPollingInterval);
1846 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
1847 writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
1848 base + NvRegAdapterControl);
1849 writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
1850 writel(NVREG_UNKSETUP4_VAL, base + NvRegUnknownSetupReg4);
1851 writel(NVREG_WAKEUPFLAGS_VAL, base + NvRegWakeUpFlags);
1852
1853 i = readl(base + NvRegPowerState);
1854 if ( (i & NVREG_POWERSTATE_POWEREDUP) == 0)
1855 writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
1856
1857 pci_push(base);
1858 udelay(10);
1859 writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
1860
1861 writel(0, base + NvRegIrqMask);
1862 pci_push(base);
1863 writel(NVREG_MIISTAT_MASK2, base + NvRegMIIStatus);
1864 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
1865 pci_push(base);
1866
1867 ret = request_irq(dev->irq, &nv_nic_irq, SA_SHIRQ, dev->name, dev);
1868 if (ret)
1869 goto out_drain;
1870
1871 /* ask for interrupts */
1872 writel(np->irqmask, base + NvRegIrqMask);
1873
1874 spin_lock_irq(&np->lock);
1875 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
1876 writel(0, base + NvRegMulticastAddrB);
1877 writel(0, base + NvRegMulticastMaskA);
1878 writel(0, base + NvRegMulticastMaskB);
1879 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
1880 /* One manual link speed update: Interrupts are enabled, future link
1881 * speed changes cause interrupts and are handled by nv_link_irq().
1882 */
1883 {
1884 u32 miistat;
1885 miistat = readl(base + NvRegMIIStatus);
1886 writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
1887 dprintk(KERN_INFO "startup: got 0x%08x.\n", miistat);
1888 }
1889 ret = nv_update_linkspeed(dev);
1890 nv_start_rx(dev);
1891 nv_start_tx(dev);
1892 netif_start_queue(dev);
1893 if (ret) {
1894 netif_carrier_on(dev);
1895 } else {
1896 printk("%s: no link during initialization.\n", dev->name);
1897 netif_carrier_off(dev);
1898 }
1899 if (oom)
1900 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
1901 spin_unlock_irq(&np->lock);
1902
1903 return 0;
1904out_drain:
1905 drain_ring(dev);
1906 return ret;
1907}
1908
1909static int nv_close(struct net_device *dev)
1910{
1911 struct fe_priv *np = get_nvpriv(dev);
1912 u8 __iomem *base;
1913
1914 spin_lock_irq(&np->lock);
1915 np->in_shutdown = 1;
1916 spin_unlock_irq(&np->lock);
1917 synchronize_irq(dev->irq);
1918
1919 del_timer_sync(&np->oom_kick);
1920 del_timer_sync(&np->nic_poll);
1921
1922 netif_stop_queue(dev);
1923 spin_lock_irq(&np->lock);
1924 nv_stop_tx(dev);
1925 nv_stop_rx(dev);
1926 nv_txrx_reset(dev);
1927
1928 /* disable interrupts on the nic or we will lock up */
1929 base = get_hwbase(dev);
1930 writel(0, base + NvRegIrqMask);
1931 pci_push(base);
1932 dprintk(KERN_INFO "%s: Irqmask is zero again\n", dev->name);
1933
1934 spin_unlock_irq(&np->lock);
1935
1936 free_irq(dev->irq, dev);
1937
1938 drain_ring(dev);
1939
1940 if (np->wolenabled)
1941 nv_start_rx(dev);
1942
1943 /* FIXME: power down nic */
1944
1945 return 0;
1946}
1947
1948static int __devinit nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
1949{
1950 struct net_device *dev;
1951 struct fe_priv *np;
1952 unsigned long addr;
1953 u8 __iomem *base;
1954 int err, i;
1955
1956 dev = alloc_etherdev(sizeof(struct fe_priv));
1957 err = -ENOMEM;
1958 if (!dev)
1959 goto out;
1960
1961 np = get_nvpriv(dev);
1962 np->pci_dev = pci_dev;
1963 spin_lock_init(&np->lock);
1964 SET_MODULE_OWNER(dev);
1965 SET_NETDEV_DEV(dev, &pci_dev->dev);
1966
1967 init_timer(&np->oom_kick);
1968 np->oom_kick.data = (unsigned long) dev;
1969 np->oom_kick.function = &nv_do_rx_refill; /* timer handler */
1970 init_timer(&np->nic_poll);
1971 np->nic_poll.data = (unsigned long) dev;
1972 np->nic_poll.function = &nv_do_nic_poll; /* timer handler */
1973
1974 err = pci_enable_device(pci_dev);
1975 if (err) {
1976 printk(KERN_INFO "forcedeth: pci_enable_dev failed (%d) for device %s\n",
1977 err, pci_name(pci_dev));
1978 goto out_free;
1979 }
1980
1981 pci_set_master(pci_dev);
1982
1983 err = pci_request_regions(pci_dev, DRV_NAME);
1984 if (err < 0)
1985 goto out_disable;
1986
1987 err = -EINVAL;
1988 addr = 0;
1989 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1990 dprintk(KERN_DEBUG "%s: resource %d start %p len %ld flags 0x%08lx.\n",
1991 pci_name(pci_dev), i, (void*)pci_resource_start(pci_dev, i),
1992 pci_resource_len(pci_dev, i),
1993 pci_resource_flags(pci_dev, i));
1994 if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
1995 pci_resource_len(pci_dev, i) >= NV_PCI_REGSZ) {
1996 addr = pci_resource_start(pci_dev, i);
1997 break;
1998 }
1999 }
2000 if (i == DEVICE_COUNT_RESOURCE) {
2001 printk(KERN_INFO "forcedeth: Couldn't find register window for device %s.\n",
2002 pci_name(pci_dev));
2003 goto out_relreg;
2004 }
2005
2006 /* handle different descriptor versions */
2007 if (pci_dev->device == PCI_DEVICE_ID_NVIDIA_NVENET_1 ||
2008 pci_dev->device == PCI_DEVICE_ID_NVIDIA_NVENET_2 ||
Manfred Spraul9992d4a2005-06-05 17:36:11 +02002009 pci_dev->device == PCI_DEVICE_ID_NVIDIA_NVENET_3 ||
2010 pci_dev->device == PCI_DEVICE_ID_NVIDIA_NVENET_12 ||
2011 pci_dev->device == PCI_DEVICE_ID_NVIDIA_NVENET_13)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002012 np->desc_ver = DESC_VER_1;
2013 else
2014 np->desc_ver = DESC_VER_2;
2015
2016 err = -ENOMEM;
2017 np->base = ioremap(addr, NV_PCI_REGSZ);
2018 if (!np->base)
2019 goto out_relreg;
2020 dev->base_addr = (unsigned long)np->base;
2021 dev->irq = pci_dev->irq;
2022 np->rx_ring = pci_alloc_consistent(pci_dev, sizeof(struct ring_desc) * (RX_RING + TX_RING),
2023 &np->ring_addr);
2024 if (!np->rx_ring)
2025 goto out_unmap;
2026 np->tx_ring = &np->rx_ring[RX_RING];
2027
2028 dev->open = nv_open;
2029 dev->stop = nv_close;
2030 dev->hard_start_xmit = nv_start_xmit;
2031 dev->get_stats = nv_get_stats;
2032 dev->change_mtu = nv_change_mtu;
2033 dev->set_multicast_list = nv_set_multicast;
Michal Schmidt2918c352005-05-12 19:42:06 -04002034#ifdef CONFIG_NET_POLL_CONTROLLER
2035 dev->poll_controller = nv_poll_controller;
2036#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002037 SET_ETHTOOL_OPS(dev, &ops);
2038 dev->tx_timeout = nv_tx_timeout;
2039 dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
2040
2041 pci_set_drvdata(pci_dev, dev);
2042
2043 /* read the mac address */
2044 base = get_hwbase(dev);
2045 np->orig_mac[0] = readl(base + NvRegMacAddrA);
2046 np->orig_mac[1] = readl(base + NvRegMacAddrB);
2047
2048 dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
2049 dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
2050 dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
2051 dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
2052 dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
2053 dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
2054
2055 if (!is_valid_ether_addr(dev->dev_addr)) {
2056 /*
2057 * Bad mac address. At least one bios sets the mac address
2058 * to 01:23:45:67:89:ab
2059 */
2060 printk(KERN_ERR "%s: Invalid Mac address detected: %02x:%02x:%02x:%02x:%02x:%02x\n",
2061 pci_name(pci_dev),
2062 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
2063 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
2064 printk(KERN_ERR "Please complain to your hardware vendor. Switching to a random MAC.\n");
2065 dev->dev_addr[0] = 0x00;
2066 dev->dev_addr[1] = 0x00;
2067 dev->dev_addr[2] = 0x6c;
2068 get_random_bytes(&dev->dev_addr[3], 3);
2069 }
2070
2071 dprintk(KERN_DEBUG "%s: MAC Address %02x:%02x:%02x:%02x:%02x:%02x\n", pci_name(pci_dev),
2072 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
2073 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
2074
2075 /* disable WOL */
2076 writel(0, base + NvRegWakeUpFlags);
2077 np->wolenabled = 0;
2078
2079 if (np->desc_ver == DESC_VER_1) {
2080 np->tx_flags = NV_TX_LASTPACKET|NV_TX_VALID;
2081 if (id->driver_data & DEV_NEED_LASTPACKET1)
2082 np->tx_flags |= NV_TX_LASTPACKET1;
2083 } else {
2084 np->tx_flags = NV_TX2_LASTPACKET|NV_TX2_VALID;
2085 if (id->driver_data & DEV_NEED_LASTPACKET1)
2086 np->tx_flags |= NV_TX2_LASTPACKET1;
2087 }
2088 if (id->driver_data & DEV_IRQMASK_1)
2089 np->irqmask = NVREG_IRQMASK_WANTED_1;
2090 if (id->driver_data & DEV_IRQMASK_2)
2091 np->irqmask = NVREG_IRQMASK_WANTED_2;
2092 if (id->driver_data & DEV_NEED_TIMERIRQ)
2093 np->irqmask |= NVREG_IRQ_TIMER;
2094 if (id->driver_data & DEV_NEED_LINKTIMER) {
2095 dprintk(KERN_INFO "%s: link timer on.\n", pci_name(pci_dev));
2096 np->need_linktimer = 1;
2097 np->link_timeout = jiffies + LINK_TIMEOUT;
2098 } else {
2099 dprintk(KERN_INFO "%s: link timer off.\n", pci_name(pci_dev));
2100 np->need_linktimer = 0;
2101 }
2102
2103 /* find a suitable phy */
2104 for (i = 1; i < 32; i++) {
2105 int id1, id2;
2106
2107 spin_lock_irq(&np->lock);
2108 id1 = mii_rw(dev, i, MII_PHYSID1, MII_READ);
2109 spin_unlock_irq(&np->lock);
2110 if (id1 < 0 || id1 == 0xffff)
2111 continue;
2112 spin_lock_irq(&np->lock);
2113 id2 = mii_rw(dev, i, MII_PHYSID2, MII_READ);
2114 spin_unlock_irq(&np->lock);
2115 if (id2 < 0 || id2 == 0xffff)
2116 continue;
2117
2118 id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
2119 id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
2120 dprintk(KERN_DEBUG "%s: open: Found PHY %04x:%04x at address %d.\n",
2121 pci_name(pci_dev), id1, id2, i);
2122 np->phyaddr = i;
2123 np->phy_oui = id1 | id2;
2124 break;
2125 }
2126 if (i == 32) {
2127 /* PHY in isolate mode? No phy attached and user wants to
2128 * test loopback? Very odd, but can be correct.
2129 */
2130 printk(KERN_INFO "%s: open: Could not find a valid PHY.\n",
2131 pci_name(pci_dev));
2132 }
2133
2134 if (i != 32) {
2135 /* reset it */
2136 phy_init(dev);
2137 }
2138
2139 /* set default link speed settings */
2140 np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
2141 np->duplex = 0;
2142 np->autoneg = 1;
2143
2144 err = register_netdev(dev);
2145 if (err) {
2146 printk(KERN_INFO "forcedeth: unable to register netdev: %d\n", err);
2147 goto out_freering;
2148 }
2149 printk(KERN_INFO "%s: forcedeth.c: subsystem: %05x:%04x bound to %s\n",
2150 dev->name, pci_dev->subsystem_vendor, pci_dev->subsystem_device,
2151 pci_name(pci_dev));
2152
2153 return 0;
2154
2155out_freering:
2156 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (RX_RING + TX_RING),
2157 np->rx_ring, np->ring_addr);
2158 pci_set_drvdata(pci_dev, NULL);
2159out_unmap:
2160 iounmap(get_hwbase(dev));
2161out_relreg:
2162 pci_release_regions(pci_dev);
2163out_disable:
2164 pci_disable_device(pci_dev);
2165out_free:
2166 free_netdev(dev);
2167out:
2168 return err;
2169}
2170
2171static void __devexit nv_remove(struct pci_dev *pci_dev)
2172{
2173 struct net_device *dev = pci_get_drvdata(pci_dev);
2174 struct fe_priv *np = get_nvpriv(dev);
2175 u8 __iomem *base = get_hwbase(dev);
2176
2177 unregister_netdev(dev);
2178
2179 /* special op: write back the misordered MAC address - otherwise
2180 * the next nv_probe would see a wrong address.
2181 */
2182 writel(np->orig_mac[0], base + NvRegMacAddrA);
2183 writel(np->orig_mac[1], base + NvRegMacAddrB);
2184
2185 /* free all structures */
2186 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (RX_RING + TX_RING), np->rx_ring, np->ring_addr);
2187 iounmap(get_hwbase(dev));
2188 pci_release_regions(pci_dev);
2189 pci_disable_device(pci_dev);
2190 free_netdev(dev);
2191 pci_set_drvdata(pci_dev, NULL);
2192}
2193
2194static struct pci_device_id pci_tbl[] = {
2195 { /* nForce Ethernet Controller */
2196 .vendor = PCI_VENDOR_ID_NVIDIA,
2197 .device = PCI_DEVICE_ID_NVIDIA_NVENET_1,
2198 .subvendor = PCI_ANY_ID,
2199 .subdevice = PCI_ANY_ID,
2200 .driver_data = DEV_IRQMASK_1|DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
2201 },
2202 { /* nForce2 Ethernet Controller */
2203 .vendor = PCI_VENDOR_ID_NVIDIA,
2204 .device = PCI_DEVICE_ID_NVIDIA_NVENET_2,
2205 .subvendor = PCI_ANY_ID,
2206 .subdevice = PCI_ANY_ID,
2207 .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
2208 },
2209 { /* nForce3 Ethernet Controller */
2210 .vendor = PCI_VENDOR_ID_NVIDIA,
2211 .device = PCI_DEVICE_ID_NVIDIA_NVENET_3,
2212 .subvendor = PCI_ANY_ID,
2213 .subdevice = PCI_ANY_ID,
2214 .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
2215 },
2216 { /* nForce3 Ethernet Controller */
2217 .vendor = PCI_VENDOR_ID_NVIDIA,
2218 .device = PCI_DEVICE_ID_NVIDIA_NVENET_4,
2219 .subvendor = PCI_ANY_ID,
2220 .subdevice = PCI_ANY_ID,
2221 .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ,
2222 },
2223 { /* nForce3 Ethernet Controller */
2224 .vendor = PCI_VENDOR_ID_NVIDIA,
2225 .device = PCI_DEVICE_ID_NVIDIA_NVENET_5,
2226 .subvendor = PCI_ANY_ID,
2227 .subdevice = PCI_ANY_ID,
2228 .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ,
2229 },
2230 { /* nForce3 Ethernet Controller */
2231 .vendor = PCI_VENDOR_ID_NVIDIA,
2232 .device = PCI_DEVICE_ID_NVIDIA_NVENET_6,
2233 .subvendor = PCI_ANY_ID,
2234 .subdevice = PCI_ANY_ID,
2235 .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ,
2236 },
2237 { /* nForce3 Ethernet Controller */
2238 .vendor = PCI_VENDOR_ID_NVIDIA,
2239 .device = PCI_DEVICE_ID_NVIDIA_NVENET_7,
2240 .subvendor = PCI_ANY_ID,
2241 .subdevice = PCI_ANY_ID,
2242 .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ,
2243 },
2244 { /* CK804 Ethernet Controller */
2245 .vendor = PCI_VENDOR_ID_NVIDIA,
2246 .device = PCI_DEVICE_ID_NVIDIA_NVENET_8,
2247 .subvendor = PCI_ANY_ID,
2248 .subdevice = PCI_ANY_ID,
2249 .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ,
2250 },
2251 { /* CK804 Ethernet Controller */
2252 .vendor = PCI_VENDOR_ID_NVIDIA,
2253 .device = PCI_DEVICE_ID_NVIDIA_NVENET_9,
2254 .subvendor = PCI_ANY_ID,
2255 .subdevice = PCI_ANY_ID,
2256 .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ,
2257 },
2258 { /* MCP04 Ethernet Controller */
2259 .vendor = PCI_VENDOR_ID_NVIDIA,
2260 .device = PCI_DEVICE_ID_NVIDIA_NVENET_10,
2261 .subvendor = PCI_ANY_ID,
2262 .subdevice = PCI_ANY_ID,
2263 .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ,
2264 },
2265 { /* MCP04 Ethernet Controller */
2266 .vendor = PCI_VENDOR_ID_NVIDIA,
2267 .device = PCI_DEVICE_ID_NVIDIA_NVENET_11,
2268 .subvendor = PCI_ANY_ID,
2269 .subdevice = PCI_ANY_ID,
2270 .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ,
2271 },
Manfred Spraul9992d4a2005-06-05 17:36:11 +02002272 { /* MCP51 Ethernet Controller */
2273 .vendor = PCI_VENDOR_ID_NVIDIA,
2274 .device = PCI_DEVICE_ID_NVIDIA_NVENET_12,
2275 .subvendor = PCI_ANY_ID,
2276 .subdevice = PCI_ANY_ID,
2277 .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ,
2278 },
2279 { /* MCP51 Ethernet Controller */
2280 .vendor = PCI_VENDOR_ID_NVIDIA,
2281 .device = PCI_DEVICE_ID_NVIDIA_NVENET_13,
2282 .subvendor = PCI_ANY_ID,
2283 .subdevice = PCI_ANY_ID,
2284 .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ,
2285 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002286 {0,},
2287};
2288
2289static struct pci_driver driver = {
2290 .name = "forcedeth",
2291 .id_table = pci_tbl,
2292 .probe = nv_probe,
2293 .remove = __devexit_p(nv_remove),
2294};
2295
2296
2297static int __init init_nic(void)
2298{
2299 printk(KERN_INFO "forcedeth.c: Reverse Engineered nForce ethernet driver. Version %s.\n", FORCEDETH_VERSION);
2300 return pci_module_init(&driver);
2301}
2302
2303static void __exit exit_nic(void)
2304{
2305 pci_unregister_driver(&driver);
2306}
2307
2308module_param(max_interrupt_work, int, 0);
2309MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
2310
2311MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
2312MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
2313MODULE_LICENSE("GPL");
2314
2315MODULE_DEVICE_TABLE(pci, pci_tbl);
2316
2317module_init(init_nic);
2318module_exit(exit_nic);