blob: cae9cabc3031f1e3a2a3d6f8085d20b557026ac3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#include <linux/init.h>
2#include <linux/bitops.h>
3#include <linux/mm.h>
4#include <asm/io.h>
5#include <asm/processor.h>
Andi Kleend3f7eae2007-08-10 22:31:07 +02006#include <asm/apic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07007
Glauber Costadd46e3c2008-03-25 18:10:46 -03008#include <mach_apic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009#include "cpu.h"
10
11/*
12 * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
13 * misexecution of code under Linux. Owners of such processors should
14 * contact AMD for precise details and a CPU swap.
15 *
16 * See http://www.multimania.com/poulot/k6bug.html
17 * http://www.amd.com/K6/k6docs/revgd.html
18 *
19 * The following test is erm.. interesting. AMD neglected to up
20 * the chip setting when fixing the bug but they also tweaked some
21 * performance at the same time..
22 */
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010023
Linus Torvalds1da177e2005-04-16 15:20:36 -070024extern void vide(void);
25__asm__(".align 4\nvide: ret");
26
Thomas Petazzoni03ae5762008-02-15 12:00:23 +010027static void __cpuinit early_init_amd(struct cpuinfo_x86 *c)
Andi Kleen2b16a232008-01-30 13:32:40 +010028{
29 if (cpuid_eax(0x80000000) >= 0x80000007) {
30 c->x86_power = cpuid_edx(0x80000007);
31 if (c->x86_power & (1<<8))
Ingo Molnar16282a82008-02-26 08:49:57 +010032 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
Andi Kleen2b16a232008-01-30 13:32:40 +010033 }
34}
35
Magnus Dammb4af3f7c2006-09-26 10:52:36 +020036static void __cpuinit init_amd(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -070037{
38 u32 l, h;
39 int mbytes = num_physpages >> (20-PAGE_SHIFT);
40 int r;
41
Andi Kleen7d318d72005-09-29 22:05:55 +020042#ifdef CONFIG_SMP
Andi Kleen3c92c2b2005-10-11 01:28:33 +020043 unsigned long long value;
Andi Kleen7d318d72005-09-29 22:05:55 +020044
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010045 /*
46 * Disable TLB flush filter by setting HWCR.FFDIS on K8
Andi Kleen7d318d72005-09-29 22:05:55 +020047 * bit 6 of msr C001_0015
48 *
49 * Errata 63 for SH-B3 steppings
50 * Errata 122 for all steppings (F+ have it disabled by default)
51 */
52 if (c->x86 == 15) {
53 rdmsrl(MSR_K7_HWCR, value);
54 value |= 1 << 6;
55 wrmsrl(MSR_K7_HWCR, value);
56 }
57#endif
58
Andi Kleen2b16a232008-01-30 13:32:40 +010059 early_init_amd(c);
60
Linus Torvalds1da177e2005-04-16 15:20:36 -070061 /*
62 * FIXME: We should handle the K5 here. Set up the write
63 * range and also turn on MSR 83 bits 4 and 31 (write alloc,
64 * no bus pipeline)
65 */
66
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010067 /*
68 * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
Ingo Molnar16282a82008-02-26 08:49:57 +010069 * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010070 */
Ingo Molnar16282a82008-02-26 08:49:57 +010071 clear_cpu_cap(c, 0*32+31);
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010072
Linus Torvalds1da177e2005-04-16 15:20:36 -070073 r = get_model_name(c);
74
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010075 switch (c->x86) {
76 case 4:
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 /*
78 * General Systems BIOSen alias the cpu frequency registers
79 * of the Elan at 0x000df000. Unfortuantly, one of the Linux
80 * drivers subsequently pokes it, and changes the CPU speed.
81 * Workaround : Remove the unneeded alias.
82 */
83#define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
84#define CBAR_ENB (0x80000000)
85#define CBAR_KEY (0X000000CB)
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010086 if (c->x86_model == 9 || c->x86_model == 10) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070087 if (inl (CBAR) & CBAR_ENB)
88 outl (0 | CBAR_KEY, CBAR);
89 }
90 break;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010091 case 5:
92 if (c->x86_model < 6) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 /* Based on AMD doc 20734R - June 2000 */
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010094 if (c->x86_model == 0) {
Ingo Molnar16282a82008-02-26 08:49:57 +010095 clear_cpu_cap(c, X86_FEATURE_APIC);
96 set_cpu_cap(c, X86_FEATURE_PGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -070097 }
98 break;
99 }
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100100
101 if (c->x86_model == 6 && c->x86_mask == 1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102 const int K6_BUG_LOOP = 1000000;
103 int n;
104 void (*f_vide)(void);
105 unsigned long d, d2;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100106
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107 printk(KERN_INFO "AMD K6 stepping B detected - ");
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100108
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109 /*
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100110 * It looks like AMD fixed the 2.6.2 bug and improved indirect
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111 * calls at the same time.
112 */
113
114 n = K6_BUG_LOOP;
115 f_vide = vide;
116 rdtscl(d);
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100117 while (n--)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 f_vide();
119 rdtscl(d2);
120 d = d2-d;
Dave Jones6df05322006-12-07 02:14:11 +0100121
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100122 if (d > 20*K6_BUG_LOOP)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123 printk("system stability may be impaired when more than 32 MB are used.\n");
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100124 else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 printk("probably OK (after B9730xxxx).\n");
126 printk(KERN_INFO "Please see http://membres.lycos.fr/poulot/k6bug.html\n");
127 }
128
129 /* K6 with old style WHCR */
130 if (c->x86_model < 8 ||
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100131 (c->x86_model == 8 && c->x86_mask < 8)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132 /* We can only write allocate on the low 508Mb */
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100133 if (mbytes > 508)
134 mbytes = 508;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135
136 rdmsr(MSR_K6_WHCR, l, h);
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100137 if ((l&0x0000FFFF) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 unsigned long flags;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100139 l = (1<<0)|((mbytes/4)<<1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140 local_irq_save(flags);
141 wbinvd();
142 wrmsr(MSR_K6_WHCR, l, h);
143 local_irq_restore(flags);
144 printk(KERN_INFO "Enabling old style K6 write allocation for %d Mb\n",
145 mbytes);
146 }
147 break;
148 }
149
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100150 if ((c->x86_model == 8 && c->x86_mask > 7) ||
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151 c->x86_model == 9 || c->x86_model == 13) {
152 /* The more serious chips .. */
153
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100154 if (mbytes > 4092)
155 mbytes = 4092;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156
157 rdmsr(MSR_K6_WHCR, l, h);
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100158 if ((l&0xFFFF0000) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 unsigned long flags;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100160 l = ((mbytes>>2)<<22)|(1<<16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161 local_irq_save(flags);
162 wbinvd();
163 wrmsr(MSR_K6_WHCR, l, h);
164 local_irq_restore(flags);
165 printk(KERN_INFO "Enabling new style K6 write allocation for %d Mb\n",
166 mbytes);
167 }
168
169 /* Set MTRR capability flag if appropriate */
170 if (c->x86_model == 13 || c->x86_model == 9 ||
171 (c->x86_model == 8 && c->x86_mask >= 8))
Ingo Molnar16282a82008-02-26 08:49:57 +0100172 set_cpu_cap(c, X86_FEATURE_K6_MTRR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173 break;
174 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175
Jordan Crousef90b8112006-01-06 00:12:14 -0800176 if (c->x86_model == 10) {
177 /* AMD Geode LX is model 10 */
178 /* placeholder for any needed mods */
179 break;
180 }
181 break;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100182 case 6: /* An Athlon/Duron */
183
184 /*
185 * Bit 15 of Athlon specific MSR 15, needs to be 0
186 * to enable SSE on Palomino/Morgan/Barton CPU's.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187 * If the BIOS didn't enable it already, enable it here.
188 */
189 if (c->x86_model >= 6 && c->x86_model <= 10) {
190 if (!cpu_has(c, X86_FEATURE_XMM)) {
191 printk(KERN_INFO "Enabling disabled K7/SSE Support.\n");
192 rdmsr(MSR_K7_HWCR, l, h);
193 l &= ~0x00008000;
194 wrmsr(MSR_K7_HWCR, l, h);
Ingo Molnar16282a82008-02-26 08:49:57 +0100195 set_cpu_cap(c, X86_FEATURE_XMM);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196 }
197 }
198
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100199 /*
200 * It's been determined by AMD that Athlons since model 8 stepping 1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201 * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
202 * As per AMD technical note 27212 0.2
203 */
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100204 if ((c->x86_model == 8 && c->x86_mask >= 1) || (c->x86_model > 8)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205 rdmsr(MSR_K7_CLK_CTL, l, h);
206 if ((l & 0xfff00000) != 0x20000000) {
207 printk ("CPU: CLK_CTL MSR was %x. Reprogramming to %x\n", l,
208 ((l & 0x000fffff)|0x20000000));
209 wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
210 }
211 }
212 break;
213 }
214
215 switch (c->x86) {
216 case 15:
Andi Kleen398cf2a2007-07-22 11:12:35 +0200217 /* Use K8 tuning for Fam10h and Fam11h */
218 case 0x10:
219 case 0x11:
Ingo Molnar16282a82008-02-26 08:49:57 +0100220 set_cpu_cap(c, X86_FEATURE_K8);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221 break;
222 case 6:
Ingo Molnar16282a82008-02-26 08:49:57 +0100223 set_cpu_cap(c, X86_FEATURE_K7);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224 break;
225 }
Andi Kleen18bd0572006-04-20 02:36:45 +0200226 if (c->x86 >= 6)
Ingo Molnar16282a82008-02-26 08:49:57 +0100227 set_cpu_cap(c, X86_FEATURE_FXSAVE_LEAK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228
229 display_cacheinfo(c);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700230
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100231 if (cpuid_eax(0x80000000) >= 0x80000008)
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100232 c->x86_max_cores = (cpuid_ecx(0x80000008) & 0xff) + 1;
Andi Kleen3dd9d512005-04-16 15:25:15 -0700233
Andi Kleenb41e2932005-05-20 14:27:55 -0700234#ifdef CONFIG_X86_HT
Andi Kleen63518642005-04-16 15:25:16 -0700235 /*
Andi Kleenfaee9a52006-06-26 13:56:10 +0200236 * On a AMD multi core setup the lower bits of the APIC id
Simon Arlott27b46d72007-10-20 01:13:56 +0200237 * distinguish the cores.
Andi Kleen63518642005-04-16 15:25:16 -0700238 */
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100239 if (c->x86_max_cores > 1) {
Andi Kleena1586082005-05-16 21:53:21 -0700240 int cpu = smp_processor_id();
Andi Kleenfaee9a52006-06-26 13:56:10 +0200241 unsigned bits = (cpuid_ecx(0x80000008) >> 12) & 0xf;
242
243 if (bits == 0) {
244 while ((1 << bits) < c->x86_max_cores)
245 bits++;
246 }
Rohit Seth4b89aff2006-06-27 02:53:46 -0700247 c->cpu_core_id = c->phys_proc_id & ((1<<bits)-1);
248 c->phys_proc_id >>= bits;
Andi Kleen63518642005-04-16 15:25:16 -0700249 printk(KERN_INFO "CPU %d(%d) -> Core %d\n",
Rohit Seth4b89aff2006-06-27 02:53:46 -0700250 cpu, c->x86_max_cores, c->cpu_core_id);
Andi Kleen63518642005-04-16 15:25:16 -0700251 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252#endif
Andi Kleen39b3a792006-01-11 22:42:45 +0100253
Andi Kleen67cddd92007-07-21 17:10:03 +0200254 if (cpuid_eax(0x80000000) >= 0x80000006) {
255 if ((c->x86 == 0x10) && (cpuid_edx(0x80000006) & 0xf000))
256 num_cache_leaves = 4;
257 else
258 num_cache_leaves = 3;
259 }
Andi Kleen3556ddf2007-04-02 12:14:12 +0200260
Andi Kleenc12ceb72007-05-21 14:31:47 +0200261 /* K6s reports MCEs but don't actually have all the MSRs */
262 if (c->x86 < 6)
Ingo Molnar16282a82008-02-26 08:49:57 +0100263 clear_cpu_cap(c, X86_FEATURE_MCE);
Andi Kleende421862008-01-30 13:32:37 +0100264
Ingo Molnaraa629992008-02-01 23:45:18 +0100265 if (cpu_has_xmm2)
Ingo Molnar16282a82008-02-26 08:49:57 +0100266 set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267}
268
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100269static unsigned int __cpuinit amd_size_cache(struct cpuinfo_x86 *c, unsigned int size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270{
271 /* AMD errata T13 (order #21922) */
272 if ((c->x86 == 6)) {
273 if (c->x86_model == 3 && c->x86_mask == 0) /* Duron Rev A0 */
274 size = 64;
275 if (c->x86_model == 4 &&
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100276 (c->x86_mask == 0 || c->x86_mask == 1)) /* Tbird rev A1/A2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277 size = 256;
278 }
279 return size;
280}
281
Magnus Damm95414932006-09-26 10:52:36 +0200282static struct cpu_dev amd_cpu_dev __cpuinitdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283 .c_vendor = "AMD",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100284 .c_ident = { "AuthenticAMD" },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 .c_models = {
286 { .vendor = X86_VENDOR_AMD, .family = 4, .model_names =
287 {
288 [3] = "486 DX/2",
289 [7] = "486 DX/2-WB",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100290 [8] = "486 DX/4",
291 [9] = "486 DX/4-WB",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292 [14] = "Am5x86-WT",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100293 [15] = "Am5x86-WB"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 }
295 },
296 },
Thomas Petazzoni03ae5762008-02-15 12:00:23 +0100297 .c_early_init = early_init_amd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 .c_init = init_amd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299 .c_size_cache = amd_size_cache,
300};
301
Thomas Petazzoni03ae5762008-02-15 12:00:23 +0100302cpu_vendor_dev_register(X86_VENDOR_AMD, &amd_cpu_dev);