blob: ff1759a1128e367e7ae128992dde25bbf0336e03 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Intel IO-APIC support for multi-Pentium hosts.
3 *
Ingo Molnar8f47e162009-01-31 02:03:42 +01004 * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Many thanks to Stig Venaas for trying out countless experimental
7 * patches and reporting/debugging problems patiently!
8 *
9 * (c) 1999, Multiple IO-APIC support, developed by
10 * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
11 * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
12 * further tested and cleaned up by Zach Brown <zab@redhat.com>
13 * and Ingo Molnar <mingo@redhat.com>
14 *
15 * Fixes
16 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
17 * thanks to Eric Gilmore
18 * and Rolf G. Tews
19 * for testing these extensively
20 * Paul Diefenbaugh : Added full ACPI support
21 */
22
23#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/interrupt.h>
25#include <linux/init.h>
26#include <linux/delay.h>
27#include <linux/sched.h>
Yinghai Lud4057bd2008-08-19 20:50:38 -070028#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029#include <linux/mc146818rtc.h>
30#include <linux/compiler.h>
31#include <linux/acpi.h>
Alexey Dobriyan129f6942005-06-23 00:08:33 -070032#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include <linux/sysdev.h>
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070034#include <linux/msi.h>
Eric W. Biederman95d77882006-10-04 02:17:01 -070035#include <linux/htirq.h>
Nigel Cunningham7dfb7102006-12-06 20:34:23 -080036#include <linux/freezer.h>
Eric W. Biedermanf26d6a22007-05-02 19:27:19 +020037#include <linux/kthread.h>
Ingo Molnar54168ed2008-08-20 09:07:45 +020038#include <linux/jiffies.h> /* time_after() */
Yinghai Lud4057bd2008-08-19 20:50:38 -070039#ifdef CONFIG_ACPI
40#include <acpi/acpi_bus.h>
41#endif
42#include <linux/bootmem.h>
43#include <linux/dmar.h>
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -070044#include <linux/hpet.h>
Ashok Raj54d5d422005-09-06 15:16:15 -070045
Yinghai Lud4057bd2008-08-19 20:50:38 -070046#include <asm/idle.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <asm/io.h>
48#include <asm/smp.h>
Jaswinder Singh Rajput6d652ea2009-01-07 21:38:59 +053049#include <asm/cpu.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050#include <asm/desc.h>
Yinghai Lud4057bd2008-08-19 20:50:38 -070051#include <asm/proto.h>
52#include <asm/acpi.h>
53#include <asm/dma.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#include <asm/timer.h>
Ingo Molnar306e4402005-06-30 02:58:55 -070055#include <asm/i8259.h>
Don Zickus3e4ff112006-06-26 13:57:01 +020056#include <asm/nmi.h>
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -070057#include <asm/msidef.h>
Eric W. Biederman8b955b02006-10-04 02:16:55 -070058#include <asm/hypertransport.h>
Yinghai Lua4dbc342008-07-25 02:14:28 -070059#include <asm/setup.h>
Yinghai Lud4057bd2008-08-19 20:50:38 -070060#include <asm/irq_remapping.h>
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -070061#include <asm/hpet.h>
Dean Nelson4173a0e2008-10-02 12:18:21 -050062#include <asm/uv/uv_hub.h>
63#include <asm/uv/uv_irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Ingo Molnar7b6aa332009-02-17 13:58:15 +010065#include <asm/apic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070066
Maciej W. Rozycki32f71af2008-07-21 00:52:49 +010067#define __apicdebuginit(type) static type __init
68
Linus Torvalds1da177e2005-04-16 15:20:36 -070069/*
Ingo Molnar54168ed2008-08-20 09:07:45 +020070 * Is the SiS APIC rmw bug present ?
71 * -1 = don't know, 0 = no, 1 = yes
Linus Torvalds1da177e2005-04-16 15:20:36 -070072 */
73int sis_apic_bug = -1;
74
Yinghai Luefa25592008-08-19 20:50:36 -070075static DEFINE_SPINLOCK(ioapic_lock);
76static DEFINE_SPINLOCK(vector_lock);
77
Yinghai Luefa25592008-08-19 20:50:36 -070078/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070079 * # of IRQ routing registers
80 */
81int nr_ioapic_registers[MAX_IO_APICS];
82
Alexey Starikovskiy9f640cc2008-04-04 23:41:13 +040083/* I/O APIC entries */
Jaswinder Singh Rajputb5ba7e62009-01-12 17:46:17 +053084struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
Alexey Starikovskiy9f640cc2008-04-04 23:41:13 +040085int nr_ioapics;
86
Alexey Starikovskiy584f7342008-04-04 23:41:32 +040087/* MP IRQ source entries */
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +053088struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
Alexey Starikovskiy584f7342008-04-04 23:41:32 +040089
90/* # of MP IRQ source entries */
91int mp_irq_entries;
92
Alexey Starikovskiy8732fc42008-05-19 19:47:16 +040093#if defined (CONFIG_MCA) || defined (CONFIG_EISA)
94int mp_bus_id_to_type[MAX_MP_BUSSES];
95#endif
96
97DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
98
Yinghai Luefa25592008-08-19 20:50:36 -070099int skip_ioapic_setup;
100
Ingo Molnar65a4e572009-01-31 03:36:17 +0100101void arch_disable_smp_support(void)
102{
103#ifdef CONFIG_PCI
104 noioapicquirk = 1;
105 noioapicreroute = -1;
106#endif
107 skip_ioapic_setup = 1;
108}
109
Ingo Molnar54168ed2008-08-20 09:07:45 +0200110static int __init parse_noapic(char *str)
Yinghai Luefa25592008-08-19 20:50:36 -0700111{
112 /* disable IO-APIC */
Ingo Molnar65a4e572009-01-31 03:36:17 +0100113 arch_disable_smp_support();
Yinghai Luefa25592008-08-19 20:50:36 -0700114 return 0;
115}
116early_param("noapic", parse_noapic);
Chuck Ebbert66759a02005-09-12 18:49:25 +0200117
Yinghai Lu0f978f42008-08-19 20:50:26 -0700118struct irq_pin_list;
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +0200119
120/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121 * This is performance-critical, we want to do it O(1)
122 *
123 * the indexing order of this array favors 1:1 mappings
124 * between pins and IRQs.
125 */
126
Yinghai Lu0f978f42008-08-19 20:50:26 -0700127struct irq_pin_list {
128 int apic, pin;
129 struct irq_pin_list *next;
130};
Yinghai Lu301e6192008-08-19 20:50:02 -0700131
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800132static struct irq_pin_list *get_one_free_irq_2_pin(int cpu)
Yinghai Lu0f978f42008-08-19 20:50:26 -0700133{
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800134 struct irq_pin_list *pin;
135 int node;
Yinghai Lu0f978f42008-08-19 20:50:26 -0700136
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800137 node = cpu_to_node(cpu);
Yinghai Lu0f978f42008-08-19 20:50:26 -0700138
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800139 pin = kzalloc_node(sizeof(*pin), GFP_ATOMIC, node);
Yinghai Lu0f978f42008-08-19 20:50:26 -0700140
Yinghai Lu0f978f42008-08-19 20:50:26 -0700141 return pin;
142}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800144struct irq_cfg {
145 struct irq_pin_list *irq_2_pin;
Mike Travis22f65d32008-12-16 17:33:56 -0800146 cpumask_var_t domain;
147 cpumask_var_t old_domain;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800148 unsigned move_cleanup_count;
149 u8 vector;
150 u8 move_in_progress : 1;
Yinghai Lu48a1b102008-12-11 00:15:01 -0800151#ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
152 u8 move_desc_pending : 1;
153#endif
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800154};
155
156/* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
157#ifdef CONFIG_SPARSE_IRQ
158static struct irq_cfg irq_cfgx[] = {
159#else
160static struct irq_cfg irq_cfgx[NR_IRQS] = {
161#endif
Mike Travis22f65d32008-12-16 17:33:56 -0800162 [0] = { .vector = IRQ0_VECTOR, },
163 [1] = { .vector = IRQ1_VECTOR, },
164 [2] = { .vector = IRQ2_VECTOR, },
165 [3] = { .vector = IRQ3_VECTOR, },
166 [4] = { .vector = IRQ4_VECTOR, },
167 [5] = { .vector = IRQ5_VECTOR, },
168 [6] = { .vector = IRQ6_VECTOR, },
169 [7] = { .vector = IRQ7_VECTOR, },
170 [8] = { .vector = IRQ8_VECTOR, },
171 [9] = { .vector = IRQ9_VECTOR, },
172 [10] = { .vector = IRQ10_VECTOR, },
173 [11] = { .vector = IRQ11_VECTOR, },
174 [12] = { .vector = IRQ12_VECTOR, },
175 [13] = { .vector = IRQ13_VECTOR, },
176 [14] = { .vector = IRQ14_VECTOR, },
177 [15] = { .vector = IRQ15_VECTOR, },
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800178};
179
Yinghai Lu13a0c3c2008-12-26 02:05:47 -0800180int __init arch_early_irq_init(void)
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800181{
182 struct irq_cfg *cfg;
183 struct irq_desc *desc;
184 int count;
185 int i;
186
187 cfg = irq_cfgx;
188 count = ARRAY_SIZE(irq_cfgx);
189
190 for (i = 0; i < count; i++) {
191 desc = irq_to_desc(i);
192 desc->chip_data = &cfg[i];
Mike Travis22f65d32008-12-16 17:33:56 -0800193 alloc_bootmem_cpumask_var(&cfg[i].domain);
194 alloc_bootmem_cpumask_var(&cfg[i].old_domain);
195 if (i < NR_IRQS_LEGACY)
196 cpumask_setall(cfg[i].domain);
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800197 }
Yinghai Lu13a0c3c2008-12-26 02:05:47 -0800198
199 return 0;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800200}
201
202#ifdef CONFIG_SPARSE_IRQ
203static struct irq_cfg *irq_cfg(unsigned int irq)
204{
205 struct irq_cfg *cfg = NULL;
206 struct irq_desc *desc;
207
208 desc = irq_to_desc(irq);
209 if (desc)
210 cfg = desc->chip_data;
211
212 return cfg;
213}
214
215static struct irq_cfg *get_one_free_irq_cfg(int cpu)
216{
217 struct irq_cfg *cfg;
218 int node;
219
220 node = cpu_to_node(cpu);
221
222 cfg = kzalloc_node(sizeof(*cfg), GFP_ATOMIC, node);
Mike Travis22f65d32008-12-16 17:33:56 -0800223 if (cfg) {
Mike Travis80855f72008-12-31 18:08:47 -0800224 if (!alloc_cpumask_var_node(&cfg->domain, GFP_ATOMIC, node)) {
Mike Travis22f65d32008-12-16 17:33:56 -0800225 kfree(cfg);
226 cfg = NULL;
Mike Travis80855f72008-12-31 18:08:47 -0800227 } else if (!alloc_cpumask_var_node(&cfg->old_domain,
228 GFP_ATOMIC, node)) {
Mike Travis22f65d32008-12-16 17:33:56 -0800229 free_cpumask_var(cfg->domain);
230 kfree(cfg);
231 cfg = NULL;
232 } else {
233 cpumask_clear(cfg->domain);
234 cpumask_clear(cfg->old_domain);
235 }
236 }
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800237
238 return cfg;
239}
240
Yinghai Lu13a0c3c2008-12-26 02:05:47 -0800241int arch_init_chip_data(struct irq_desc *desc, int cpu)
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800242{
243 struct irq_cfg *cfg;
244
245 cfg = desc->chip_data;
246 if (!cfg) {
247 desc->chip_data = get_one_free_irq_cfg(cpu);
248 if (!desc->chip_data) {
249 printk(KERN_ERR "can not alloc irq_cfg\n");
250 BUG_ON(1);
251 }
252 }
Yinghai Lu13a0c3c2008-12-26 02:05:47 -0800253
254 return 0;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800255}
256
Yinghai Lu48a1b102008-12-11 00:15:01 -0800257#ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
258
259static void
260init_copy_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg, int cpu)
261{
262 struct irq_pin_list *old_entry, *head, *tail, *entry;
263
264 cfg->irq_2_pin = NULL;
265 old_entry = old_cfg->irq_2_pin;
266 if (!old_entry)
267 return;
268
269 entry = get_one_free_irq_2_pin(cpu);
270 if (!entry)
271 return;
272
273 entry->apic = old_entry->apic;
274 entry->pin = old_entry->pin;
275 head = entry;
276 tail = entry;
277 old_entry = old_entry->next;
278 while (old_entry) {
279 entry = get_one_free_irq_2_pin(cpu);
280 if (!entry) {
281 entry = head;
282 while (entry) {
283 head = entry->next;
284 kfree(entry);
285 entry = head;
286 }
287 /* still use the old one */
288 return;
289 }
290 entry->apic = old_entry->apic;
291 entry->pin = old_entry->pin;
292 tail->next = entry;
293 tail = entry;
294 old_entry = old_entry->next;
295 }
296
297 tail->next = NULL;
298 cfg->irq_2_pin = head;
299}
300
301static void free_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg)
302{
303 struct irq_pin_list *entry, *next;
304
305 if (old_cfg->irq_2_pin == cfg->irq_2_pin)
306 return;
307
308 entry = old_cfg->irq_2_pin;
309
310 while (entry) {
311 next = entry->next;
312 kfree(entry);
313 entry = next;
314 }
315 old_cfg->irq_2_pin = NULL;
316}
317
318void arch_init_copy_chip_data(struct irq_desc *old_desc,
319 struct irq_desc *desc, int cpu)
320{
321 struct irq_cfg *cfg;
322 struct irq_cfg *old_cfg;
323
324 cfg = get_one_free_irq_cfg(cpu);
325
326 if (!cfg)
327 return;
328
329 desc->chip_data = cfg;
330
331 old_cfg = old_desc->chip_data;
332
333 memcpy(cfg, old_cfg, sizeof(struct irq_cfg));
334
335 init_copy_irq_2_pin(old_cfg, cfg, cpu);
336}
337
338static void free_irq_cfg(struct irq_cfg *old_cfg)
339{
340 kfree(old_cfg);
341}
342
343void arch_free_chip_data(struct irq_desc *old_desc, struct irq_desc *desc)
344{
345 struct irq_cfg *old_cfg, *cfg;
346
347 old_cfg = old_desc->chip_data;
348 cfg = desc->chip_data;
349
350 if (old_cfg == cfg)
351 return;
352
353 if (old_cfg) {
354 free_irq_2_pin(old_cfg, cfg);
355 free_irq_cfg(old_cfg);
356 old_desc->chip_data = NULL;
357 }
358}
359
Ingo Molnard733e002008-12-17 13:35:51 +0100360static void
361set_extra_move_desc(struct irq_desc *desc, const struct cpumask *mask)
Yinghai Lu48a1b102008-12-11 00:15:01 -0800362{
363 struct irq_cfg *cfg = desc->chip_data;
364
365 if (!cfg->move_in_progress) {
366 /* it means that domain is not changed */
Mike Travis7f7ace02009-01-10 21:58:08 -0800367 if (!cpumask_intersects(desc->affinity, mask))
Yinghai Lu48a1b102008-12-11 00:15:01 -0800368 cfg->move_desc_pending = 1;
369 }
370}
371#endif
372
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800373#else
374static struct irq_cfg *irq_cfg(unsigned int irq)
375{
376 return irq < nr_irqs ? irq_cfgx + irq : NULL;
377}
378
379#endif
380
Yinghai Lu48a1b102008-12-11 00:15:01 -0800381#ifndef CONFIG_NUMA_MIGRATE_IRQ_DESC
Mike Travise7986732008-12-16 17:33:52 -0800382static inline void
383set_extra_move_desc(struct irq_desc *desc, const struct cpumask *mask)
Yinghai Lu3145e942008-12-05 18:58:34 -0800384{
385}
Yinghai Lu48a1b102008-12-11 00:15:01 -0800386#endif
Yinghai Lu3145e942008-12-05 18:58:34 -0800387
Linus Torvalds130fe052006-11-01 09:11:00 -0800388struct io_apic {
389 unsigned int index;
390 unsigned int unused[3];
391 unsigned int data;
Suresh Siddha0280f7c2009-03-16 17:05:01 -0700392 unsigned int unused2[11];
393 unsigned int eoi;
Linus Torvalds130fe052006-11-01 09:11:00 -0800394};
395
396static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
397{
398 return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
Jaswinder Singh Rajputb5ba7e62009-01-12 17:46:17 +0530399 + (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
Linus Torvalds130fe052006-11-01 09:11:00 -0800400}
401
Suresh Siddha0280f7c2009-03-16 17:05:01 -0700402static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
403{
404 struct io_apic __iomem *io_apic = io_apic_base(apic);
405 writel(vector, &io_apic->eoi);
406}
407
Linus Torvalds130fe052006-11-01 09:11:00 -0800408static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
409{
410 struct io_apic __iomem *io_apic = io_apic_base(apic);
411 writel(reg, &io_apic->index);
412 return readl(&io_apic->data);
413}
414
415static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
416{
417 struct io_apic __iomem *io_apic = io_apic_base(apic);
418 writel(reg, &io_apic->index);
419 writel(value, &io_apic->data);
420}
421
422/*
423 * Re-write a value: to be used for read-modify-write
424 * cycles where the read already set up the index register.
425 *
426 * Older SiS APIC requires we rewrite the index register
427 */
428static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
429{
Ingo Molnar54168ed2008-08-20 09:07:45 +0200430 struct io_apic __iomem *io_apic = io_apic_base(apic);
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +0200431
432 if (sis_apic_bug)
433 writel(reg, &io_apic->index);
Linus Torvalds130fe052006-11-01 09:11:00 -0800434 writel(value, &io_apic->data);
435}
436
Yinghai Lu3145e942008-12-05 18:58:34 -0800437static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
Yinghai Lu047c8fd2008-08-19 20:50:41 -0700438{
439 struct irq_pin_list *entry;
440 unsigned long flags;
Yinghai Lu047c8fd2008-08-19 20:50:41 -0700441
442 spin_lock_irqsave(&ioapic_lock, flags);
443 entry = cfg->irq_2_pin;
444 for (;;) {
445 unsigned int reg;
446 int pin;
447
448 if (!entry)
449 break;
450 pin = entry->pin;
451 reg = io_apic_read(entry->apic, 0x10 + pin*2);
452 /* Is the remote IRR bit set? */
453 if (reg & IO_APIC_REDIR_REMOTE_IRR) {
454 spin_unlock_irqrestore(&ioapic_lock, flags);
455 return true;
456 }
457 if (!entry->next)
458 break;
459 entry = entry->next;
460 }
461 spin_unlock_irqrestore(&ioapic_lock, flags);
462
463 return false;
464}
Yinghai Lu047c8fd2008-08-19 20:50:41 -0700465
Andi Kleencf4c6a22006-09-26 10:52:30 +0200466union entry_union {
467 struct { u32 w1, w2; };
468 struct IO_APIC_route_entry entry;
469};
470
471static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
472{
473 union entry_union eu;
474 unsigned long flags;
475 spin_lock_irqsave(&ioapic_lock, flags);
476 eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
477 eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
478 spin_unlock_irqrestore(&ioapic_lock, flags);
479 return eu.entry;
480}
481
Linus Torvaldsf9dadfa2006-11-01 10:05:35 -0800482/*
483 * When we write a new IO APIC routing entry, we need to write the high
484 * word first! If the mask bit in the low word is clear, we will enable
485 * the interrupt, and we need to make sure the entry is fully populated
486 * before that happens.
487 */
Andi Kleend15512f2006-12-07 02:14:07 +0100488static void
489__ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
490{
491 union entry_union eu;
492 eu.entry = e;
493 io_apic_write(apic, 0x11 + 2*pin, eu.w2);
494 io_apic_write(apic, 0x10 + 2*pin, eu.w1);
495}
496
Jeremy Fitzhardingeca97ab92009-02-09 12:05:47 -0800497void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
Andi Kleencf4c6a22006-09-26 10:52:30 +0200498{
499 unsigned long flags;
Andi Kleencf4c6a22006-09-26 10:52:30 +0200500 spin_lock_irqsave(&ioapic_lock, flags);
Andi Kleend15512f2006-12-07 02:14:07 +0100501 __ioapic_write_entry(apic, pin, e);
Linus Torvaldsf9dadfa2006-11-01 10:05:35 -0800502 spin_unlock_irqrestore(&ioapic_lock, flags);
503}
504
505/*
506 * When we mask an IO APIC routing entry, we need to write the low
507 * word first, in order to set the mask bit before we change the
508 * high bits!
509 */
510static void ioapic_mask_entry(int apic, int pin)
511{
512 unsigned long flags;
513 union entry_union eu = { .entry.mask = 1 };
514
515 spin_lock_irqsave(&ioapic_lock, flags);
Andi Kleencf4c6a22006-09-26 10:52:30 +0200516 io_apic_write(apic, 0x10 + 2*pin, eu.w1);
517 io_apic_write(apic, 0x11 + 2*pin, eu.w2);
518 spin_unlock_irqrestore(&ioapic_lock, flags);
519}
520
Yinghai Lu497c9a12008-08-19 20:50:28 -0700521#ifdef CONFIG_SMP
Mike Travis22f65d32008-12-16 17:33:56 -0800522static void send_cleanup_vector(struct irq_cfg *cfg)
523{
524 cpumask_var_t cleanup_mask;
525
526 if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
527 unsigned int i;
528 cfg->move_cleanup_count = 0;
529 for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
530 cfg->move_cleanup_count++;
531 for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
Ingo Molnardac5f412009-01-28 15:42:24 +0100532 apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
Mike Travis22f65d32008-12-16 17:33:56 -0800533 } else {
534 cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
535 cfg->move_cleanup_count = cpumask_weight(cleanup_mask);
Ingo Molnardac5f412009-01-28 15:42:24 +0100536 apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
Mike Travis22f65d32008-12-16 17:33:56 -0800537 free_cpumask_var(cleanup_mask);
538 }
539 cfg->move_in_progress = 0;
540}
541
Yinghai Lu3145e942008-12-05 18:58:34 -0800542static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
Yinghai Lu497c9a12008-08-19 20:50:28 -0700543{
544 int apic, pin;
Yinghai Lu497c9a12008-08-19 20:50:28 -0700545 struct irq_pin_list *entry;
Yinghai Lu3145e942008-12-05 18:58:34 -0800546 u8 vector = cfg->vector;
Yinghai Lu497c9a12008-08-19 20:50:28 -0700547
Yinghai Lu497c9a12008-08-19 20:50:28 -0700548 entry = cfg->irq_2_pin;
549 for (;;) {
550 unsigned int reg;
551
552 if (!entry)
553 break;
554
555 apic = entry->apic;
556 pin = entry->pin;
Ingo Molnar54168ed2008-08-20 09:07:45 +0200557 /*
558 * With interrupt-remapping, destination information comes
559 * from interrupt-remapping table entry.
560 */
561 if (!irq_remapped(irq))
562 io_apic_write(apic, 0x11 + pin*2, dest);
Yinghai Lu497c9a12008-08-19 20:50:28 -0700563 reg = io_apic_read(apic, 0x10 + pin*2);
564 reg &= ~IO_APIC_REDIR_VECTOR_MASK;
565 reg |= vector;
Ingo Molnar54168ed2008-08-20 09:07:45 +0200566 io_apic_modify(apic, 0x10 + pin*2, reg);
Yinghai Lu497c9a12008-08-19 20:50:28 -0700567 if (!entry->next)
568 break;
569 entry = entry->next;
570 }
571}
Yinghai Luefa25592008-08-19 20:50:36 -0700572
Mike Travise7986732008-12-16 17:33:52 -0800573static int
574assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask);
Yinghai Luefa25592008-08-19 20:50:36 -0700575
Mike Travis22f65d32008-12-16 17:33:56 -0800576/*
Ingo Molnardebccb32009-01-28 15:20:18 +0100577 * Either sets desc->affinity to a valid value, and returns
578 * ->cpu_mask_to_apicid of that, or returns BAD_APICID and
579 * leaves desc->affinity untouched.
Mike Travis22f65d32008-12-16 17:33:56 -0800580 */
581static unsigned int
582set_desc_affinity(struct irq_desc *desc, const struct cpumask *mask)
Yinghai Lu497c9a12008-08-19 20:50:28 -0700583{
584 struct irq_cfg *cfg;
Yinghai Lu3145e942008-12-05 18:58:34 -0800585 unsigned int irq;
Yinghai Lu497c9a12008-08-19 20:50:28 -0700586
Rusty Russell0de26522008-12-13 21:20:26 +1030587 if (!cpumask_intersects(mask, cpu_online_mask))
Mike Travis22f65d32008-12-16 17:33:56 -0800588 return BAD_APICID;
Yinghai Lu497c9a12008-08-19 20:50:28 -0700589
Yinghai Lu3145e942008-12-05 18:58:34 -0800590 irq = desc->irq;
591 cfg = desc->chip_data;
592 if (assign_irq_vector(irq, cfg, mask))
Mike Travis22f65d32008-12-16 17:33:56 -0800593 return BAD_APICID;
Yinghai Lu497c9a12008-08-19 20:50:28 -0700594
Mike Travis7f7ace02009-01-10 21:58:08 -0800595 cpumask_and(desc->affinity, cfg->domain, mask);
Yinghai Lu3145e942008-12-05 18:58:34 -0800596 set_extra_move_desc(desc, mask);
Ingo Molnardebccb32009-01-28 15:20:18 +0100597
598 return apic->cpu_mask_to_apicid_and(desc->affinity, cpu_online_mask);
Mike Travis22f65d32008-12-16 17:33:56 -0800599}
Yinghai Lu3145e942008-12-05 18:58:34 -0800600
Mike Travis22f65d32008-12-16 17:33:56 -0800601static void
602set_ioapic_affinity_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
Yinghai Lu497c9a12008-08-19 20:50:28 -0700603{
604 struct irq_cfg *cfg;
605 unsigned long flags;
606 unsigned int dest;
Mike Travis22f65d32008-12-16 17:33:56 -0800607 unsigned int irq;
608
609 irq = desc->irq;
610 cfg = desc->chip_data;
Yinghai Lu497c9a12008-08-19 20:50:28 -0700611
612 spin_lock_irqsave(&ioapic_lock, flags);
Mike Travis22f65d32008-12-16 17:33:56 -0800613 dest = set_desc_affinity(desc, mask);
614 if (dest != BAD_APICID) {
615 /* Only the high 8 bits are valid. */
616 dest = SET_APIC_LOGICAL_ID(dest);
617 __target_IO_APIC_irq(irq, dest, cfg);
618 }
Yinghai Lu497c9a12008-08-19 20:50:28 -0700619 spin_unlock_irqrestore(&ioapic_lock, flags);
620}
Yinghai Lu3145e942008-12-05 18:58:34 -0800621
Mike Travis22f65d32008-12-16 17:33:56 -0800622static void
623set_ioapic_affinity_irq(unsigned int irq, const struct cpumask *mask)
Yinghai Lu3145e942008-12-05 18:58:34 -0800624{
Yinghai Lu497c9a12008-08-19 20:50:28 -0700625 struct irq_desc *desc;
626
Yinghai Lu497c9a12008-08-19 20:50:28 -0700627 desc = irq_to_desc(irq);
Yinghai Lu3145e942008-12-05 18:58:34 -0800628
629 set_ioapic_affinity_irq_desc(desc, mask);
Yinghai Lu497c9a12008-08-19 20:50:28 -0700630}
Yinghai Lu497c9a12008-08-19 20:50:28 -0700631#endif /* CONFIG_SMP */
632
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633/*
634 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
635 * shared ISA-space IRQs, so we have to support them. We are super
636 * fast in the common case, and fast for shared ISA-space IRQs.
637 */
Yinghai Lu3145e942008-12-05 18:58:34 -0800638static void add_pin_to_irq_cpu(struct irq_cfg *cfg, int cpu, int apic, int pin)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639{
Yinghai Lu0f978f42008-08-19 20:50:26 -0700640 struct irq_pin_list *entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641
Yinghai Lu0f978f42008-08-19 20:50:26 -0700642 entry = cfg->irq_2_pin;
643 if (!entry) {
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800644 entry = get_one_free_irq_2_pin(cpu);
645 if (!entry) {
646 printk(KERN_ERR "can not alloc irq_2_pin to add %d - %d\n",
647 apic, pin);
648 return;
649 }
Yinghai Lu0f978f42008-08-19 20:50:26 -0700650 cfg->irq_2_pin = entry;
651 entry->apic = apic;
652 entry->pin = pin;
Yinghai Lu0f978f42008-08-19 20:50:26 -0700653 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 }
Yinghai Lu0f978f42008-08-19 20:50:26 -0700655
656 while (entry->next) {
657 /* not again, please */
658 if (entry->apic == apic && entry->pin == pin)
659 return;
660
661 entry = entry->next;
662 }
663
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -0800664 entry->next = get_one_free_irq_2_pin(cpu);
Yinghai Lu0f978f42008-08-19 20:50:26 -0700665 entry = entry->next;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666 entry->apic = apic;
667 entry->pin = pin;
668}
669
670/*
671 * Reroute an IRQ to a different pin.
672 */
Yinghai Lu3145e942008-12-05 18:58:34 -0800673static void __init replace_pin_at_irq_cpu(struct irq_cfg *cfg, int cpu,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 int oldapic, int oldpin,
675 int newapic, int newpin)
676{
Yinghai Lu0f978f42008-08-19 20:50:26 -0700677 struct irq_pin_list *entry = cfg->irq_2_pin;
678 int replaced = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679
Yinghai Lu0f978f42008-08-19 20:50:26 -0700680 while (entry) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 if (entry->apic == oldapic && entry->pin == oldpin) {
682 entry->apic = newapic;
683 entry->pin = newpin;
Yinghai Lu0f978f42008-08-19 20:50:26 -0700684 replaced = 1;
685 /* every one is different, right? */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686 break;
Yinghai Lu0f978f42008-08-19 20:50:26 -0700687 }
688 entry = entry->next;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 }
Yinghai Lu0f978f42008-08-19 20:50:26 -0700690
691 /* why? call replace before add? */
692 if (!replaced)
Yinghai Lu3145e942008-12-05 18:58:34 -0800693 add_pin_to_irq_cpu(cfg, cpu, newapic, newpin);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694}
695
Yinghai Lu3145e942008-12-05 18:58:34 -0800696static inline void io_apic_modify_irq(struct irq_cfg *cfg,
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400697 int mask_and, int mask_or,
698 void (*final)(struct irq_pin_list *entry))
699{
700 int pin;
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400701 struct irq_pin_list *entry;
702
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400703 for (entry = cfg->irq_2_pin; entry != NULL; entry = entry->next) {
704 unsigned int reg;
705 pin = entry->pin;
706 reg = io_apic_read(entry->apic, 0x10 + pin * 2);
707 reg &= mask_and;
708 reg |= mask_or;
709 io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
710 if (final)
711 final(entry);
712 }
Yinghai Lu047c8fd2008-08-19 20:50:41 -0700713}
714
Yinghai Lu3145e942008-12-05 18:58:34 -0800715static void __unmask_IO_APIC_irq(struct irq_cfg *cfg)
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400716{
Yinghai Lu3145e942008-12-05 18:58:34 -0800717 io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400718}
Yinghai Lu4e738e22008-08-19 20:50:47 -0700719
720#ifdef CONFIG_X86_64
Jaswinder Singh Rajput7f3e6322008-12-29 20:34:35 +0530721static void io_apic_sync(struct irq_pin_list *entry)
Yinghai Lu4e738e22008-08-19 20:50:47 -0700722{
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400723 /*
724 * Synchronize the IO-APIC and the CPU by doing
725 * a dummy read from the IO-APIC
726 */
727 struct io_apic __iomem *io_apic;
728 io_apic = io_apic_base(entry->apic);
Yinghai Lu4e738e22008-08-19 20:50:47 -0700729 readl(&io_apic->data);
730}
731
Yinghai Lu3145e942008-12-05 18:58:34 -0800732static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400733{
Yinghai Lu3145e942008-12-05 18:58:34 -0800734 io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400735}
736#else /* CONFIG_X86_32 */
Yinghai Lu3145e942008-12-05 18:58:34 -0800737static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400738{
Yinghai Lu3145e942008-12-05 18:58:34 -0800739 io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, NULL);
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400740}
Yinghai Lu047c8fd2008-08-19 20:50:41 -0700741
Yinghai Lu3145e942008-12-05 18:58:34 -0800742static void __mask_and_edge_IO_APIC_irq(struct irq_cfg *cfg)
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400743{
Yinghai Lu3145e942008-12-05 18:58:34 -0800744 io_apic_modify_irq(cfg, ~IO_APIC_REDIR_LEVEL_TRIGGER,
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400745 IO_APIC_REDIR_MASKED, NULL);
746}
Yinghai Lu047c8fd2008-08-19 20:50:41 -0700747
Yinghai Lu3145e942008-12-05 18:58:34 -0800748static void __unmask_and_level_IO_APIC_irq(struct irq_cfg *cfg)
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400749{
Yinghai Lu3145e942008-12-05 18:58:34 -0800750 io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED,
Cyrill Gorcunov87783be2008-09-10 22:19:50 +0400751 IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
752}
753#endif /* CONFIG_X86_32 */
Yinghai Lu047c8fd2008-08-19 20:50:41 -0700754
Yinghai Lu3145e942008-12-05 18:58:34 -0800755static void mask_IO_APIC_irq_desc(struct irq_desc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756{
Yinghai Lu3145e942008-12-05 18:58:34 -0800757 struct irq_cfg *cfg = desc->chip_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 unsigned long flags;
759
Yinghai Lu3145e942008-12-05 18:58:34 -0800760 BUG_ON(!cfg);
761
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 spin_lock_irqsave(&ioapic_lock, flags);
Yinghai Lu3145e942008-12-05 18:58:34 -0800763 __mask_IO_APIC_irq(cfg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764 spin_unlock_irqrestore(&ioapic_lock, flags);
765}
766
Yinghai Lu3145e942008-12-05 18:58:34 -0800767static void unmask_IO_APIC_irq_desc(struct irq_desc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768{
Yinghai Lu3145e942008-12-05 18:58:34 -0800769 struct irq_cfg *cfg = desc->chip_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 unsigned long flags;
771
772 spin_lock_irqsave(&ioapic_lock, flags);
Yinghai Lu3145e942008-12-05 18:58:34 -0800773 __unmask_IO_APIC_irq(cfg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 spin_unlock_irqrestore(&ioapic_lock, flags);
775}
776
Yinghai Lu3145e942008-12-05 18:58:34 -0800777static void mask_IO_APIC_irq(unsigned int irq)
778{
779 struct irq_desc *desc = irq_to_desc(irq);
780
781 mask_IO_APIC_irq_desc(desc);
782}
783static void unmask_IO_APIC_irq(unsigned int irq)
784{
785 struct irq_desc *desc = irq_to_desc(irq);
786
787 unmask_IO_APIC_irq_desc(desc);
788}
789
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
791{
792 struct IO_APIC_route_entry entry;
Paolo Ciarrocchi36062442008-06-08 13:07:18 +0200793
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 /* Check delivery_mode to be sure we're not clearing an SMI pin */
Andi Kleencf4c6a22006-09-26 10:52:30 +0200795 entry = ioapic_read_entry(apic, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 if (entry.delivery_mode == dest_SMI)
797 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 /*
799 * Disable it in the IO-APIC irq-routing table:
800 */
Linus Torvaldsf9dadfa2006-11-01 10:05:35 -0800801 ioapic_mask_entry(apic, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802}
803
Ingo Molnar54168ed2008-08-20 09:07:45 +0200804static void clear_IO_APIC (void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805{
806 int apic, pin;
807
808 for (apic = 0; apic < nr_ioapics; apic++)
809 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
810 clear_IO_APIC_pin(apic, pin);
811}
812
Ingo Molnar54168ed2008-08-20 09:07:45 +0200813#ifdef CONFIG_X86_32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814/*
815 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
816 * specific CPU-side IRQs.
817 */
818
819#define MAX_PIRQS 8
Yinghai Lu3bd25d02009-02-15 02:54:03 -0800820static int pirq_entries[MAX_PIRQS] = {
821 [0 ... MAX_PIRQS - 1] = -1
822};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824static int __init ioapic_pirq_setup(char *str)
825{
826 int i, max;
827 int ints[MAX_PIRQS+1];
828
829 get_options(str, ARRAY_SIZE(ints), ints);
830
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831 apic_printk(APIC_VERBOSE, KERN_INFO
832 "PIRQ redirection, working around broken MP-BIOS.\n");
833 max = MAX_PIRQS;
834 if (ints[0] < MAX_PIRQS)
835 max = ints[0];
836
837 for (i = 0; i < max; i++) {
838 apic_printk(APIC_VERBOSE, KERN_DEBUG
839 "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
840 /*
841 * PIRQs are mapped upside down, usually.
842 */
843 pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
844 }
845 return 1;
846}
847
848__setup("pirq=", ioapic_pirq_setup);
Ingo Molnar54168ed2008-08-20 09:07:45 +0200849#endif /* CONFIG_X86_32 */
850
851#ifdef CONFIG_INTR_REMAP
852/* I/O APIC RTE contents at the OS boot up */
853static struct IO_APIC_route_entry *early_ioapic_entries[MAX_IO_APICS];
854
855/*
Suresh Siddha05c3dc22009-03-16 17:05:03 -0700856 * Saves all the IO-APIC RTE's
Ingo Molnar54168ed2008-08-20 09:07:45 +0200857 */
Suresh Siddha05c3dc22009-03-16 17:05:03 -0700858int save_IO_APIC_setup(void)
Ingo Molnar54168ed2008-08-20 09:07:45 +0200859{
860 union IO_APIC_reg_01 reg_01;
861 unsigned long flags;
862 int apic, pin;
863
864 /*
865 * The number of IO-APIC IRQ registers (== #pins):
866 */
867 for (apic = 0; apic < nr_ioapics; apic++) {
868 spin_lock_irqsave(&ioapic_lock, flags);
869 reg_01.raw = io_apic_read(apic, 1);
870 spin_unlock_irqrestore(&ioapic_lock, flags);
871 nr_ioapic_registers[apic] = reg_01.bits.entries+1;
872 }
873
874 for (apic = 0; apic < nr_ioapics; apic++) {
875 early_ioapic_entries[apic] =
876 kzalloc(sizeof(struct IO_APIC_route_entry) *
877 nr_ioapic_registers[apic], GFP_KERNEL);
878 if (!early_ioapic_entries[apic])
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +0400879 goto nomem;
Ingo Molnar54168ed2008-08-20 09:07:45 +0200880 }
881
882 for (apic = 0; apic < nr_ioapics; apic++)
Suresh Siddha05c3dc22009-03-16 17:05:03 -0700883 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
884 early_ioapic_entries[apic][pin] =
Ingo Molnar54168ed2008-08-20 09:07:45 +0200885 ioapic_read_entry(apic, pin);
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +0400886
Ingo Molnar54168ed2008-08-20 09:07:45 +0200887 return 0;
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +0400888
889nomem:
Cyrill Gorcunovc1370b42008-09-23 23:00:02 +0400890 while (apic >= 0)
891 kfree(early_ioapic_entries[apic--]);
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +0400892 memset(early_ioapic_entries, 0,
893 ARRAY_SIZE(early_ioapic_entries));
894
895 return -ENOMEM;
Ingo Molnar54168ed2008-08-20 09:07:45 +0200896}
897
Suresh Siddha05c3dc22009-03-16 17:05:03 -0700898void mask_IO_APIC_setup(void)
899{
900 int apic, pin;
901
902 for (apic = 0; apic < nr_ioapics; apic++) {
903 if (!early_ioapic_entries[apic])
904 break;
905 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
906 struct IO_APIC_route_entry entry;
907
908 entry = early_ioapic_entries[apic][pin];
909 if (!entry.mask) {
910 entry.mask = 1;
911 ioapic_write_entry(apic, pin, entry);
912 }
913 }
914 }
915}
916
Ingo Molnar54168ed2008-08-20 09:07:45 +0200917void restore_IO_APIC_setup(void)
918{
919 int apic, pin;
920
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +0400921 for (apic = 0; apic < nr_ioapics; apic++) {
922 if (!early_ioapic_entries[apic])
923 break;
Ingo Molnar54168ed2008-08-20 09:07:45 +0200924 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
925 ioapic_write_entry(apic, pin,
926 early_ioapic_entries[apic][pin]);
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +0400927 kfree(early_ioapic_entries[apic]);
928 early_ioapic_entries[apic] = NULL;
929 }
Ingo Molnar54168ed2008-08-20 09:07:45 +0200930}
931
932void reinit_intr_remapped_IO_APIC(int intr_remapping)
933{
934 /*
935 * for now plain restore of previous settings.
936 * TBD: In the case of OS enabling interrupt-remapping,
937 * IO-APIC RTE's need to be setup to point to interrupt-remapping
938 * table entries. for now, do a plain restore, and wait for
939 * the setup_IO_APIC_irqs() to do proper initialization.
940 */
941 restore_IO_APIC_setup();
942}
943#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944
945/*
946 * Find the IRQ entry number of a certain pin.
947 */
948static int find_irq_entry(int apic, int pin, int type)
949{
950 int i;
951
952 for (i = 0; i < mp_irq_entries; i++)
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +0530953 if (mp_irqs[i].irqtype == type &&
954 (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
955 mp_irqs[i].dstapic == MP_APIC_ALL) &&
956 mp_irqs[i].dstirq == pin)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957 return i;
958
959 return -1;
960}
961
962/*
963 * Find the pin to which IRQ[irq] (ISA) is connected
964 */
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -0800965static int __init find_isa_irq_pin(int irq, int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966{
967 int i;
968
969 for (i = 0; i < mp_irq_entries; i++) {
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +0530970 int lbus = mp_irqs[i].srcbus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971
Alexey Starikovskiyd27e2b82008-03-20 14:54:18 +0300972 if (test_bit(lbus, mp_bus_not_pci) &&
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +0530973 (mp_irqs[i].irqtype == type) &&
974 (mp_irqs[i].srcbusirq == irq))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +0530976 return mp_irqs[i].dstirq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977 }
978 return -1;
979}
980
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -0800981static int __init find_isa_irq_apic(int irq, int type)
982{
983 int i;
984
985 for (i = 0; i < mp_irq_entries; i++) {
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +0530986 int lbus = mp_irqs[i].srcbus;
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -0800987
Alexey Starikovskiy73b29612008-03-20 14:54:24 +0300988 if (test_bit(lbus, mp_bus_not_pci) &&
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +0530989 (mp_irqs[i].irqtype == type) &&
990 (mp_irqs[i].srcbusirq == irq))
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -0800991 break;
992 }
993 if (i < mp_irq_entries) {
994 int apic;
Ingo Molnar54168ed2008-08-20 09:07:45 +0200995 for(apic = 0; apic < nr_ioapics; apic++) {
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +0530996 if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -0800997 return apic;
998 }
999 }
1000
1001 return -1;
1002}
1003
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004/*
1005 * Find a specific PCI IRQ entry.
1006 * Not an __init, possibly needed by modules
1007 */
1008static int pin_2_irq(int idx, int apic, int pin);
1009
1010int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin)
1011{
1012 int apic, i, best_guess = -1;
1013
Ingo Molnar54168ed2008-08-20 09:07:45 +02001014 apic_printk(APIC_DEBUG, "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
1015 bus, slot, pin);
Alexey Starikovskiyce6444d2008-05-19 19:47:09 +04001016 if (test_bit(bus, mp_bus_not_pci)) {
Ingo Molnar54168ed2008-08-20 09:07:45 +02001017 apic_printk(APIC_VERBOSE, "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018 return -1;
1019 }
1020 for (i = 0; i < mp_irq_entries; i++) {
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +05301021 int lbus = mp_irqs[i].srcbus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022
1023 for (apic = 0; apic < nr_ioapics; apic++)
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +05301024 if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
1025 mp_irqs[i].dstapic == MP_APIC_ALL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026 break;
1027
Alexey Starikovskiy47cab822008-03-20 14:54:30 +03001028 if (!test_bit(lbus, mp_bus_not_pci) &&
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +05301029 !mp_irqs[i].irqtype &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030 (bus == lbus) &&
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +05301031 (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
1032 int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033
1034 if (!(apic || IO_APIC_IRQ(irq)))
1035 continue;
1036
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +05301037 if (pin == (mp_irqs[i].srcbusirq & 3))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038 return irq;
1039 /*
1040 * Use the first all-but-pin matching entry as a
1041 * best-guess fuzzy result for broken mptables.
1042 */
1043 if (best_guess < 0)
1044 best_guess = irq;
1045 }
1046 }
1047 return best_guess;
1048}
Ingo Molnar54168ed2008-08-20 09:07:45 +02001049
Alexey Dobriyan129f6942005-06-23 00:08:33 -07001050EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051
Alexey Starikovskiyc0a282c2008-03-20 14:55:02 +03001052#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053/*
1054 * EISA Edge/Level control register, ELCR
1055 */
1056static int EISA_ELCR(unsigned int irq)
1057{
Yinghai Lu99d093d2008-12-05 18:58:32 -08001058 if (irq < NR_IRQS_LEGACY) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059 unsigned int port = 0x4d0 + (irq >> 3);
1060 return (inb(port) >> (irq & 7)) & 1;
1061 }
1062 apic_printk(APIC_VERBOSE, KERN_INFO
1063 "Broken MPtable reports ISA irq %d\n", irq);
1064 return 0;
1065}
Ingo Molnar54168ed2008-08-20 09:07:45 +02001066
Alexey Starikovskiyc0a282c2008-03-20 14:55:02 +03001067#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068
Alexey Starikovskiy67288012008-03-20 14:54:36 +03001069/* ISA interrupts are always polarity zero edge triggered,
1070 * when listed as conforming in the MP table. */
1071
1072#define default_ISA_trigger(idx) (0)
1073#define default_ISA_polarity(idx) (0)
1074
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075/* EISA interrupts are always polarity zero and can be edge or level
1076 * trigger depending on the ELCR value. If an interrupt is listed as
1077 * EISA conforming in the MP table, that means its trigger type must
1078 * be read in from the ELCR */
1079
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +05301080#define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].srcbusirq))
Alexey Starikovskiy67288012008-03-20 14:54:36 +03001081#define default_EISA_polarity(idx) default_ISA_polarity(idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082
1083/* PCI interrupts are always polarity one level triggered,
1084 * when listed as conforming in the MP table. */
1085
1086#define default_PCI_trigger(idx) (1)
1087#define default_PCI_polarity(idx) (1)
1088
1089/* MCA interrupts are always polarity zero level triggered,
1090 * when listed as conforming in the MP table. */
1091
1092#define default_MCA_trigger(idx) (1)
Alexey Starikovskiy67288012008-03-20 14:54:36 +03001093#define default_MCA_polarity(idx) default_ISA_polarity(idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094
Shaohua Li61fd47e2007-11-17 01:05:28 -05001095static int MPBIOS_polarity(int idx)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096{
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +05301097 int bus = mp_irqs[idx].srcbus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098 int polarity;
1099
1100 /*
1101 * Determine IRQ line polarity (high active or low active):
1102 */
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +05301103 switch (mp_irqs[idx].irqflag & 3)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001104 {
Ingo Molnar54168ed2008-08-20 09:07:45 +02001105 case 0: /* conforms, ie. bus-type dependent polarity */
1106 if (test_bit(bus, mp_bus_not_pci))
1107 polarity = default_ISA_polarity(idx);
1108 else
1109 polarity = default_PCI_polarity(idx);
1110 break;
1111 case 1: /* high active */
1112 {
1113 polarity = 0;
1114 break;
1115 }
1116 case 2: /* reserved */
1117 {
1118 printk(KERN_WARNING "broken BIOS!!\n");
1119 polarity = 1;
1120 break;
1121 }
1122 case 3: /* low active */
1123 {
1124 polarity = 1;
1125 break;
1126 }
1127 default: /* invalid */
1128 {
1129 printk(KERN_WARNING "broken BIOS!!\n");
1130 polarity = 1;
1131 break;
1132 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133 }
1134 return polarity;
1135}
1136
1137static int MPBIOS_trigger(int idx)
1138{
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +05301139 int bus = mp_irqs[idx].srcbus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140 int trigger;
1141
1142 /*
1143 * Determine IRQ trigger mode (edge or level sensitive):
1144 */
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +05301145 switch ((mp_irqs[idx].irqflag>>2) & 3)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146 {
Ingo Molnar54168ed2008-08-20 09:07:45 +02001147 case 0: /* conforms, ie. bus-type dependent */
1148 if (test_bit(bus, mp_bus_not_pci))
1149 trigger = default_ISA_trigger(idx);
1150 else
1151 trigger = default_PCI_trigger(idx);
Alexey Starikovskiyc0a282c2008-03-20 14:55:02 +03001152#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
Ingo Molnar54168ed2008-08-20 09:07:45 +02001153 switch (mp_bus_id_to_type[bus]) {
1154 case MP_BUS_ISA: /* ISA pin */
1155 {
1156 /* set before the switch */
1157 break;
1158 }
1159 case MP_BUS_EISA: /* EISA pin */
1160 {
1161 trigger = default_EISA_trigger(idx);
1162 break;
1163 }
1164 case MP_BUS_PCI: /* PCI pin */
1165 {
1166 /* set before the switch */
1167 break;
1168 }
1169 case MP_BUS_MCA: /* MCA pin */
1170 {
1171 trigger = default_MCA_trigger(idx);
1172 break;
1173 }
1174 default:
1175 {
1176 printk(KERN_WARNING "broken BIOS!!\n");
1177 trigger = 1;
1178 break;
1179 }
1180 }
1181#endif
1182 break;
1183 case 1: /* edge */
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02001184 {
Ingo Molnar54168ed2008-08-20 09:07:45 +02001185 trigger = 0;
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02001186 break;
1187 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02001188 case 2: /* reserved */
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02001189 {
1190 printk(KERN_WARNING "broken BIOS!!\n");
1191 trigger = 1;
1192 break;
1193 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02001194 case 3: /* level */
1195 {
1196 trigger = 1;
1197 break;
1198 }
1199 default: /* invalid */
1200 {
1201 printk(KERN_WARNING "broken BIOS!!\n");
1202 trigger = 0;
1203 break;
1204 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205 }
1206 return trigger;
1207}
1208
1209static inline int irq_polarity(int idx)
1210{
1211 return MPBIOS_polarity(idx);
1212}
1213
1214static inline int irq_trigger(int idx)
1215{
1216 return MPBIOS_trigger(idx);
1217}
1218
Yinghai Luefa25592008-08-19 20:50:36 -07001219int (*ioapic_renumber_irq)(int ioapic, int irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220static int pin_2_irq(int idx, int apic, int pin)
1221{
1222 int irq, i;
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +05301223 int bus = mp_irqs[idx].srcbus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224
1225 /*
1226 * Debugging check, we are in big trouble if this message pops up!
1227 */
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +05301228 if (mp_irqs[idx].dstirq != pin)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229 printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");
1230
Ingo Molnar54168ed2008-08-20 09:07:45 +02001231 if (test_bit(bus, mp_bus_not_pci)) {
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +05301232 irq = mp_irqs[idx].srcbusirq;
Ingo Molnar54168ed2008-08-20 09:07:45 +02001233 } else {
Alexey Starikovskiy643befe2008-03-20 14:54:49 +03001234 /*
1235 * PCI IRQs are mapped in order
1236 */
1237 i = irq = 0;
1238 while (i < apic)
1239 irq += nr_ioapic_registers[i++];
1240 irq += pin;
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02001241 /*
Ingo Molnar54168ed2008-08-20 09:07:45 +02001242 * For MPS mode, so far only needed by ES7000 platform
1243 */
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02001244 if (ioapic_renumber_irq)
1245 irq = ioapic_renumber_irq(apic, irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246 }
1247
Ingo Molnar54168ed2008-08-20 09:07:45 +02001248#ifdef CONFIG_X86_32
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249 /*
1250 * PCI IRQ command line redirection. Yes, limits are hardcoded.
1251 */
1252 if ((pin >= 16) && (pin <= 23)) {
1253 if (pirq_entries[pin-16] != -1) {
1254 if (!pirq_entries[pin-16]) {
1255 apic_printk(APIC_VERBOSE, KERN_DEBUG
1256 "disabling PIRQ%d\n", pin-16);
1257 } else {
1258 irq = pirq_entries[pin-16];
1259 apic_printk(APIC_VERBOSE, KERN_DEBUG
1260 "using PIRQ%d -> IRQ %d\n",
1261 pin-16, irq);
1262 }
1263 }
1264 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02001265#endif
1266
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267 return irq;
1268}
1269
Yinghai Lu497c9a12008-08-19 20:50:28 -07001270void lock_vector_lock(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271{
Yinghai Lu497c9a12008-08-19 20:50:28 -07001272 /* Used to the online set of cpus does not change
1273 * during assign_irq_vector.
1274 */
1275 spin_lock(&vector_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276}
1277
Yinghai Lu497c9a12008-08-19 20:50:28 -07001278void unlock_vector_lock(void)
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001279{
Yinghai Lu497c9a12008-08-19 20:50:28 -07001280 spin_unlock(&vector_lock);
1281}
1282
Mike Travise7986732008-12-16 17:33:52 -08001283static int
1284__assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
Yinghai Lu497c9a12008-08-19 20:50:28 -07001285{
Yinghai Lu047c8fd2008-08-19 20:50:41 -07001286 /*
1287 * NOTE! The local APIC isn't very good at handling
1288 * multiple interrupts at the same interrupt level.
1289 * As the interrupt level is determined by taking the
1290 * vector number and shifting that right by 4, we
1291 * want to spread these out a bit so that they don't
1292 * all fall in the same interrupt level.
1293 *
1294 * Also, we've got to be careful not to trash gate
1295 * 0x80, because int 0x80 is hm, kind of importantish. ;)
1296 */
Ingo Molnar54168ed2008-08-20 09:07:45 +02001297 static int current_vector = FIRST_DEVICE_VECTOR, current_offset = 0;
1298 unsigned int old_vector;
Mike Travis22f65d32008-12-16 17:33:56 -08001299 int cpu, err;
1300 cpumask_var_t tmp_mask;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001301
Ingo Molnar54168ed2008-08-20 09:07:45 +02001302 if ((cfg->move_in_progress) || cfg->move_cleanup_count)
1303 return -EBUSY;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001304
Mike Travis22f65d32008-12-16 17:33:56 -08001305 if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
1306 return -ENOMEM;
Yinghai Lu3145e942008-12-05 18:58:34 -08001307
Ingo Molnar54168ed2008-08-20 09:07:45 +02001308 old_vector = cfg->vector;
1309 if (old_vector) {
Mike Travis22f65d32008-12-16 17:33:56 -08001310 cpumask_and(tmp_mask, mask, cpu_online_mask);
1311 cpumask_and(tmp_mask, cfg->domain, tmp_mask);
1312 if (!cpumask_empty(tmp_mask)) {
1313 free_cpumask_var(tmp_mask);
Ingo Molnar54168ed2008-08-20 09:07:45 +02001314 return 0;
Mike Travis22f65d32008-12-16 17:33:56 -08001315 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02001316 }
Yinghai Lu497c9a12008-08-19 20:50:28 -07001317
Mike Travise7986732008-12-16 17:33:52 -08001318 /* Only try and allocate irqs on cpus that are present */
Mike Travis22f65d32008-12-16 17:33:56 -08001319 err = -ENOSPC;
1320 for_each_cpu_and(cpu, mask, cpu_online_mask) {
Ingo Molnar54168ed2008-08-20 09:07:45 +02001321 int new_cpu;
1322 int vector, offset;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001323
Ingo Molnare2d40b12009-01-28 06:50:47 +01001324 apic->vector_allocation_domain(cpu, tmp_mask);
Yinghai Lu497c9a12008-08-19 20:50:28 -07001325
Ingo Molnar54168ed2008-08-20 09:07:45 +02001326 vector = current_vector;
1327 offset = current_offset;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001328next:
Ingo Molnar54168ed2008-08-20 09:07:45 +02001329 vector += 8;
1330 if (vector >= first_system_vector) {
Mike Travise7986732008-12-16 17:33:52 -08001331 /* If out of vectors on large boxen, must share them. */
Ingo Molnar54168ed2008-08-20 09:07:45 +02001332 offset = (offset + 1) % 8;
1333 vector = FIRST_DEVICE_VECTOR + offset;
Yinghai Lu7a959cf2008-08-19 20:50:32 -07001334 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02001335 if (unlikely(current_vector == vector))
1336 continue;
Yinghai Lub77b8812008-12-19 15:23:44 -08001337
1338 if (test_bit(vector, used_vectors))
Ingo Molnar54168ed2008-08-20 09:07:45 +02001339 goto next;
Yinghai Lub77b8812008-12-19 15:23:44 -08001340
Mike Travis22f65d32008-12-16 17:33:56 -08001341 for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
Ingo Molnar54168ed2008-08-20 09:07:45 +02001342 if (per_cpu(vector_irq, new_cpu)[vector] != -1)
1343 goto next;
1344 /* Found one! */
1345 current_vector = vector;
1346 current_offset = offset;
1347 if (old_vector) {
1348 cfg->move_in_progress = 1;
Mike Travis22f65d32008-12-16 17:33:56 -08001349 cpumask_copy(cfg->old_domain, cfg->domain);
Ingo Molnar54168ed2008-08-20 09:07:45 +02001350 }
Mike Travis22f65d32008-12-16 17:33:56 -08001351 for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
Ingo Molnar54168ed2008-08-20 09:07:45 +02001352 per_cpu(vector_irq, new_cpu)[vector] = irq;
1353 cfg->vector = vector;
Mike Travis22f65d32008-12-16 17:33:56 -08001354 cpumask_copy(cfg->domain, tmp_mask);
1355 err = 0;
1356 break;
Ingo Molnar54168ed2008-08-20 09:07:45 +02001357 }
Mike Travis22f65d32008-12-16 17:33:56 -08001358 free_cpumask_var(tmp_mask);
1359 return err;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001360}
1361
Mike Travise7986732008-12-16 17:33:52 -08001362static int
1363assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
Yinghai Lu497c9a12008-08-19 20:50:28 -07001364{
1365 int err;
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001366 unsigned long flags;
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001367
1368 spin_lock_irqsave(&vector_lock, flags);
Yinghai Lu3145e942008-12-05 18:58:34 -08001369 err = __assign_irq_vector(irq, cfg, mask);
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001370 spin_unlock_irqrestore(&vector_lock, flags);
Yinghai Lu497c9a12008-08-19 20:50:28 -07001371 return err;
1372}
1373
Yinghai Lu3145e942008-12-05 18:58:34 -08001374static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
Yinghai Lu497c9a12008-08-19 20:50:28 -07001375{
Yinghai Lu497c9a12008-08-19 20:50:28 -07001376 int cpu, vector;
1377
Yinghai Lu497c9a12008-08-19 20:50:28 -07001378 BUG_ON(!cfg->vector);
1379
1380 vector = cfg->vector;
Mike Travis22f65d32008-12-16 17:33:56 -08001381 for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
Yinghai Lu497c9a12008-08-19 20:50:28 -07001382 per_cpu(vector_irq, cpu)[vector] = -1;
1383
1384 cfg->vector = 0;
Mike Travis22f65d32008-12-16 17:33:56 -08001385 cpumask_clear(cfg->domain);
Matthew Wilcox0ca4b6b2008-11-20 14:09:33 -07001386
1387 if (likely(!cfg->move_in_progress))
1388 return;
Mike Travis22f65d32008-12-16 17:33:56 -08001389 for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
Matthew Wilcox0ca4b6b2008-11-20 14:09:33 -07001390 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
1391 vector++) {
1392 if (per_cpu(vector_irq, cpu)[vector] != irq)
1393 continue;
1394 per_cpu(vector_irq, cpu)[vector] = -1;
1395 break;
1396 }
1397 }
1398 cfg->move_in_progress = 0;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001399}
1400
1401void __setup_vector_irq(int cpu)
1402{
1403 /* Initialize vector_irq on a new cpu */
1404 /* This function must be called with vector_lock held */
1405 int irq, vector;
1406 struct irq_cfg *cfg;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08001407 struct irq_desc *desc;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001408
1409 /* Mark the inuse vectors */
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08001410 for_each_irq_desc(irq, desc) {
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08001411 cfg = desc->chip_data;
Mike Travis22f65d32008-12-16 17:33:56 -08001412 if (!cpumask_test_cpu(cpu, cfg->domain))
Yinghai Lu497c9a12008-08-19 20:50:28 -07001413 continue;
1414 vector = cfg->vector;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001415 per_cpu(vector_irq, cpu)[vector] = irq;
1416 }
1417 /* Mark the free vectors */
1418 for (vector = 0; vector < NR_VECTORS; ++vector) {
1419 irq = per_cpu(vector_irq, cpu)[vector];
1420 if (irq < 0)
1421 continue;
1422
1423 cfg = irq_cfg(irq);
Mike Travis22f65d32008-12-16 17:33:56 -08001424 if (!cpumask_test_cpu(cpu, cfg->domain))
Yinghai Lu497c9a12008-08-19 20:50:28 -07001425 per_cpu(vector_irq, cpu)[vector] = -1;
Ingo Molnar54168ed2008-08-20 09:07:45 +02001426 }
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07001427}
Glauber Costa3fde6902008-05-28 20:34:19 -07001428
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07001429static struct irq_chip ioapic_chip;
Ingo Molnar54168ed2008-08-20 09:07:45 +02001430static struct irq_chip ir_ioapic_chip;
Suresh Siddha29b61be2009-03-16 17:05:02 -07001431static struct irq_chip msi_ir_chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001432
Ingo Molnar54168ed2008-08-20 09:07:45 +02001433#define IOAPIC_AUTO -1
1434#define IOAPIC_EDGE 0
1435#define IOAPIC_LEVEL 1
Linus Torvalds1da177e2005-04-16 15:20:36 -07001436
Yinghai Lu047c8fd2008-08-19 20:50:41 -07001437#ifdef CONFIG_X86_32
Yinghai Lu1d025192008-08-19 20:50:34 -07001438static inline int IO_APIC_irq_trigger(int irq)
1439{
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02001440 int apic, idx, pin;
Yinghai Lu1d025192008-08-19 20:50:34 -07001441
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02001442 for (apic = 0; apic < nr_ioapics; apic++) {
1443 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1444 idx = find_irq_entry(apic, pin, mp_INT);
1445 if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
1446 return irq_trigger(idx);
1447 }
1448 }
1449 /*
Ingo Molnar54168ed2008-08-20 09:07:45 +02001450 * nonexistent IRQs are edge default
1451 */
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02001452 return 0;
Yinghai Lu1d025192008-08-19 20:50:34 -07001453}
Yinghai Lu047c8fd2008-08-19 20:50:41 -07001454#else
1455static inline int IO_APIC_irq_trigger(int irq)
1456{
Ingo Molnar54168ed2008-08-20 09:07:45 +02001457 return 1;
Yinghai Lu047c8fd2008-08-19 20:50:41 -07001458}
1459#endif
Yinghai Lu1d025192008-08-19 20:50:34 -07001460
Yinghai Lu3145e942008-12-05 18:58:34 -08001461static void ioapic_register_intr(int irq, struct irq_desc *desc, unsigned long trigger)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001462{
Yinghai Lu199751d2008-08-19 20:50:27 -07001463
Jan Beulich6ebcc002006-06-26 13:56:46 +02001464 if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
Yinghai Lu047c8fd2008-08-19 20:50:41 -07001465 trigger == IOAPIC_LEVEL)
Yinghai Lu08678b02008-08-19 20:50:05 -07001466 desc->status |= IRQ_LEVEL;
Yinghai Lu047c8fd2008-08-19 20:50:41 -07001467 else
1468 desc->status &= ~IRQ_LEVEL;
1469
Ingo Molnar54168ed2008-08-20 09:07:45 +02001470 if (irq_remapped(irq)) {
1471 desc->status |= IRQ_MOVE_PCNTXT;
1472 if (trigger)
1473 set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
1474 handle_fasteoi_irq,
1475 "fasteoi");
1476 else
1477 set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
1478 handle_edge_irq, "edge");
1479 return;
1480 }
Suresh Siddha29b61be2009-03-16 17:05:02 -07001481
Yinghai Lu047c8fd2008-08-19 20:50:41 -07001482 if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1483 trigger == IOAPIC_LEVEL)
Ingo Molnara460e742006-10-17 00:10:03 -07001484 set_irq_chip_and_handler_name(irq, &ioapic_chip,
Ingo Molnar54168ed2008-08-20 09:07:45 +02001485 handle_fasteoi_irq,
1486 "fasteoi");
Yinghai Lu047c8fd2008-08-19 20:50:41 -07001487 else
Ingo Molnara460e742006-10-17 00:10:03 -07001488 set_irq_chip_and_handler_name(irq, &ioapic_chip,
Ingo Molnar54168ed2008-08-20 09:07:45 +02001489 handle_edge_irq, "edge");
Yinghai Lu497c9a12008-08-19 20:50:28 -07001490}
1491
Jeremy Fitzhardingeca97ab92009-02-09 12:05:47 -08001492int setup_ioapic_entry(int apic_id, int irq,
1493 struct IO_APIC_route_entry *entry,
1494 unsigned int destination, int trigger,
Suresh Siddha0280f7c2009-03-16 17:05:01 -07001495 int polarity, int vector, int pin)
Yinghai Lu497c9a12008-08-19 20:50:28 -07001496{
1497 /*
1498 * add it to the IO-APIC irq-routing table:
1499 */
1500 memset(entry,0,sizeof(*entry));
1501
Ingo Molnar54168ed2008-08-20 09:07:45 +02001502 if (intr_remapping_enabled) {
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001503 struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
Ingo Molnar54168ed2008-08-20 09:07:45 +02001504 struct irte irte;
1505 struct IR_IO_APIC_route_entry *ir_entry =
1506 (struct IR_IO_APIC_route_entry *) entry;
1507 int index;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001508
Ingo Molnar54168ed2008-08-20 09:07:45 +02001509 if (!iommu)
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001510 panic("No mapping iommu for ioapic %d\n", apic_id);
Ingo Molnar54168ed2008-08-20 09:07:45 +02001511
1512 index = alloc_irte(iommu, irq, 1);
1513 if (index < 0)
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001514 panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
Ingo Molnar54168ed2008-08-20 09:07:45 +02001515
1516 memset(&irte, 0, sizeof(irte));
1517
1518 irte.present = 1;
Ingo Molnar9b5bc8d2009-01-28 04:09:58 +01001519 irte.dst_mode = apic->irq_dest_mode;
Suresh Siddha0280f7c2009-03-16 17:05:01 -07001520 /*
1521 * Trigger mode in the IRTE will always be edge, and the
1522 * actual level or edge trigger will be setup in the IO-APIC
1523 * RTE. This will help simplify level triggered irq migration.
1524 * For more details, see the comments above explainig IO-APIC
1525 * irq migration in the presence of interrupt-remapping.
1526 */
1527 irte.trigger_mode = 0;
Ingo Molnar9b5bc8d2009-01-28 04:09:58 +01001528 irte.dlvry_mode = apic->irq_delivery_mode;
Ingo Molnar54168ed2008-08-20 09:07:45 +02001529 irte.vector = vector;
1530 irte.dest_id = IRTE_DEST(destination);
1531
1532 modify_irte(irq, &irte);
1533
1534 ir_entry->index2 = (index >> 15) & 0x1;
1535 ir_entry->zero = 0;
1536 ir_entry->format = 1;
1537 ir_entry->index = (index & 0x7fff);
Suresh Siddha0280f7c2009-03-16 17:05:01 -07001538 /*
1539 * IO-APIC RTE will be configured with virtual vector.
1540 * irq handler will do the explicit EOI to the io-apic.
1541 */
1542 ir_entry->vector = pin;
Suresh Siddha29b61be2009-03-16 17:05:02 -07001543 } else {
Ingo Molnar9b5bc8d2009-01-28 04:09:58 +01001544 entry->delivery_mode = apic->irq_delivery_mode;
1545 entry->dest_mode = apic->irq_dest_mode;
Ingo Molnar54168ed2008-08-20 09:07:45 +02001546 entry->dest = destination;
Suresh Siddha0280f7c2009-03-16 17:05:01 -07001547 entry->vector = vector;
Ingo Molnar54168ed2008-08-20 09:07:45 +02001548 }
1549
1550 entry->mask = 0; /* enable IRQ */
Yinghai Lu497c9a12008-08-19 20:50:28 -07001551 entry->trigger = trigger;
1552 entry->polarity = polarity;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001553
1554 /* Mask level triggered irqs.
1555 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
1556 */
1557 if (trigger)
1558 entry->mask = 1;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001559 return 0;
1560}
1561
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001562static void setup_IO_APIC_irq(int apic_id, int pin, unsigned int irq, struct irq_desc *desc,
Ingo Molnar54168ed2008-08-20 09:07:45 +02001563 int trigger, int polarity)
Yinghai Lu497c9a12008-08-19 20:50:28 -07001564{
1565 struct irq_cfg *cfg;
1566 struct IO_APIC_route_entry entry;
Mike Travis22f65d32008-12-16 17:33:56 -08001567 unsigned int dest;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001568
1569 if (!IO_APIC_IRQ(irq))
1570 return;
1571
Yinghai Lu3145e942008-12-05 18:58:34 -08001572 cfg = desc->chip_data;
Yinghai Lu497c9a12008-08-19 20:50:28 -07001573
Ingo Molnarfe402e12009-01-28 04:32:51 +01001574 if (assign_irq_vector(irq, cfg, apic->target_cpus()))
Yinghai Lu497c9a12008-08-19 20:50:28 -07001575 return;
1576
Ingo Molnardebccb32009-01-28 15:20:18 +01001577 dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
Yinghai Lu497c9a12008-08-19 20:50:28 -07001578
1579 apic_printk(APIC_VERBOSE,KERN_DEBUG
1580 "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
1581 "IRQ %d Mode:%i Active:%i)\n",
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001582 apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
Yinghai Lu497c9a12008-08-19 20:50:28 -07001583 irq, trigger, polarity);
1584
1585
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001586 if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
Suresh Siddha0280f7c2009-03-16 17:05:01 -07001587 dest, trigger, polarity, cfg->vector, pin)) {
Yinghai Lu497c9a12008-08-19 20:50:28 -07001588 printk("Failed to setup ioapic entry for ioapic %d, pin %d\n",
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001589 mp_ioapics[apic_id].apicid, pin);
Yinghai Lu3145e942008-12-05 18:58:34 -08001590 __clear_irq_vector(irq, cfg);
Yinghai Lu497c9a12008-08-19 20:50:28 -07001591 return;
1592 }
1593
Yinghai Lu3145e942008-12-05 18:58:34 -08001594 ioapic_register_intr(irq, desc, trigger);
Yinghai Lu99d093d2008-12-05 18:58:32 -08001595 if (irq < NR_IRQS_LEGACY)
Yinghai Lu497c9a12008-08-19 20:50:28 -07001596 disable_8259A_irq(irq);
1597
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001598 ioapic_write_entry(apic_id, pin, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001599}
1600
1601static void __init setup_IO_APIC_irqs(void)
1602{
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001603 int apic_id, pin, idx, irq;
Cyrill Gorcunov3c2cbd22008-09-06 14:15:33 +04001604 int notcon = 0;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08001605 struct irq_desc *desc;
Yinghai Lu3145e942008-12-05 18:58:34 -08001606 struct irq_cfg *cfg;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08001607 int cpu = boot_cpu_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001608
1609 apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
1610
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001611 for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
1612 for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001614 idx = find_irq_entry(apic_id, pin, mp_INT);
Cyrill Gorcunov3c2cbd22008-09-06 14:15:33 +04001615 if (idx == -1) {
Cyrill Gorcunov2a554fb2008-09-08 19:38:06 +04001616 if (!notcon) {
Cyrill Gorcunov3c2cbd22008-09-06 14:15:33 +04001617 notcon = 1;
Cyrill Gorcunov2a554fb2008-09-08 19:38:06 +04001618 apic_printk(APIC_VERBOSE,
1619 KERN_DEBUG " %d-%d",
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001620 mp_ioapics[apic_id].apicid, pin);
Cyrill Gorcunov2a554fb2008-09-08 19:38:06 +04001621 } else
1622 apic_printk(APIC_VERBOSE, " %d-%d",
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001623 mp_ioapics[apic_id].apicid, pin);
Cyrill Gorcunov3c2cbd22008-09-06 14:15:33 +04001624 continue;
1625 }
Cyrill Gorcunov56ffa1a2008-09-13 13:11:16 +04001626 if (notcon) {
1627 apic_printk(APIC_VERBOSE,
1628 " (apicid-pin) not connected\n");
1629 notcon = 0;
1630 }
Yinghai Lu20d225b2007-10-17 18:04:41 +02001631
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001632 irq = pin_2_irq(idx, apic_id, pin);
Ingo Molnar33a201f2009-01-28 07:17:26 +01001633
1634 /*
1635 * Skip the timer IRQ if there's a quirk handler
1636 * installed and if it returns 1:
1637 */
1638 if (apic->multi_timer_check &&
1639 apic->multi_timer_check(apic_id, irq))
Cyrill Gorcunov3c2cbd22008-09-06 14:15:33 +04001640 continue;
Ingo Molnar33a201f2009-01-28 07:17:26 +01001641
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08001642 desc = irq_to_desc_alloc_cpu(irq, cpu);
1643 if (!desc) {
1644 printk(KERN_INFO "can not get irq_desc for %d\n", irq);
1645 continue;
1646 }
Yinghai Lu3145e942008-12-05 18:58:34 -08001647 cfg = desc->chip_data;
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001648 add_pin_to_irq_cpu(cfg, cpu, apic_id, pin);
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02001649
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001650 setup_IO_APIC_irq(apic_id, pin, irq, desc,
Cyrill Gorcunov3c2cbd22008-09-06 14:15:33 +04001651 irq_trigger(idx), irq_polarity(idx));
1652 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653 }
1654
Cyrill Gorcunov3c2cbd22008-09-06 14:15:33 +04001655 if (notcon)
1656 apic_printk(APIC_VERBOSE,
Cyrill Gorcunov2a554fb2008-09-08 19:38:06 +04001657 " (apicid-pin) not connected\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658}
1659
1660/*
Maciej W. Rozyckif7633ce2008-05-27 21:19:34 +01001661 * Set up the timer pin, possibly with the 8259A-master behind.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001662 */
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001663static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
Maciej W. Rozyckif7633ce2008-05-27 21:19:34 +01001664 int vector)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665{
1666 struct IO_APIC_route_entry entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667
Ingo Molnar54168ed2008-08-20 09:07:45 +02001668 if (intr_remapping_enabled)
1669 return;
Ingo Molnar54168ed2008-08-20 09:07:45 +02001670
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02001671 memset(&entry, 0, sizeof(entry));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001672
1673 /*
1674 * We use logical delivery to get the timer IRQ
1675 * to the first CPU.
1676 */
Ingo Molnar9b5bc8d2009-01-28 04:09:58 +01001677 entry.dest_mode = apic->irq_dest_mode;
Yinghai Luf72dcca2009-02-08 16:18:03 -08001678 entry.mask = 0; /* don't mask IRQ for edge */
Ingo Molnardebccb32009-01-28 15:20:18 +01001679 entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
Ingo Molnar9b5bc8d2009-01-28 04:09:58 +01001680 entry.delivery_mode = apic->irq_delivery_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001681 entry.polarity = 0;
1682 entry.trigger = 0;
1683 entry.vector = vector;
1684
1685 /*
1686 * The timer IRQ doesn't have to know that behind the
Maciej W. Rozyckif7633ce2008-05-27 21:19:34 +01001687 * scene we may have a 8259A-master in AEOI mode ...
Linus Torvalds1da177e2005-04-16 15:20:36 -07001688 */
Ingo Molnar54168ed2008-08-20 09:07:45 +02001689 set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001690
1691 /*
1692 * Add it to the IO-APIC irq-routing table:
1693 */
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01001694 ioapic_write_entry(apic_id, pin, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695}
1696
Maciej W. Rozycki32f71af2008-07-21 00:52:49 +01001697
1698__apicdebuginit(void) print_IO_APIC(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001699{
1700 int apic, i;
1701 union IO_APIC_reg_00 reg_00;
1702 union IO_APIC_reg_01 reg_01;
1703 union IO_APIC_reg_02 reg_02;
1704 union IO_APIC_reg_03 reg_03;
1705 unsigned long flags;
Yinghai Lu0f978f42008-08-19 20:50:26 -07001706 struct irq_cfg *cfg;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08001707 struct irq_desc *desc;
Yinghai Lu8f09cd22008-08-19 20:50:51 -07001708 unsigned int irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001709
1710 if (apic_verbosity == APIC_QUIET)
1711 return;
1712
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02001713 printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001714 for (i = 0; i < nr_ioapics; i++)
1715 printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
Jaswinder Singh Rajputb5ba7e62009-01-12 17:46:17 +05301716 mp_ioapics[i].apicid, nr_ioapic_registers[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717
1718 /*
1719 * We are a bit conservative about what we expect. We have to
1720 * know about every hardware change ASAP.
1721 */
1722 printk(KERN_INFO "testing the IO APIC.......................\n");
1723
1724 for (apic = 0; apic < nr_ioapics; apic++) {
1725
1726 spin_lock_irqsave(&ioapic_lock, flags);
1727 reg_00.raw = io_apic_read(apic, 0);
1728 reg_01.raw = io_apic_read(apic, 1);
1729 if (reg_01.bits.version >= 0x10)
1730 reg_02.raw = io_apic_read(apic, 2);
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02001731 if (reg_01.bits.version >= 0x20)
1732 reg_03.raw = io_apic_read(apic, 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001733 spin_unlock_irqrestore(&ioapic_lock, flags);
1734
Ingo Molnar54168ed2008-08-20 09:07:45 +02001735 printk("\n");
Jaswinder Singh Rajputb5ba7e62009-01-12 17:46:17 +05301736 printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001737 printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
1738 printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
1739 printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
1740 printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741
Ingo Molnar54168ed2008-08-20 09:07:45 +02001742 printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743 printk(KERN_DEBUG "....... : max redirection entries: %04X\n", reg_01.bits.entries);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744
1745 printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
1746 printk(KERN_DEBUG "....... : IO APIC version: %04X\n", reg_01.bits.version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747
1748 /*
1749 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
1750 * but the value of reg_02 is read as the previous read register
1751 * value, so ignore it if reg_02 == reg_01.
1752 */
1753 if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
1754 printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
1755 printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001756 }
1757
1758 /*
1759 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
1760 * or reg_03, but the value of reg_0[23] is read as the previous read
1761 * register value, so ignore it if reg_03 == reg_0[12].
1762 */
1763 if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
1764 reg_03.raw != reg_01.raw) {
1765 printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
1766 printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001767 }
1768
1769 printk(KERN_DEBUG ".... IRQ redirection table:\n");
1770
Yinghai Lud83e94a2008-08-19 20:50:33 -07001771 printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
1772 " Stat Dmod Deli Vect: \n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001773
1774 for (i = 0; i <= reg_01.bits.entries; i++) {
1775 struct IO_APIC_route_entry entry;
1776
Andi Kleencf4c6a22006-09-26 10:52:30 +02001777 entry = ioapic_read_entry(apic, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778
Ingo Molnar54168ed2008-08-20 09:07:45 +02001779 printk(KERN_DEBUG " %02x %03X ",
1780 i,
1781 entry.dest
1782 );
Linus Torvalds1da177e2005-04-16 15:20:36 -07001783
1784 printk("%1d %1d %1d %1d %1d %1d %1d %02X\n",
1785 entry.mask,
1786 entry.trigger,
1787 entry.irr,
1788 entry.polarity,
1789 entry.delivery_status,
1790 entry.dest_mode,
1791 entry.delivery_mode,
1792 entry.vector
1793 );
1794 }
1795 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001796 printk(KERN_DEBUG "IRQ to pin mappings:\n");
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08001797 for_each_irq_desc(irq, desc) {
1798 struct irq_pin_list *entry;
1799
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08001800 cfg = desc->chip_data;
1801 entry = cfg->irq_2_pin;
Yinghai Lu0f978f42008-08-19 20:50:26 -07001802 if (!entry)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001803 continue;
Yinghai Lu8f09cd22008-08-19 20:50:51 -07001804 printk(KERN_DEBUG "IRQ%d ", irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001805 for (;;) {
1806 printk("-> %d:%d", entry->apic, entry->pin);
1807 if (!entry->next)
1808 break;
Yinghai Lu0f978f42008-08-19 20:50:26 -07001809 entry = entry->next;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001810 }
1811 printk("\n");
1812 }
1813
1814 printk(KERN_INFO ".................................... done.\n");
1815
1816 return;
1817}
1818
Maciej W. Rozycki32f71af2008-07-21 00:52:49 +01001819__apicdebuginit(void) print_APIC_bitfield(int base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001820{
1821 unsigned int v;
1822 int i, j;
1823
1824 if (apic_verbosity == APIC_QUIET)
1825 return;
1826
1827 printk(KERN_DEBUG "0123456789abcdef0123456789abcdef\n" KERN_DEBUG);
1828 for (i = 0; i < 8; i++) {
1829 v = apic_read(base + i*0x10);
1830 for (j = 0; j < 32; j++) {
1831 if (v & (1<<j))
1832 printk("1");
1833 else
1834 printk("0");
1835 }
1836 printk("\n");
1837 }
1838}
1839
Maciej W. Rozycki32f71af2008-07-21 00:52:49 +01001840__apicdebuginit(void) print_local_APIC(void *dummy)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001841{
1842 unsigned int v, ver, maxlvt;
Hiroshi Shimamoto7ab6af72008-07-30 17:36:48 -07001843 u64 icr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001844
1845 if (apic_verbosity == APIC_QUIET)
1846 return;
1847
1848 printk("\n" KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
1849 smp_processor_id(), hard_smp_processor_id());
Andreas Herrmann66823112008-06-05 16:35:10 +02001850 v = apic_read(APIC_ID);
Ingo Molnar54168ed2008-08-20 09:07:45 +02001851 printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v, read_apic_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001852 v = apic_read(APIC_LVR);
1853 printk(KERN_INFO "... APIC VERSION: %08x\n", v);
1854 ver = GET_APIC_VERSION(v);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001855 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001856
1857 v = apic_read(APIC_TASKPRI);
1858 printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
1859
Ingo Molnar54168ed2008-08-20 09:07:45 +02001860 if (APIC_INTEGRATED(ver)) { /* !82489DX */
Yinghai Lua11b5ab2008-09-03 16:58:31 -07001861 if (!APIC_XAPIC(ver)) {
1862 v = apic_read(APIC_ARBPRI);
1863 printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
1864 v & APIC_ARBPRI_MASK);
1865 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866 v = apic_read(APIC_PROCPRI);
1867 printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
1868 }
1869
Yinghai Lua11b5ab2008-09-03 16:58:31 -07001870 /*
1871 * Remote read supported only in the 82489DX and local APIC for
1872 * Pentium processors.
1873 */
1874 if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
1875 v = apic_read(APIC_RRR);
1876 printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
1877 }
1878
Linus Torvalds1da177e2005-04-16 15:20:36 -07001879 v = apic_read(APIC_LDR);
1880 printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
Yinghai Lua11b5ab2008-09-03 16:58:31 -07001881 if (!x2apic_enabled()) {
1882 v = apic_read(APIC_DFR);
1883 printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
1884 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001885 v = apic_read(APIC_SPIV);
1886 printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
1887
1888 printk(KERN_DEBUG "... APIC ISR field:\n");
1889 print_APIC_bitfield(APIC_ISR);
1890 printk(KERN_DEBUG "... APIC TMR field:\n");
1891 print_APIC_bitfield(APIC_TMR);
1892 printk(KERN_DEBUG "... APIC IRR field:\n");
1893 print_APIC_bitfield(APIC_IRR);
1894
Ingo Molnar54168ed2008-08-20 09:07:45 +02001895 if (APIC_INTEGRATED(ver)) { /* !82489DX */
1896 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001897 apic_write(APIC_ESR, 0);
Ingo Molnar54168ed2008-08-20 09:07:45 +02001898
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899 v = apic_read(APIC_ESR);
1900 printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
1901 }
1902
Hiroshi Shimamoto7ab6af72008-07-30 17:36:48 -07001903 icr = apic_icr_read();
Ingo Molnar0c425ce2008-08-18 13:04:26 +02001904 printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
1905 printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001906
1907 v = apic_read(APIC_LVTT);
1908 printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
1909
1910 if (maxlvt > 3) { /* PC is LVT#4. */
1911 v = apic_read(APIC_LVTPC);
1912 printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
1913 }
1914 v = apic_read(APIC_LVT0);
1915 printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
1916 v = apic_read(APIC_LVT1);
1917 printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
1918
1919 if (maxlvt > 2) { /* ERR is LVT#3. */
1920 v = apic_read(APIC_LVTERR);
1921 printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
1922 }
1923
1924 v = apic_read(APIC_TMICT);
1925 printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
1926 v = apic_read(APIC_TMCCT);
1927 printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
1928 v = apic_read(APIC_TDCR);
1929 printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1930 printk("\n");
1931}
1932
Maciej W. Rozycki32f71af2008-07-21 00:52:49 +01001933__apicdebuginit(void) print_all_local_APICs(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001934{
Yinghai Luffd5aae2008-08-19 20:50:50 -07001935 int cpu;
1936
1937 preempt_disable();
1938 for_each_online_cpu(cpu)
1939 smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1940 preempt_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001941}
1942
Maciej W. Rozycki32f71af2008-07-21 00:52:49 +01001943__apicdebuginit(void) print_PIC(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001944{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001945 unsigned int v;
1946 unsigned long flags;
1947
1948 if (apic_verbosity == APIC_QUIET)
1949 return;
1950
1951 printk(KERN_DEBUG "\nprinting PIC contents\n");
1952
1953 spin_lock_irqsave(&i8259A_lock, flags);
1954
1955 v = inb(0xa1) << 8 | inb(0x21);
1956 printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
1957
1958 v = inb(0xa0) << 8 | inb(0x20);
1959 printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
1960
Ingo Molnar54168ed2008-08-20 09:07:45 +02001961 outb(0x0b,0xa0);
1962 outb(0x0b,0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001963 v = inb(0xa0) << 8 | inb(0x20);
Ingo Molnar54168ed2008-08-20 09:07:45 +02001964 outb(0x0a,0xa0);
1965 outb(0x0a,0x20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001966
1967 spin_unlock_irqrestore(&i8259A_lock, flags);
1968
1969 printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
1970
1971 v = inb(0x4d1) << 8 | inb(0x4d0);
1972 printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
1973}
1974
Maciej W. Rozycki32f71af2008-07-21 00:52:49 +01001975__apicdebuginit(int) print_all_ICs(void)
1976{
1977 print_PIC();
1978 print_all_local_APICs();
1979 print_IO_APIC();
1980
1981 return 0;
1982}
1983
1984fs_initcall(print_all_ICs);
1985
Linus Torvalds1da177e2005-04-16 15:20:36 -07001986
Yinghai Luefa25592008-08-19 20:50:36 -07001987/* Where if anywhere is the i8259 connect in external int mode */
1988static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
1989
Ingo Molnar54168ed2008-08-20 09:07:45 +02001990void __init enable_IO_APIC(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001991{
1992 union IO_APIC_reg_01 reg_01;
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08001993 int i8259_apic, i8259_pin;
Ingo Molnar54168ed2008-08-20 09:07:45 +02001994 int apic;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001995 unsigned long flags;
1996
Linus Torvalds1da177e2005-04-16 15:20:36 -07001997 /*
1998 * The number of IO-APIC IRQ registers (== #pins):
1999 */
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002000 for (apic = 0; apic < nr_ioapics; apic++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002001 spin_lock_irqsave(&ioapic_lock, flags);
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002002 reg_01.raw = io_apic_read(apic, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002003 spin_unlock_irqrestore(&ioapic_lock, flags);
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002004 nr_ioapic_registers[apic] = reg_01.bits.entries+1;
2005 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02002006 for(apic = 0; apic < nr_ioapics; apic++) {
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002007 int pin;
2008 /* See if any of the pins is in ExtINT mode */
Eric W. Biederman1008fdd2006-01-11 22:46:06 +01002009 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002010 struct IO_APIC_route_entry entry;
Andi Kleencf4c6a22006-09-26 10:52:30 +02002011 entry = ioapic_read_entry(apic, pin);
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002012
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002013 /* If the interrupt line is enabled and in ExtInt mode
2014 * I have found the pin where the i8259 is connected.
2015 */
2016 if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
2017 ioapic_i8259.apic = apic;
2018 ioapic_i8259.pin = pin;
2019 goto found_i8259;
2020 }
2021 }
2022 }
2023 found_i8259:
2024 /* Look to see what if the MP table has reported the ExtINT */
2025 /* If we could not find the appropriate pin by looking at the ioapic
2026 * the i8259 probably is not connected the ioapic but give the
2027 * mptable a chance anyway.
2028 */
2029 i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
2030 i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
2031 /* Trust the MP table if nothing is setup in the hardware */
2032 if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
2033 printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
2034 ioapic_i8259.pin = i8259_pin;
2035 ioapic_i8259.apic = i8259_apic;
2036 }
2037 /* Complain if the MP table and the hardware disagree */
2038 if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
2039 (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
2040 {
2041 printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002042 }
2043
2044 /*
2045 * Do not trust the IO-APIC being empty at bootup
2046 */
2047 clear_IO_APIC();
2048}
2049
2050/*
2051 * Not an __init, needed by the reboot code
2052 */
2053void disable_IO_APIC(void)
2054{
2055 /*
2056 * Clear the IO-APIC before rebooting:
2057 */
2058 clear_IO_APIC();
2059
Eric W. Biederman650927e2005-06-25 14:57:44 -07002060 /*
Karsten Wiese0b968d22005-09-09 12:59:04 +02002061 * If the i8259 is routed through an IOAPIC
Eric W. Biederman650927e2005-06-25 14:57:44 -07002062 * Put that IOAPIC in virtual wire mode
Karsten Wiese0b968d22005-09-09 12:59:04 +02002063 * so legacy interrupts can be delivered.
Suresh Siddha7c6d9f92009-03-16 17:04:59 -07002064 *
2065 * With interrupt-remapping, for now we will use virtual wire A mode,
2066 * as virtual wire B is little complex (need to configure both
2067 * IOAPIC RTE aswell as interrupt-remapping table entry).
2068 * As this gets called during crash dump, keep this simple for now.
Eric W. Biederman650927e2005-06-25 14:57:44 -07002069 */
Suresh Siddha7c6d9f92009-03-16 17:04:59 -07002070 if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
Eric W. Biederman650927e2005-06-25 14:57:44 -07002071 struct IO_APIC_route_entry entry;
Eric W. Biederman650927e2005-06-25 14:57:44 -07002072
2073 memset(&entry, 0, sizeof(entry));
2074 entry.mask = 0; /* Enabled */
2075 entry.trigger = 0; /* Edge */
2076 entry.irr = 0;
2077 entry.polarity = 0; /* High */
2078 entry.delivery_status = 0;
2079 entry.dest_mode = 0; /* Physical */
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002080 entry.delivery_mode = dest_ExtINT; /* ExtInt */
Eric W. Biederman650927e2005-06-25 14:57:44 -07002081 entry.vector = 0;
Ingo Molnar54168ed2008-08-20 09:07:45 +02002082 entry.dest = read_apic_id();
Eric W. Biederman650927e2005-06-25 14:57:44 -07002083
2084 /*
2085 * Add it to the IO-APIC irq-routing table:
2086 */
Andi Kleencf4c6a22006-09-26 10:52:30 +02002087 ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
Eric W. Biederman650927e2005-06-25 14:57:44 -07002088 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02002089
Suresh Siddha7c6d9f92009-03-16 17:04:59 -07002090 /*
2091 * Use virtual wire A mode when interrupt remapping is enabled.
2092 */
2093 disconnect_bsp_APIC(!intr_remapping_enabled && ioapic_i8259.pin != -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002094}
2095
Ingo Molnar54168ed2008-08-20 09:07:45 +02002096#ifdef CONFIG_X86_32
Linus Torvalds1da177e2005-04-16 15:20:36 -07002097/*
2098 * function to set the IO-APIC physical IDs based on the
2099 * values stored in the MPC table.
2100 *
2101 * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
2102 */
2103
Linus Torvalds1da177e2005-04-16 15:20:36 -07002104static void __init setup_ioapic_ids_from_mpc(void)
2105{
2106 union IO_APIC_reg_00 reg_00;
2107 physid_mask_t phys_id_present_map;
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002108 int apic_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002109 int i;
2110 unsigned char old_id;
2111 unsigned long flags;
2112
Yinghai Lua4dbc342008-07-25 02:14:28 -07002113 if (x86_quirks->setup_ioapic_ids && x86_quirks->setup_ioapic_ids())
Yinghai Lud49c4282008-06-08 18:31:54 -07002114 return;
Yinghai Lud49c4282008-06-08 18:31:54 -07002115
Linus Torvalds1da177e2005-04-16 15:20:36 -07002116 /*
Natalie Protasevichca05fea2005-06-23 00:08:22 -07002117 * Don't check I/O APIC IDs for xAPIC systems. They have
2118 * no meaning without the serial APIC bus.
2119 */
Shaohua Li7c5c1e42006-03-23 02:59:53 -08002120 if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
2121 || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
Natalie Protasevichca05fea2005-06-23 00:08:22 -07002122 return;
2123 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002124 * This is broken; anything with a real cpu count has to
2125 * circumvent this idiocy regardless.
2126 */
Ingo Molnard190cb82009-01-28 06:50:47 +01002127 phys_id_present_map = apic->ioapic_phys_id_map(phys_cpu_present_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002128
2129 /*
2130 * Set the IOAPIC ID to the value stored in the MPC table.
2131 */
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002132 for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002133
2134 /* Read the register 0 value */
2135 spin_lock_irqsave(&ioapic_lock, flags);
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002136 reg_00.raw = io_apic_read(apic_id, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002137 spin_unlock_irqrestore(&ioapic_lock, flags);
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02002138
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002139 old_id = mp_ioapics[apic_id].apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002140
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002141 if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002142 printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002143 apic_id, mp_ioapics[apic_id].apicid);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002144 printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
2145 reg_00.bits.ID);
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002146 mp_ioapics[apic_id].apicid = reg_00.bits.ID;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002147 }
2148
Linus Torvalds1da177e2005-04-16 15:20:36 -07002149 /*
2150 * Sanity check, is the ID really free? Every APIC in a
2151 * system must have a unique ID or we get lots of nice
2152 * 'stuck on smp_invalidate_needed IPI wait' messages.
2153 */
Ingo Molnard1d7cae2009-01-28 05:41:42 +01002154 if (apic->check_apicid_used(phys_id_present_map,
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002155 mp_ioapics[apic_id].apicid)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002156 printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002157 apic_id, mp_ioapics[apic_id].apicid);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002158 for (i = 0; i < get_physical_broadcast(); i++)
2159 if (!physid_isset(i, phys_id_present_map))
2160 break;
2161 if (i >= get_physical_broadcast())
2162 panic("Max APIC ID exceeded!\n");
2163 printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
2164 i);
2165 physid_set(i, phys_id_present_map);
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002166 mp_ioapics[apic_id].apicid = i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002167 } else {
2168 physid_mask_t tmp;
Ingo Molnar80587142009-01-28 06:50:47 +01002169 tmp = apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002170 apic_printk(APIC_VERBOSE, "Setting %d in the "
2171 "phys_id_present_map\n",
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002172 mp_ioapics[apic_id].apicid);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002173 physids_or(phys_id_present_map, phys_id_present_map, tmp);
2174 }
2175
2176
2177 /*
2178 * We need to adjust the IRQ routing table
2179 * if the ID changed.
2180 */
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002181 if (old_id != mp_ioapics[apic_id].apicid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002182 for (i = 0; i < mp_irq_entries; i++)
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +05302183 if (mp_irqs[i].dstapic == old_id)
2184 mp_irqs[i].dstapic
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002185 = mp_ioapics[apic_id].apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002186
2187 /*
2188 * Read the right value from the MPC table and
2189 * write it into the ID register.
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02002190 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002191 apic_printk(APIC_VERBOSE, KERN_INFO
2192 "...changing IO-APIC physical APIC ID to %d ...",
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002193 mp_ioapics[apic_id].apicid);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002194
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002195 reg_00.bits.ID = mp_ioapics[apic_id].apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002196 spin_lock_irqsave(&ioapic_lock, flags);
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002197 io_apic_write(apic_id, 0, reg_00.raw);
Yinghai Lua2d332f2008-08-21 12:56:32 -07002198 spin_unlock_irqrestore(&ioapic_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002199
2200 /*
2201 * Sanity check
2202 */
2203 spin_lock_irqsave(&ioapic_lock, flags);
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002204 reg_00.raw = io_apic_read(apic_id, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002205 spin_unlock_irqrestore(&ioapic_lock, flags);
Ingo Molnarc8d46cf2009-01-28 00:14:11 +01002206 if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002207 printk("could not set ID!\n");
2208 else
2209 apic_printk(APIC_VERBOSE, " ok.\n");
2210 }
2211}
Ingo Molnar54168ed2008-08-20 09:07:45 +02002212#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002213
Zachary Amsden7ce0bcf2007-02-13 13:26:21 +01002214int no_timer_check __initdata;
Zachary Amsden8542b202006-12-07 02:14:09 +01002215
2216static int __init notimercheck(char *s)
2217{
2218 no_timer_check = 1;
2219 return 1;
2220}
2221__setup("no_timer_check", notimercheck);
2222
Linus Torvalds1da177e2005-04-16 15:20:36 -07002223/*
2224 * There is a nasty bug in some older SMP boards, their mptable lies
2225 * about the timer IRQ. We do the following to work around the situation:
2226 *
2227 * - timer IRQ defaults to IO-APIC IRQ
2228 * - if this function detects that timer IRQs are defunct, then we fall
2229 * back to ISA timer IRQs
2230 */
Adrian Bunkf0a7a5c2007-07-21 17:10:29 +02002231static int __init timer_irq_works(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002232{
2233 unsigned long t1 = jiffies;
Ingo Molnar4aae0702007-12-18 18:05:58 +01002234 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002235
Zachary Amsden8542b202006-12-07 02:14:09 +01002236 if (no_timer_check)
2237 return 1;
2238
Ingo Molnar4aae0702007-12-18 18:05:58 +01002239 local_save_flags(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002240 local_irq_enable();
2241 /* Let ten ticks pass... */
2242 mdelay((10 * 1000) / HZ);
Ingo Molnar4aae0702007-12-18 18:05:58 +01002243 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002244
2245 /*
2246 * Expect a few ticks at least, to be sure some possible
2247 * glue logic does not lock up after one or two first
2248 * ticks in a non-ExtINT mode. Also the local APIC
2249 * might have cached one ExtINT interrupt. Finally, at
2250 * least one tick may be lost due to delays.
2251 */
Ingo Molnar54168ed2008-08-20 09:07:45 +02002252
2253 /* jiffies wrap? */
Julia Lawall1d16b532008-01-30 13:32:19 +01002254 if (time_after(jiffies, t1 + 4))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002255 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002256 return 0;
2257}
2258
2259/*
2260 * In the SMP+IOAPIC case it might happen that there are an unspecified
2261 * number of pending IRQ events unhandled. These cases are very rare,
2262 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
2263 * better to do it this way as thus we do not have to be aware of
2264 * 'pending' interrupts in the IRQ path, except at this point.
2265 */
2266/*
2267 * Edge triggered needs to resend any interrupt
2268 * that was delayed but this is now handled in the device
2269 * independent code.
2270 */
2271
2272/*
2273 * Starting up a edge-triggered IO-APIC interrupt is
2274 * nasty - we need to make sure that we get the edge.
2275 * If it is already asserted for some reason, we need
2276 * return 1 to indicate that is was pending.
2277 *
2278 * This is not complete - we should be able to fake
2279 * an edge even if it isn't on the 8259A...
2280 */
Ingo Molnar54168ed2008-08-20 09:07:45 +02002281
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07002282static unsigned int startup_ioapic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002283{
2284 int was_pending = 0;
2285 unsigned long flags;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08002286 struct irq_cfg *cfg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002287
2288 spin_lock_irqsave(&ioapic_lock, flags);
Yinghai Lu99d093d2008-12-05 18:58:32 -08002289 if (irq < NR_IRQS_LEGACY) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002290 disable_8259A_irq(irq);
2291 if (i8259A_irq_pending(irq))
2292 was_pending = 1;
2293 }
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08002294 cfg = irq_cfg(irq);
Yinghai Lu3145e942008-12-05 18:58:34 -08002295 __unmask_IO_APIC_irq(cfg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002296 spin_unlock_irqrestore(&ioapic_lock, flags);
2297
2298 return was_pending;
2299}
2300
Ingo Molnar54168ed2008-08-20 09:07:45 +02002301#ifdef CONFIG_X86_64
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07002302static int ioapic_retrigger_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002303{
Ingo Molnar54168ed2008-08-20 09:07:45 +02002304
2305 struct irq_cfg *cfg = irq_cfg(irq);
2306 unsigned long flags;
2307
2308 spin_lock_irqsave(&vector_lock, flags);
Ingo Molnardac5f412009-01-28 15:42:24 +01002309 apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
Ingo Molnar54168ed2008-08-20 09:07:45 +02002310 spin_unlock_irqrestore(&vector_lock, flags);
Ingo Molnarc0ad90a2006-06-29 02:24:44 -07002311
2312 return 1;
2313}
Ingo Molnar54168ed2008-08-20 09:07:45 +02002314#else
2315static int ioapic_retrigger_irq(unsigned int irq)
2316{
Ingo Molnardac5f412009-01-28 15:42:24 +01002317 apic->send_IPI_self(irq_cfg(irq)->vector);
Ingo Molnar54168ed2008-08-20 09:07:45 +02002318
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02002319 return 1;
Ingo Molnar54168ed2008-08-20 09:07:45 +02002320}
2321#endif
2322
2323/*
2324 * Level and edge triggered IO-APIC interrupts need different handling,
2325 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
2326 * handled with the level-triggered descriptor, but that one has slightly
2327 * more overhead. Level-triggered interrupts cannot be handled with the
2328 * edge-triggered handler, without risking IRQ storms and other ugly
2329 * races.
2330 */
Ingo Molnarc0ad90a2006-06-29 02:24:44 -07002331
Yinghai Lu497c9a12008-08-19 20:50:28 -07002332#ifdef CONFIG_SMP
Ingo Molnar54168ed2008-08-20 09:07:45 +02002333
2334#ifdef CONFIG_INTR_REMAP
Ingo Molnar54168ed2008-08-20 09:07:45 +02002335
2336/*
2337 * Migrate the IO-APIC irq in the presence of intr-remapping.
2338 *
Suresh Siddha0280f7c2009-03-16 17:05:01 -07002339 * For both level and edge triggered, irq migration is a simple atomic
2340 * update(of vector and cpu destination) of IRTE and flush the hardware cache.
Ingo Molnar54168ed2008-08-20 09:07:45 +02002341 *
Suresh Siddha0280f7c2009-03-16 17:05:01 -07002342 * For level triggered, we eliminate the io-apic RTE modification (with the
2343 * updated vector information), by using a virtual vector (io-apic pin number).
2344 * Real vector that is used for interrupting cpu will be coming from
2345 * the interrupt-remapping table entry.
Ingo Molnar54168ed2008-08-20 09:07:45 +02002346 */
Mike Travise7986732008-12-16 17:33:52 -08002347static void
2348migrate_ioapic_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
Ingo Molnar54168ed2008-08-20 09:07:45 +02002349{
2350 struct irq_cfg *cfg;
Ingo Molnar54168ed2008-08-20 09:07:45 +02002351 struct irte irte;
Ingo Molnar54168ed2008-08-20 09:07:45 +02002352 unsigned int dest;
Yinghai Lu3145e942008-12-05 18:58:34 -08002353 unsigned int irq;
Ingo Molnar54168ed2008-08-20 09:07:45 +02002354
Mike Travis22f65d32008-12-16 17:33:56 -08002355 if (!cpumask_intersects(mask, cpu_online_mask))
Ingo Molnar54168ed2008-08-20 09:07:45 +02002356 return;
2357
Yinghai Lu3145e942008-12-05 18:58:34 -08002358 irq = desc->irq;
Ingo Molnar54168ed2008-08-20 09:07:45 +02002359 if (get_irte(irq, &irte))
2360 return;
2361
Yinghai Lu3145e942008-12-05 18:58:34 -08002362 cfg = desc->chip_data;
2363 if (assign_irq_vector(irq, cfg, mask))
Ingo Molnar54168ed2008-08-20 09:07:45 +02002364 return;
2365
Yinghai Lu3145e942008-12-05 18:58:34 -08002366 set_extra_move_desc(desc, mask);
Ingo Molnar54168ed2008-08-20 09:07:45 +02002367
Ingo Molnardebccb32009-01-28 15:20:18 +01002368 dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
Ingo Molnar54168ed2008-08-20 09:07:45 +02002369
Ingo Molnar54168ed2008-08-20 09:07:45 +02002370 irte.vector = cfg->vector;
2371 irte.dest_id = IRTE_DEST(dest);
2372
2373 /*
2374 * Modified the IRTE and flushes the Interrupt entry cache.
2375 */
2376 modify_irte(irq, &irte);
2377
Mike Travis22f65d32008-12-16 17:33:56 -08002378 if (cfg->move_in_progress)
2379 send_cleanup_vector(cfg);
Ingo Molnar54168ed2008-08-20 09:07:45 +02002380
Mike Travis7f7ace02009-01-10 21:58:08 -08002381 cpumask_copy(desc->affinity, mask);
Ingo Molnar54168ed2008-08-20 09:07:45 +02002382}
2383
Ingo Molnar54168ed2008-08-20 09:07:45 +02002384/*
2385 * Migrates the IRQ destination in the process context.
2386 */
Rusty Russell968ea6d2008-12-13 21:55:51 +10302387static void set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
2388 const struct cpumask *mask)
Ingo Molnar54168ed2008-08-20 09:07:45 +02002389{
Yinghai Lu3145e942008-12-05 18:58:34 -08002390 migrate_ioapic_irq_desc(desc, mask);
2391}
Rusty Russell0de26522008-12-13 21:20:26 +10302392static void set_ir_ioapic_affinity_irq(unsigned int irq,
2393 const struct cpumask *mask)
Ingo Molnar54168ed2008-08-20 09:07:45 +02002394{
2395 struct irq_desc *desc = irq_to_desc(irq);
2396
Yinghai Lu3145e942008-12-05 18:58:34 -08002397 set_ir_ioapic_affinity_irq_desc(desc, mask);
Ingo Molnar54168ed2008-08-20 09:07:45 +02002398}
Suresh Siddha29b61be2009-03-16 17:05:02 -07002399#else
2400static inline void set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
2401 const struct cpumask *mask)
2402{
2403}
Ingo Molnar54168ed2008-08-20 09:07:45 +02002404#endif
2405
Yinghai Lu497c9a12008-08-19 20:50:28 -07002406asmlinkage void smp_irq_move_cleanup_interrupt(void)
2407{
2408 unsigned vector, me;
Hiroshi Shimamoto8f2466f2008-12-08 19:19:07 -08002409
Yinghai Lu497c9a12008-08-19 20:50:28 -07002410 ack_APIC_irq();
Ingo Molnar54168ed2008-08-20 09:07:45 +02002411 exit_idle();
Yinghai Lu497c9a12008-08-19 20:50:28 -07002412 irq_enter();
2413
2414 me = smp_processor_id();
2415 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
2416 unsigned int irq;
2417 struct irq_desc *desc;
2418 struct irq_cfg *cfg;
2419 irq = __get_cpu_var(vector_irq)[vector];
2420
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08002421 if (irq == -1)
2422 continue;
2423
Yinghai Lu497c9a12008-08-19 20:50:28 -07002424 desc = irq_to_desc(irq);
2425 if (!desc)
2426 continue;
2427
2428 cfg = irq_cfg(irq);
2429 spin_lock(&desc->lock);
2430 if (!cfg->move_cleanup_count)
2431 goto unlock;
2432
Mike Travis22f65d32008-12-16 17:33:56 -08002433 if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
Yinghai Lu497c9a12008-08-19 20:50:28 -07002434 goto unlock;
2435
2436 __get_cpu_var(vector_irq)[vector] = -1;
2437 cfg->move_cleanup_count--;
2438unlock:
2439 spin_unlock(&desc->lock);
2440 }
2441
2442 irq_exit();
2443}
2444
Yinghai Lu3145e942008-12-05 18:58:34 -08002445static void irq_complete_move(struct irq_desc **descp)
Yinghai Lu497c9a12008-08-19 20:50:28 -07002446{
Yinghai Lu3145e942008-12-05 18:58:34 -08002447 struct irq_desc *desc = *descp;
2448 struct irq_cfg *cfg = desc->chip_data;
Yinghai Lu497c9a12008-08-19 20:50:28 -07002449 unsigned vector, me;
2450
Yinghai Lu48a1b102008-12-11 00:15:01 -08002451 if (likely(!cfg->move_in_progress)) {
2452#ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
2453 if (likely(!cfg->move_desc_pending))
2454 return;
2455
Yinghai Lub9098952008-12-19 13:48:34 -08002456 /* domain has not changed, but affinity did */
Yinghai Lu48a1b102008-12-11 00:15:01 -08002457 me = smp_processor_id();
Mike Travis7f7ace02009-01-10 21:58:08 -08002458 if (cpumask_test_cpu(me, desc->affinity)) {
Yinghai Lu48a1b102008-12-11 00:15:01 -08002459 *descp = desc = move_irq_desc(desc, me);
2460 /* get the new one */
2461 cfg = desc->chip_data;
2462 cfg->move_desc_pending = 0;
2463 }
2464#endif
Yinghai Lu497c9a12008-08-19 20:50:28 -07002465 return;
Yinghai Lu48a1b102008-12-11 00:15:01 -08002466 }
Yinghai Lu497c9a12008-08-19 20:50:28 -07002467
2468 vector = ~get_irq_regs()->orig_ax;
2469 me = smp_processor_id();
Yinghai Lu10b888d2009-01-31 14:50:07 -08002470
2471 if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain)) {
Yinghai Lu48a1b102008-12-11 00:15:01 -08002472#ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
2473 *descp = desc = move_irq_desc(desc, me);
2474 /* get the new one */
2475 cfg = desc->chip_data;
2476#endif
Mike Travis22f65d32008-12-16 17:33:56 -08002477 send_cleanup_vector(cfg);
Yinghai Lu10b888d2009-01-31 14:50:07 -08002478 }
Yinghai Lu497c9a12008-08-19 20:50:28 -07002479}
2480#else
Yinghai Lu3145e942008-12-05 18:58:34 -08002481static inline void irq_complete_move(struct irq_desc **descp) {}
Yinghai Lu497c9a12008-08-19 20:50:28 -07002482#endif
Yinghai Lu3145e942008-12-05 18:58:34 -08002483
Ingo Molnar54168ed2008-08-20 09:07:45 +02002484#ifdef CONFIG_INTR_REMAP
Suresh Siddha0280f7c2009-03-16 17:05:01 -07002485static void __eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
2486{
2487 int apic, pin;
2488 struct irq_pin_list *entry;
2489
2490 entry = cfg->irq_2_pin;
2491 for (;;) {
2492
2493 if (!entry)
2494 break;
2495
2496 apic = entry->apic;
2497 pin = entry->pin;
2498 io_apic_eoi(apic, pin);
2499 entry = entry->next;
2500 }
2501}
2502
2503static void
2504eoi_ioapic_irq(struct irq_desc *desc)
2505{
2506 struct irq_cfg *cfg;
2507 unsigned long flags;
2508 unsigned int irq;
2509
2510 irq = desc->irq;
2511 cfg = desc->chip_data;
2512
2513 spin_lock_irqsave(&ioapic_lock, flags);
2514 __eoi_ioapic_irq(irq, cfg);
2515 spin_unlock_irqrestore(&ioapic_lock, flags);
2516}
2517
Ingo Molnar54168ed2008-08-20 09:07:45 +02002518static void ack_x2apic_level(unsigned int irq)
2519{
Suresh Siddha0280f7c2009-03-16 17:05:01 -07002520 struct irq_desc *desc = irq_to_desc(irq);
Ingo Molnar54168ed2008-08-20 09:07:45 +02002521 ack_x2APIC_irq();
Suresh Siddha0280f7c2009-03-16 17:05:01 -07002522 eoi_ioapic_irq(desc);
Ingo Molnar54168ed2008-08-20 09:07:45 +02002523}
2524
2525static void ack_x2apic_edge(unsigned int irq)
2526{
2527 ack_x2APIC_irq();
2528}
Yinghai Lu3145e942008-12-05 18:58:34 -08002529
Ingo Molnar54168ed2008-08-20 09:07:45 +02002530#endif
Yinghai Lu497c9a12008-08-19 20:50:28 -07002531
Yinghai Lu1d025192008-08-19 20:50:34 -07002532static void ack_apic_edge(unsigned int irq)
2533{
Yinghai Lu3145e942008-12-05 18:58:34 -08002534 struct irq_desc *desc = irq_to_desc(irq);
2535
2536 irq_complete_move(&desc);
Yinghai Lu1d025192008-08-19 20:50:34 -07002537 move_native_irq(irq);
2538 ack_APIC_irq();
2539}
2540
Yinghai Lu3eb2cce2008-08-19 20:50:48 -07002541atomic_t irq_mis_count;
Yinghai Lu3eb2cce2008-08-19 20:50:48 -07002542
Yinghai Lu047c8fd2008-08-19 20:50:41 -07002543static void ack_apic_level(unsigned int irq)
2544{
Yinghai Lu3145e942008-12-05 18:58:34 -08002545 struct irq_desc *desc = irq_to_desc(irq);
2546
Yinghai Lu3eb2cce2008-08-19 20:50:48 -07002547#ifdef CONFIG_X86_32
2548 unsigned long v;
2549 int i;
2550#endif
Yinghai Lu3145e942008-12-05 18:58:34 -08002551 struct irq_cfg *cfg;
Ingo Molnar54168ed2008-08-20 09:07:45 +02002552 int do_unmask_irq = 0;
Yinghai Lu047c8fd2008-08-19 20:50:41 -07002553
Yinghai Lu3145e942008-12-05 18:58:34 -08002554 irq_complete_move(&desc);
Yinghai Lu047c8fd2008-08-19 20:50:41 -07002555#ifdef CONFIG_GENERIC_PENDING_IRQ
Ingo Molnar54168ed2008-08-20 09:07:45 +02002556 /* If we are moving the irq we need to mask it */
Yinghai Lu3145e942008-12-05 18:58:34 -08002557 if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
Ingo Molnar54168ed2008-08-20 09:07:45 +02002558 do_unmask_irq = 1;
Yinghai Lu3145e942008-12-05 18:58:34 -08002559 mask_IO_APIC_irq_desc(desc);
Ingo Molnar54168ed2008-08-20 09:07:45 +02002560 }
Yinghai Lu047c8fd2008-08-19 20:50:41 -07002561#endif
2562
Yinghai Lu3eb2cce2008-08-19 20:50:48 -07002563#ifdef CONFIG_X86_32
2564 /*
2565 * It appears there is an erratum which affects at least version 0x11
2566 * of I/O APIC (that's the 82093AA and cores integrated into various
2567 * chipsets). Under certain conditions a level-triggered interrupt is
2568 * erroneously delivered as edge-triggered one but the respective IRR
2569 * bit gets set nevertheless. As a result the I/O unit expects an EOI
2570 * message but it will never arrive and further interrupts are blocked
2571 * from the source. The exact reason is so far unknown, but the
2572 * phenomenon was observed when two consecutive interrupt requests
2573 * from a given source get delivered to the same CPU and the source is
2574 * temporarily disabled in between.
2575 *
2576 * A workaround is to simulate an EOI message manually. We achieve it
2577 * by setting the trigger mode to edge and then to level when the edge
2578 * trigger mode gets detected in the TMR of a local APIC for a
2579 * level-triggered interrupt. We mask the source for the time of the
2580 * operation to prevent an edge-triggered interrupt escaping meanwhile.
2581 * The idea is from Manfred Spraul. --macro
2582 */
Yinghai Lu3145e942008-12-05 18:58:34 -08002583 cfg = desc->chip_data;
2584 i = cfg->vector;
Yinghai Lu3eb2cce2008-08-19 20:50:48 -07002585
2586 v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
2587#endif
2588
Ingo Molnar54168ed2008-08-20 09:07:45 +02002589 /*
2590 * We must acknowledge the irq before we move it or the acknowledge will
2591 * not propagate properly.
2592 */
2593 ack_APIC_irq();
Yinghai Lu047c8fd2008-08-19 20:50:41 -07002594
Ingo Molnar54168ed2008-08-20 09:07:45 +02002595 /* Now we can move and renable the irq */
2596 if (unlikely(do_unmask_irq)) {
2597 /* Only migrate the irq if the ack has been received.
2598 *
2599 * On rare occasions the broadcast level triggered ack gets
2600 * delayed going to ioapics, and if we reprogram the
2601 * vector while Remote IRR is still set the irq will never
2602 * fire again.
2603 *
2604 * To prevent this scenario we read the Remote IRR bit
2605 * of the ioapic. This has two effects.
2606 * - On any sane system the read of the ioapic will
2607 * flush writes (and acks) going to the ioapic from
2608 * this cpu.
2609 * - We get to see if the ACK has actually been delivered.
2610 *
2611 * Based on failed experiments of reprogramming the
2612 * ioapic entry from outside of irq context starting
2613 * with masking the ioapic entry and then polling until
2614 * Remote IRR was clear before reprogramming the
2615 * ioapic I don't trust the Remote IRR bit to be
2616 * completey accurate.
2617 *
2618 * However there appears to be no other way to plug
2619 * this race, so if the Remote IRR bit is not
2620 * accurate and is causing problems then it is a hardware bug
2621 * and you can go talk to the chipset vendor about it.
2622 */
Yinghai Lu3145e942008-12-05 18:58:34 -08002623 cfg = desc->chip_data;
2624 if (!io_apic_level_ack_pending(cfg))
Ingo Molnar54168ed2008-08-20 09:07:45 +02002625 move_masked_irq(irq);
Yinghai Lu3145e942008-12-05 18:58:34 -08002626 unmask_IO_APIC_irq_desc(desc);
Ingo Molnar54168ed2008-08-20 09:07:45 +02002627 }
Yinghai Lu1d025192008-08-19 20:50:34 -07002628
Yinghai Lu3eb2cce2008-08-19 20:50:48 -07002629#ifdef CONFIG_X86_32
Yinghai Lu1d025192008-08-19 20:50:34 -07002630 if (!(v & (1 << (i & 0x1f)))) {
2631 atomic_inc(&irq_mis_count);
2632 spin_lock(&ioapic_lock);
Yinghai Lu3145e942008-12-05 18:58:34 -08002633 __mask_and_edge_IO_APIC_irq(cfg);
2634 __unmask_and_level_IO_APIC_irq(cfg);
Yinghai Lu1d025192008-08-19 20:50:34 -07002635 spin_unlock(&ioapic_lock);
2636 }
Yinghai Lu047c8fd2008-08-19 20:50:41 -07002637#endif
Yinghai Lu3eb2cce2008-08-19 20:50:48 -07002638}
Yinghai Lu1d025192008-08-19 20:50:34 -07002639
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07002640static struct irq_chip ioapic_chip __read_mostly = {
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02002641 .name = "IO-APIC",
2642 .startup = startup_ioapic_irq,
2643 .mask = mask_IO_APIC_irq,
2644 .unmask = unmask_IO_APIC_irq,
2645 .ack = ack_apic_edge,
2646 .eoi = ack_apic_level,
Ashok Raj54d5d422005-09-06 15:16:15 -07002647#ifdef CONFIG_SMP
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02002648 .set_affinity = set_ioapic_affinity_irq,
Ashok Raj54d5d422005-09-06 15:16:15 -07002649#endif
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07002650 .retrigger = ioapic_retrigger_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002651};
2652
Ingo Molnar54168ed2008-08-20 09:07:45 +02002653#ifdef CONFIG_INTR_REMAP
2654static struct irq_chip ir_ioapic_chip __read_mostly = {
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02002655 .name = "IR-IO-APIC",
2656 .startup = startup_ioapic_irq,
2657 .mask = mask_IO_APIC_irq,
2658 .unmask = unmask_IO_APIC_irq,
2659 .ack = ack_x2apic_edge,
2660 .eoi = ack_x2apic_level,
Ingo Molnar54168ed2008-08-20 09:07:45 +02002661#ifdef CONFIG_SMP
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02002662 .set_affinity = set_ir_ioapic_affinity_irq,
Ingo Molnar54168ed2008-08-20 09:07:45 +02002663#endif
2664 .retrigger = ioapic_retrigger_irq,
2665};
2666#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002667
2668static inline void init_IO_APIC_traps(void)
2669{
2670 int irq;
Yinghai Lu08678b02008-08-19 20:50:05 -07002671 struct irq_desc *desc;
Yinghai Luda51a822008-08-19 20:50:25 -07002672 struct irq_cfg *cfg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002673
2674 /*
2675 * NOTE! The local APIC isn't very good at handling
2676 * multiple interrupts at the same interrupt level.
2677 * As the interrupt level is determined by taking the
2678 * vector number and shifting that right by 4, we
2679 * want to spread these out a bit so that they don't
2680 * all fall in the same interrupt level.
2681 *
2682 * Also, we've got to be careful not to trash gate
2683 * 0x80, because int 0x80 is hm, kind of importantish. ;)
2684 */
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08002685 for_each_irq_desc(irq, desc) {
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08002686 cfg = desc->chip_data;
2687 if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002688 /*
2689 * Hmm.. We don't have an entry for this,
2690 * so default to an old-fashioned 8259
2691 * interrupt if we can..
2692 */
Yinghai Lu99d093d2008-12-05 18:58:32 -08002693 if (irq < NR_IRQS_LEGACY)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002694 make_8259A_irq(irq);
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08002695 else
Linus Torvalds1da177e2005-04-16 15:20:36 -07002696 /* Strange. Oh, well.. */
Yinghai Lu08678b02008-08-19 20:50:05 -07002697 desc->chip = &no_irq_chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002698 }
2699 }
2700}
2701
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07002702/*
2703 * The local APIC irq-chip implementation:
2704 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002705
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02002706static void mask_lapic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002707{
2708 unsigned long v;
2709
2710 v = apic_read(APIC_LVT0);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01002711 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002712}
2713
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02002714static void unmask_lapic_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002715{
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07002716 unsigned long v;
2717
2718 v = apic_read(APIC_LVT0);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01002719 apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002720}
2721
Yinghai Lu3145e942008-12-05 18:58:34 -08002722static void ack_lapic_irq(unsigned int irq)
Yinghai Lu1d025192008-08-19 20:50:34 -07002723{
2724 ack_APIC_irq();
2725}
2726
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07002727static struct irq_chip lapic_chip __read_mostly = {
Maciej W. Rozycki9a1c6192008-05-27 21:19:09 +01002728 .name = "local-APIC",
Ingo Molnarf5b9ed72006-10-04 02:16:26 -07002729 .mask = mask_lapic_irq,
2730 .unmask = unmask_lapic_irq,
Maciej W. Rozyckic88ac1d2008-07-11 19:35:17 +01002731 .ack = ack_lapic_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002732};
2733
Yinghai Lu3145e942008-12-05 18:58:34 -08002734static void lapic_register_intr(int irq, struct irq_desc *desc)
Maciej W. Rozyckic88ac1d2008-07-11 19:35:17 +01002735{
Yinghai Lu08678b02008-08-19 20:50:05 -07002736 desc->status &= ~IRQ_LEVEL;
Maciej W. Rozyckic88ac1d2008-07-11 19:35:17 +01002737 set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
2738 "edge");
Maciej W. Rozyckic88ac1d2008-07-11 19:35:17 +01002739}
2740
Jan Beuliche9427102008-01-30 13:31:24 +01002741static void __init setup_nmi(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002742{
2743 /*
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02002744 * Dirty trick to enable the NMI watchdog ...
Linus Torvalds1da177e2005-04-16 15:20:36 -07002745 * We put the 8259A master into AEOI mode and
2746 * unmask on all local APICs LVT0 as NMI.
2747 *
2748 * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
2749 * is from Maciej W. Rozycki - so we do not have to EOI from
2750 * the NMI handler or the timer interrupt.
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02002751 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002752 apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");
2753
Jan Beuliche9427102008-01-30 13:31:24 +01002754 enable_NMI_through_LVT0();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002755
2756 apic_printk(APIC_VERBOSE, " done.\n");
2757}
2758
2759/*
2760 * This looks a bit hackish but it's about the only one way of sending
2761 * a few INTA cycles to 8259As and any associated glue logic. ICR does
2762 * not support the ExtINT mode, unfortunately. We need to send these
2763 * cycles as some i82489DX-based boards have glue logic that keeps the
2764 * 8259A interrupt line asserted until INTA. --macro
2765 */
Jacek Luczak28acf282008-04-12 17:41:12 +02002766static inline void __init unlock_ExtINT_logic(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002767{
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002768 int apic, pin, i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002769 struct IO_APIC_route_entry entry0, entry1;
2770 unsigned char save_control, save_freq_select;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002771
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002772 pin = find_isa_irq_pin(8, mp_INT);
Adrian Bunk956fb532006-12-07 02:14:11 +01002773 if (pin == -1) {
2774 WARN_ON_ONCE(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002775 return;
Adrian Bunk956fb532006-12-07 02:14:11 +01002776 }
2777 apic = find_isa_irq_apic(8, mp_INT);
2778 if (apic == -1) {
2779 WARN_ON_ONCE(1);
2780 return;
2781 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002782
Andi Kleencf4c6a22006-09-26 10:52:30 +02002783 entry0 = ioapic_read_entry(apic, pin);
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002784 clear_IO_APIC_pin(apic, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002785
2786 memset(&entry1, 0, sizeof(entry1));
2787
2788 entry1.dest_mode = 0; /* physical delivery */
2789 entry1.mask = 0; /* unmask IRQ now */
Yinghai Lud83e94a2008-08-19 20:50:33 -07002790 entry1.dest = hard_smp_processor_id();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002791 entry1.delivery_mode = dest_ExtINT;
2792 entry1.polarity = entry0.polarity;
2793 entry1.trigger = 0;
2794 entry1.vector = 0;
2795
Andi Kleencf4c6a22006-09-26 10:52:30 +02002796 ioapic_write_entry(apic, pin, entry1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002797
2798 save_control = CMOS_READ(RTC_CONTROL);
2799 save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
2800 CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
2801 RTC_FREQ_SELECT);
2802 CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
2803
2804 i = 100;
2805 while (i-- > 0) {
2806 mdelay(10);
2807 if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
2808 i -= 10;
2809 }
2810
2811 CMOS_WRITE(save_control, RTC_CONTROL);
2812 CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002813 clear_IO_APIC_pin(apic, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002814
Andi Kleencf4c6a22006-09-26 10:52:30 +02002815 ioapic_write_entry(apic, pin, entry0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002816}
2817
Yinghai Luefa25592008-08-19 20:50:36 -07002818static int disable_timer_pin_1 __initdata;
Yinghai Lu047c8fd2008-08-19 20:50:41 -07002819/* Actually the next is obsolete, but keep it for paranoid reasons -AK */
Ingo Molnar54168ed2008-08-20 09:07:45 +02002820static int __init disable_timer_pin_setup(char *arg)
Yinghai Luefa25592008-08-19 20:50:36 -07002821{
2822 disable_timer_pin_1 = 1;
2823 return 0;
2824}
Ingo Molnar54168ed2008-08-20 09:07:45 +02002825early_param("disable_timer_pin_1", disable_timer_pin_setup);
Yinghai Luefa25592008-08-19 20:50:36 -07002826
2827int timer_through_8259 __initdata;
2828
Linus Torvalds1da177e2005-04-16 15:20:36 -07002829/*
2830 * This code may look a bit paranoid, but it's supposed to cooperate with
2831 * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
2832 * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
2833 * fanatically on his truly buggy board.
Ingo Molnar54168ed2008-08-20 09:07:45 +02002834 *
2835 * FIXME: really need to revamp this for all platforms.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002836 */
Zachary Amsden8542b202006-12-07 02:14:09 +01002837static inline void __init check_timer(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002838{
Yinghai Lu3145e942008-12-05 18:58:34 -08002839 struct irq_desc *desc = irq_to_desc(0);
2840 struct irq_cfg *cfg = desc->chip_data;
2841 int cpu = boot_cpu_id;
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002842 int apic1, pin1, apic2, pin2;
Ingo Molnar4aae0702007-12-18 18:05:58 +01002843 unsigned long flags;
Yinghai Lu047c8fd2008-08-19 20:50:41 -07002844 int no_pin1 = 0;
Ingo Molnar4aae0702007-12-18 18:05:58 +01002845
2846 local_irq_save(flags);
Maciej W. Rozyckid4d25de2007-11-26 20:42:19 +01002847
Linus Torvalds1da177e2005-04-16 15:20:36 -07002848 /*
2849 * get/set the timer IRQ vector:
2850 */
2851 disable_8259A_irq(0);
Ingo Molnarfe402e12009-01-28 04:32:51 +01002852 assign_irq_vector(0, cfg, apic->target_cpus());
Linus Torvalds1da177e2005-04-16 15:20:36 -07002853
2854 /*
Maciej W. Rozyckid11d5792008-05-21 22:09:11 +01002855 * As IRQ0 is to be enabled in the 8259A, the virtual
2856 * wire has to be disabled in the local APIC. Also
2857 * timer interrupts need to be acknowledged manually in
2858 * the 8259A for the i82489DX when using the NMI
2859 * watchdog as that APIC treats NMIs as level-triggered.
2860 * The AEOI mode will finish them in the 8259A
2861 * automatically.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002862 */
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01002863 apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002864 init_8259A(1);
Ingo Molnar54168ed2008-08-20 09:07:45 +02002865#ifdef CONFIG_X86_32
Yinghai Luf72dcca2009-02-08 16:18:03 -08002866 {
2867 unsigned int ver;
2868
2869 ver = apic_read(APIC_LVR);
2870 ver = GET_APIC_VERSION(ver);
2871 timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
2872 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02002873#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002874
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002875 pin1 = find_isa_irq_pin(0, mp_INT);
2876 apic1 = find_isa_irq_apic(0, mp_INT);
2877 pin2 = ioapic_i8259.pin;
2878 apic2 = ioapic_i8259.apic;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002879
Maciej W. Rozycki49a66a02008-07-14 19:08:13 +01002880 apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
2881 "apic1=%d pin1=%d apic2=%d pin2=%d\n",
Yinghai Lu497c9a12008-08-19 20:50:28 -07002882 cfg->vector, apic1, pin1, apic2, pin2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002883
Maciej W. Rozycki691874f2008-05-27 21:19:51 +01002884 /*
2885 * Some BIOS writers are clueless and report the ExtINTA
2886 * I/O APIC input from the cascaded 8259A as the timer
2887 * interrupt input. So just in case, if only one pin
2888 * was found above, try it both directly and through the
2889 * 8259A.
2890 */
2891 if (pin1 == -1) {
Ingo Molnar54168ed2008-08-20 09:07:45 +02002892 if (intr_remapping_enabled)
2893 panic("BIOS bug: timer not connected to IO-APIC");
Maciej W. Rozycki691874f2008-05-27 21:19:51 +01002894 pin1 = pin2;
2895 apic1 = apic2;
2896 no_pin1 = 1;
2897 } else if (pin2 == -1) {
2898 pin2 = pin1;
2899 apic2 = apic1;
2900 }
2901
Linus Torvalds1da177e2005-04-16 15:20:36 -07002902 if (pin1 != -1) {
2903 /*
2904 * Ok, does IRQ0 through the IOAPIC work?
2905 */
Maciej W. Rozycki691874f2008-05-27 21:19:51 +01002906 if (no_pin1) {
Yinghai Lu3145e942008-12-05 18:58:34 -08002907 add_pin_to_irq_cpu(cfg, cpu, apic1, pin1);
Yinghai Lu497c9a12008-08-19 20:50:28 -07002908 setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
Yinghai Luf72dcca2009-02-08 16:18:03 -08002909 } else {
2910 /* for edge trigger, setup_IO_APIC_irq already
2911 * leave it unmasked.
2912 * so only need to unmask if it is level-trigger
2913 * do we really have level trigger timer?
2914 */
2915 int idx;
2916 idx = find_irq_entry(apic1, pin1, mp_INT);
2917 if (idx != -1 && irq_trigger(idx))
2918 unmask_IO_APIC_irq_desc(desc);
Maciej W. Rozycki691874f2008-05-27 21:19:51 +01002919 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002920 if (timer_irq_works()) {
2921 if (nmi_watchdog == NMI_IO_APIC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002922 setup_nmi();
2923 enable_8259A_irq(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002924 }
Chuck Ebbert66759a02005-09-12 18:49:25 +02002925 if (disable_timer_pin_1 > 0)
2926 clear_IO_APIC_pin(0, pin1);
Ingo Molnar4aae0702007-12-18 18:05:58 +01002927 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002928 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02002929 if (intr_remapping_enabled)
2930 panic("timer doesn't work through Interrupt-remapped IO-APIC");
Yinghai Luf72dcca2009-02-08 16:18:03 -08002931 local_irq_disable();
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002932 clear_IO_APIC_pin(apic1, pin1);
Maciej W. Rozycki691874f2008-05-27 21:19:51 +01002933 if (!no_pin1)
Maciej W. Rozycki49a66a02008-07-14 19:08:13 +01002934 apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
2935 "8254 timer not connected to IO-APIC\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002936
Maciej W. Rozycki49a66a02008-07-14 19:08:13 +01002937 apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
2938 "(IRQ0) through the 8259A ...\n");
2939 apic_printk(APIC_QUIET, KERN_INFO
2940 "..... (found apic %d pin %d) ...\n", apic2, pin2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002941 /*
2942 * legacy devices should be connected to IO APIC #0
2943 */
Yinghai Lu3145e942008-12-05 18:58:34 -08002944 replace_pin_at_irq_cpu(cfg, cpu, apic1, pin1, apic2, pin2);
Yinghai Lu497c9a12008-08-19 20:50:28 -07002945 setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
Maciej W. Rozyckiecd29472008-05-21 22:09:19 +01002946 enable_8259A_irq(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002947 if (timer_irq_works()) {
Maciej W. Rozycki49a66a02008-07-14 19:08:13 +01002948 apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
Maciej W. Rozycki35542c52008-05-21 22:10:22 +01002949 timer_through_8259 = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002950 if (nmi_watchdog == NMI_IO_APIC) {
Maciej W. Rozycki60134eb2008-05-21 22:09:34 +01002951 disable_8259A_irq(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002952 setup_nmi();
Maciej W. Rozycki60134eb2008-05-21 22:09:34 +01002953 enable_8259A_irq(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002954 }
Ingo Molnar4aae0702007-12-18 18:05:58 +01002955 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002956 }
2957 /*
2958 * Cleanup, just in case ...
2959 */
Yinghai Luf72dcca2009-02-08 16:18:03 -08002960 local_irq_disable();
Maciej W. Rozyckiecd29472008-05-21 22:09:19 +01002961 disable_8259A_irq(0);
Eric W. Biedermanfcfd6362005-10-30 14:59:39 -08002962 clear_IO_APIC_pin(apic2, pin2);
Maciej W. Rozycki49a66a02008-07-14 19:08:13 +01002963 apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002964 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002965
2966 if (nmi_watchdog == NMI_IO_APIC) {
Maciej W. Rozycki49a66a02008-07-14 19:08:13 +01002967 apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
2968 "through the IO-APIC - disabling NMI Watchdog!\n");
Cyrill Gorcunov067fa0f2008-05-29 22:32:30 +04002969 nmi_watchdog = NMI_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002970 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02002971#ifdef CONFIG_X86_32
Maciej W. Rozyckid11d5792008-05-21 22:09:11 +01002972 timer_ack = 0;
Ingo Molnar54168ed2008-08-20 09:07:45 +02002973#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002974
Maciej W. Rozycki49a66a02008-07-14 19:08:13 +01002975 apic_printk(APIC_QUIET, KERN_INFO
2976 "...trying to set up timer as Virtual Wire IRQ...\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002977
Yinghai Lu3145e942008-12-05 18:58:34 -08002978 lapic_register_intr(0, desc);
Yinghai Lu497c9a12008-08-19 20:50:28 -07002979 apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector); /* Fixed mode */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002980 enable_8259A_irq(0);
2981
2982 if (timer_irq_works()) {
Maciej W. Rozycki49a66a02008-07-14 19:08:13 +01002983 apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
Ingo Molnar4aae0702007-12-18 18:05:58 +01002984 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002985 }
Yinghai Luf72dcca2009-02-08 16:18:03 -08002986 local_irq_disable();
Maciej W. Rozyckie67465f2008-05-21 22:09:26 +01002987 disable_8259A_irq(0);
Yinghai Lu497c9a12008-08-19 20:50:28 -07002988 apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
Maciej W. Rozycki49a66a02008-07-14 19:08:13 +01002989 apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002990
Maciej W. Rozycki49a66a02008-07-14 19:08:13 +01002991 apic_printk(APIC_QUIET, KERN_INFO
2992 "...trying to set up timer as ExtINT IRQ...\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002993
Linus Torvalds1da177e2005-04-16 15:20:36 -07002994 init_8259A(0);
2995 make_8259A_irq(0);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01002996 apic_write(APIC_LVT0, APIC_DM_EXTINT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002997
2998 unlock_ExtINT_logic();
2999
3000 if (timer_irq_works()) {
Maciej W. Rozycki49a66a02008-07-14 19:08:13 +01003001 apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
Ingo Molnar4aae0702007-12-18 18:05:58 +01003002 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003003 }
Yinghai Luf72dcca2009-02-08 16:18:03 -08003004 local_irq_disable();
Maciej W. Rozycki49a66a02008-07-14 19:08:13 +01003005 apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003006 panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
Maciej W. Rozycki49a66a02008-07-14 19:08:13 +01003007 "report. Then try booting with the 'noapic' option.\n");
Ingo Molnar4aae0702007-12-18 18:05:58 +01003008out:
3009 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003010}
3011
3012/*
Maciej W. Rozyckiaf174782008-07-11 19:35:23 +01003013 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
3014 * to devices. However there may be an I/O APIC pin available for
3015 * this interrupt regardless. The pin may be left unconnected, but
3016 * typically it will be reused as an ExtINT cascade interrupt for
3017 * the master 8259A. In the MPS case such a pin will normally be
3018 * reported as an ExtINT interrupt in the MP table. With ACPI
3019 * there is no provision for ExtINT interrupts, and in the absence
3020 * of an override it would be treated as an ordinary ISA I/O APIC
3021 * interrupt, that is edge-triggered and unmasked by default. We
3022 * used to do this, but it caused problems on some systems because
3023 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
3024 * the same ExtINT cascade interrupt to drive the local APIC of the
3025 * bootstrap processor. Therefore we refrain from routing IRQ2 to
3026 * the I/O APIC in all cases now. No actual device should request
3027 * it anyway. --macro
Linus Torvalds1da177e2005-04-16 15:20:36 -07003028 */
3029#define PIC_IRQS (1 << PIC_CASCADE_IR)
3030
3031void __init setup_IO_APIC(void)
3032{
Ingo Molnar54168ed2008-08-20 09:07:45 +02003033
Ingo Molnar54168ed2008-08-20 09:07:45 +02003034 /*
3035 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
3036 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003037
Maciej W. Rozyckiaf174782008-07-11 19:35:23 +01003038 io_apic_irqs = ~PIC_IRQS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003039
Ingo Molnar54168ed2008-08-20 09:07:45 +02003040 apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02003041 /*
Ingo Molnar54168ed2008-08-20 09:07:45 +02003042 * Set up IO-APIC IRQ routing.
3043 */
3044#ifdef CONFIG_X86_32
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02003045 if (!acpi_ioapic)
3046 setup_ioapic_ids_from_mpc();
Ingo Molnar54168ed2008-08-20 09:07:45 +02003047#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003048 sync_Arb_IDs();
3049 setup_IO_APIC_irqs();
3050 init_IO_APIC_traps();
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08003051 check_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -07003052}
3053
3054/*
Ingo Molnar54168ed2008-08-20 09:07:45 +02003055 * Called after all the initialization is done. If we didnt find any
3056 * APIC bugs then we can allow the modify fast path
Linus Torvalds1da177e2005-04-16 15:20:36 -07003057 */
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003058
Linus Torvalds1da177e2005-04-16 15:20:36 -07003059static int __init io_apic_bug_finalize(void)
3060{
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02003061 if (sis_apic_bug == -1)
3062 sis_apic_bug = 0;
3063 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003064}
3065
3066late_initcall(io_apic_bug_finalize);
3067
3068struct sysfs_ioapic_data {
3069 struct sys_device dev;
3070 struct IO_APIC_route_entry entry[0];
3071};
Ingo Molnar54168ed2008-08-20 09:07:45 +02003072static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
Linus Torvalds1da177e2005-04-16 15:20:36 -07003073
Pavel Machek438510f2005-04-16 15:25:24 -07003074static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003075{
3076 struct IO_APIC_route_entry *entry;
3077 struct sysfs_ioapic_data *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003078 int i;
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003079
Linus Torvalds1da177e2005-04-16 15:20:36 -07003080 data = container_of(dev, struct sysfs_ioapic_data, dev);
3081 entry = data->entry;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003082 for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
3083 *entry = ioapic_read_entry(dev->id, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003084
3085 return 0;
3086}
3087
3088static int ioapic_resume(struct sys_device *dev)
3089{
3090 struct IO_APIC_route_entry *entry;
3091 struct sysfs_ioapic_data *data;
3092 unsigned long flags;
3093 union IO_APIC_reg_00 reg_00;
3094 int i;
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003095
Linus Torvalds1da177e2005-04-16 15:20:36 -07003096 data = container_of(dev, struct sysfs_ioapic_data, dev);
3097 entry = data->entry;
3098
3099 spin_lock_irqsave(&ioapic_lock, flags);
3100 reg_00.raw = io_apic_read(dev->id, 0);
Jaswinder Singh Rajputb5ba7e62009-01-12 17:46:17 +05303101 if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
3102 reg_00.bits.ID = mp_ioapics[dev->id].apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003103 io_apic_write(dev->id, 0, reg_00.raw);
3104 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003105 spin_unlock_irqrestore(&ioapic_lock, flags);
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003106 for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
Andi Kleencf4c6a22006-09-26 10:52:30 +02003107 ioapic_write_entry(dev->id, i, entry[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003108
3109 return 0;
3110}
3111
3112static struct sysdev_class ioapic_sysdev_class = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01003113 .name = "ioapic",
Linus Torvalds1da177e2005-04-16 15:20:36 -07003114 .suspend = ioapic_suspend,
3115 .resume = ioapic_resume,
3116};
3117
3118static int __init ioapic_init_sysfs(void)
3119{
Ingo Molnar54168ed2008-08-20 09:07:45 +02003120 struct sys_device * dev;
3121 int i, size, error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003122
3123 error = sysdev_class_register(&ioapic_sysdev_class);
3124 if (error)
3125 return error;
3126
Ingo Molnar54168ed2008-08-20 09:07:45 +02003127 for (i = 0; i < nr_ioapics; i++ ) {
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003128 size = sizeof(struct sys_device) + nr_ioapic_registers[i]
Linus Torvalds1da177e2005-04-16 15:20:36 -07003129 * sizeof(struct IO_APIC_route_entry);
Christophe Jaillet25556c12008-06-22 22:13:48 +02003130 mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003131 if (!mp_ioapic_data[i]) {
3132 printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
3133 continue;
3134 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003135 dev = &mp_ioapic_data[i]->dev;
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003136 dev->id = i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003137 dev->cls = &ioapic_sysdev_class;
3138 error = sysdev_register(dev);
3139 if (error) {
3140 kfree(mp_ioapic_data[i]);
3141 mp_ioapic_data[i] = NULL;
3142 printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
3143 continue;
3144 }
3145 }
3146
3147 return 0;
3148}
3149
3150device_initcall(ioapic_init_sysfs);
3151
Yinghai Luabcaa2b2009-02-08 16:18:03 -08003152static int nr_irqs_gsi = NR_IRQS_LEGACY;
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003153/*
Eric W. Biederman95d77882006-10-04 02:17:01 -07003154 * Dynamic irq allocate and deallocation
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003155 */
Yinghai Lu199751d2008-08-19 20:50:27 -07003156unsigned int create_irq_nr(unsigned int irq_want)
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003157{
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07003158 /* Allocate an unused irq */
Ingo Molnar54168ed2008-08-20 09:07:45 +02003159 unsigned int irq;
3160 unsigned int new;
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003161 unsigned long flags;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08003162 struct irq_cfg *cfg_new = NULL;
3163 int cpu = boot_cpu_id;
3164 struct irq_desc *desc_new = NULL;
Yinghai Lu199751d2008-08-19 20:50:27 -07003165
3166 irq = 0;
Yinghai Luabcaa2b2009-02-08 16:18:03 -08003167 if (irq_want < nr_irqs_gsi)
3168 irq_want = nr_irqs_gsi;
3169
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07003170 spin_lock_irqsave(&vector_lock, flags);
Mike Travis95949492009-01-10 22:24:06 -08003171 for (new = irq_want; new < nr_irqs; new++) {
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08003172 desc_new = irq_to_desc_alloc_cpu(new, cpu);
3173 if (!desc_new) {
3174 printk(KERN_INFO "can not get irq_desc for %d\n", new);
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07003175 continue;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08003176 }
3177 cfg_new = desc_new->chip_data;
3178
3179 if (cfg_new->vector != 0)
3180 continue;
Ingo Molnarfe402e12009-01-28 04:32:51 +01003181 if (__assign_irq_vector(new, cfg_new, apic->target_cpus()) == 0)
Eric W. Biedermanace80ab2006-10-04 02:16:47 -07003182 irq = new;
3183 break;
3184 }
3185 spin_unlock_irqrestore(&vector_lock, flags);
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003186
Yinghai Lu199751d2008-08-19 20:50:27 -07003187 if (irq > 0) {
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003188 dynamic_irq_init(irq);
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08003189 /* restore it, in case dynamic_irq_init clear it */
3190 if (desc_new)
3191 desc_new->chip_data = cfg_new;
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003192 }
3193 return irq;
3194}
3195
Yinghai Lu199751d2008-08-19 20:50:27 -07003196int create_irq(void)
3197{
Yinghai Lube5d5352008-12-05 18:58:33 -08003198 unsigned int irq_want;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003199 int irq;
3200
Yinghai Lube5d5352008-12-05 18:58:33 -08003201 irq_want = nr_irqs_gsi;
3202 irq = create_irq_nr(irq_want);
Ingo Molnar54168ed2008-08-20 09:07:45 +02003203
3204 if (irq == 0)
3205 irq = -1;
3206
3207 return irq;
Yinghai Lu199751d2008-08-19 20:50:27 -07003208}
3209
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003210void destroy_irq(unsigned int irq)
3211{
3212 unsigned long flags;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08003213 struct irq_cfg *cfg;
3214 struct irq_desc *desc;
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003215
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08003216 /* store it, in case dynamic_irq_cleanup clear it */
3217 desc = irq_to_desc(irq);
3218 cfg = desc->chip_data;
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003219 dynamic_irq_cleanup(irq);
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08003220 /* connect back irq_cfg */
3221 if (desc)
3222 desc->chip_data = cfg;
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003223
Ingo Molnar54168ed2008-08-20 09:07:45 +02003224 free_irte(irq);
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003225 spin_lock_irqsave(&vector_lock, flags);
Yinghai Lu3145e942008-12-05 18:58:34 -08003226 __clear_irq_vector(irq, cfg);
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003227 spin_unlock_irqrestore(&vector_lock, flags);
3228}
Eric W. Biederman3fc471e2006-10-04 02:16:39 -07003229
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07003230/*
Simon Arlott27b46d72007-10-20 01:13:56 +02003231 * MSI message composition
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07003232 */
3233#ifdef CONFIG_PCI_MSI
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003234static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq, struct msi_msg *msg)
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07003235{
Yinghai Lu497c9a12008-08-19 20:50:28 -07003236 struct irq_cfg *cfg;
3237 int err;
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07003238 unsigned dest;
3239
Jan Beulichf1182632009-01-14 12:27:35 +00003240 if (disable_apic)
3241 return -ENXIO;
3242
Yinghai Lu3145e942008-12-05 18:58:34 -08003243 cfg = irq_cfg(irq);
Ingo Molnarfe402e12009-01-28 04:32:51 +01003244 err = assign_irq_vector(irq, cfg, apic->target_cpus());
Yinghai Lu497c9a12008-08-19 20:50:28 -07003245 if (err)
3246 return err;
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07003247
Ingo Molnardebccb32009-01-28 15:20:18 +01003248 dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07003249
Ingo Molnar54168ed2008-08-20 09:07:45 +02003250 if (irq_remapped(irq)) {
3251 struct irte irte;
3252 int ir_index;
3253 u16 sub_handle;
Yinghai Lu497c9a12008-08-19 20:50:28 -07003254
Ingo Molnar54168ed2008-08-20 09:07:45 +02003255 ir_index = map_irq_to_irte_handle(irq, &sub_handle);
3256 BUG_ON(ir_index == -1);
Yinghai Lu497c9a12008-08-19 20:50:28 -07003257
Ingo Molnar54168ed2008-08-20 09:07:45 +02003258 memset (&irte, 0, sizeof(irte));
3259
3260 irte.present = 1;
Ingo Molnar9b5bc8d2009-01-28 04:09:58 +01003261 irte.dst_mode = apic->irq_dest_mode;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003262 irte.trigger_mode = 0; /* edge */
Ingo Molnar9b5bc8d2009-01-28 04:09:58 +01003263 irte.dlvry_mode = apic->irq_delivery_mode;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003264 irte.vector = cfg->vector;
3265 irte.dest_id = IRTE_DEST(dest);
3266
3267 modify_irte(irq, &irte);
3268
3269 msg->address_hi = MSI_ADDR_BASE_HI;
3270 msg->data = sub_handle;
3271 msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
3272 MSI_ADDR_IR_SHV |
3273 MSI_ADDR_IR_INDEX1(ir_index) |
3274 MSI_ADDR_IR_INDEX2(ir_index);
Suresh Siddha29b61be2009-03-16 17:05:02 -07003275 } else {
Suresh Siddha9d783ba2009-03-16 17:04:55 -07003276 if (x2apic_enabled())
3277 msg->address_hi = MSI_ADDR_BASE_HI |
3278 MSI_ADDR_EXT_DEST_ID(dest);
3279 else
3280 msg->address_hi = MSI_ADDR_BASE_HI;
3281
Ingo Molnar54168ed2008-08-20 09:07:45 +02003282 msg->address_lo =
3283 MSI_ADDR_BASE_LO |
Ingo Molnar9b5bc8d2009-01-28 04:09:58 +01003284 ((apic->irq_dest_mode == 0) ?
Ingo Molnar54168ed2008-08-20 09:07:45 +02003285 MSI_ADDR_DEST_MODE_PHYSICAL:
3286 MSI_ADDR_DEST_MODE_LOGICAL) |
Ingo Molnar9b5bc8d2009-01-28 04:09:58 +01003287 ((apic->irq_delivery_mode != dest_LowestPrio) ?
Ingo Molnar54168ed2008-08-20 09:07:45 +02003288 MSI_ADDR_REDIRECTION_CPU:
3289 MSI_ADDR_REDIRECTION_LOWPRI) |
3290 MSI_ADDR_DEST_ID(dest);
3291
3292 msg->data =
3293 MSI_DATA_TRIGGER_EDGE |
3294 MSI_DATA_LEVEL_ASSERT |
Ingo Molnar9b5bc8d2009-01-28 04:09:58 +01003295 ((apic->irq_delivery_mode != dest_LowestPrio) ?
Ingo Molnar54168ed2008-08-20 09:07:45 +02003296 MSI_DATA_DELIVERY_FIXED:
3297 MSI_DATA_DELIVERY_LOWPRI) |
3298 MSI_DATA_VECTOR(cfg->vector);
3299 }
Yinghai Lu497c9a12008-08-19 20:50:28 -07003300 return err;
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07003301}
3302
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003303#ifdef CONFIG_SMP
Rusty Russell0de26522008-12-13 21:20:26 +10303304static void set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003305{
Yinghai Lu3145e942008-12-05 18:58:34 -08003306 struct irq_desc *desc = irq_to_desc(irq);
Yinghai Lu497c9a12008-08-19 20:50:28 -07003307 struct irq_cfg *cfg;
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003308 struct msi_msg msg;
3309 unsigned int dest;
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003310
Mike Travis22f65d32008-12-16 17:33:56 -08003311 dest = set_desc_affinity(desc, mask);
3312 if (dest == BAD_APICID)
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003313 return;
3314
Yinghai Lu3145e942008-12-05 18:58:34 -08003315 cfg = desc->chip_data;
Yinghai Lu497c9a12008-08-19 20:50:28 -07003316
Yinghai Lu3145e942008-12-05 18:58:34 -08003317 read_msi_msg_desc(desc, &msg);
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003318
3319 msg.data &= ~MSI_DATA_VECTOR_MASK;
Yinghai Lu497c9a12008-08-19 20:50:28 -07003320 msg.data |= MSI_DATA_VECTOR(cfg->vector);
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003321 msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
3322 msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3323
Yinghai Lu3145e942008-12-05 18:58:34 -08003324 write_msi_msg_desc(desc, &msg);
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003325}
Ingo Molnar54168ed2008-08-20 09:07:45 +02003326#ifdef CONFIG_INTR_REMAP
3327/*
3328 * Migrate the MSI irq to another cpumask. This migration is
3329 * done in the process context using interrupt-remapping hardware.
3330 */
Mike Travise7986732008-12-16 17:33:52 -08003331static void
3332ir_set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
Ingo Molnar54168ed2008-08-20 09:07:45 +02003333{
Yinghai Lu3145e942008-12-05 18:58:34 -08003334 struct irq_desc *desc = irq_to_desc(irq);
Ingo Molnara7883de2008-12-19 00:59:09 +01003335 struct irq_cfg *cfg = desc->chip_data;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003336 unsigned int dest;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003337 struct irte irte;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003338
3339 if (get_irte(irq, &irte))
3340 return;
3341
Mike Travis22f65d32008-12-16 17:33:56 -08003342 dest = set_desc_affinity(desc, mask);
3343 if (dest == BAD_APICID)
Ingo Molnar54168ed2008-08-20 09:07:45 +02003344 return;
3345
Ingo Molnar54168ed2008-08-20 09:07:45 +02003346 irte.vector = cfg->vector;
3347 irte.dest_id = IRTE_DEST(dest);
3348
3349 /*
3350 * atomically update the IRTE with the new destination and vector.
3351 */
3352 modify_irte(irq, &irte);
3353
3354 /*
3355 * After this point, all the interrupts will start arriving
3356 * at the new destination. So, time to cleanup the previous
3357 * vector allocation.
3358 */
Mike Travis22f65d32008-12-16 17:33:56 -08003359 if (cfg->move_in_progress)
3360 send_cleanup_vector(cfg);
Ingo Molnar54168ed2008-08-20 09:07:45 +02003361}
Yinghai Lu3145e942008-12-05 18:58:34 -08003362
Ingo Molnar54168ed2008-08-20 09:07:45 +02003363#endif
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003364#endif /* CONFIG_SMP */
3365
3366/*
3367 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
3368 * which implement the MSI or MSI-X Capability Structure.
3369 */
3370static struct irq_chip msi_chip = {
3371 .name = "PCI-MSI",
3372 .unmask = unmask_msi_irq,
3373 .mask = mask_msi_irq,
Yinghai Lu1d025192008-08-19 20:50:34 -07003374 .ack = ack_apic_edge,
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003375#ifdef CONFIG_SMP
3376 .set_affinity = set_msi_irq_affinity,
3377#endif
3378 .retrigger = ioapic_retrigger_irq,
3379};
3380
Ingo Molnar54168ed2008-08-20 09:07:45 +02003381#ifdef CONFIG_INTR_REMAP
3382static struct irq_chip msi_ir_chip = {
3383 .name = "IR-PCI-MSI",
3384 .unmask = unmask_msi_irq,
3385 .mask = mask_msi_irq,
3386 .ack = ack_x2apic_edge,
3387#ifdef CONFIG_SMP
3388 .set_affinity = ir_set_msi_irq_affinity,
3389#endif
3390 .retrigger = ioapic_retrigger_irq,
3391};
Suresh Siddha29b61be2009-03-16 17:05:02 -07003392#endif
Ingo Molnar54168ed2008-08-20 09:07:45 +02003393
3394/*
3395 * Map the PCI dev to the corresponding remapping hardware unit
3396 * and allocate 'nvec' consecutive interrupt-remapping table entries
3397 * in it.
3398 */
3399static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
3400{
3401 struct intel_iommu *iommu;
3402 int index;
3403
3404 iommu = map_dev_to_ir(dev);
3405 if (!iommu) {
3406 printk(KERN_ERR
3407 "Unable to map PCI %s to iommu\n", pci_name(dev));
3408 return -ENOENT;
3409 }
3410
3411 index = alloc_irte(iommu, irq, nvec);
3412 if (index < 0) {
3413 printk(KERN_ERR
3414 "Unable to allocate %d IRTE for PCI %s\n", nvec,
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02003415 pci_name(dev));
Ingo Molnar54168ed2008-08-20 09:07:45 +02003416 return -ENOSPC;
3417 }
3418 return index;
3419}
Yinghai Lu1d025192008-08-19 20:50:34 -07003420
Yinghai Lu3145e942008-12-05 18:58:34 -08003421static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
Yinghai Lu1d025192008-08-19 20:50:34 -07003422{
3423 int ret;
3424 struct msi_msg msg;
3425
3426 ret = msi_compose_msg(dev, irq, &msg);
3427 if (ret < 0)
3428 return ret;
3429
Yinghai Lu3145e942008-12-05 18:58:34 -08003430 set_irq_msi(irq, msidesc);
Yinghai Lu1d025192008-08-19 20:50:34 -07003431 write_msi_msg(irq, &msg);
3432
Ingo Molnar54168ed2008-08-20 09:07:45 +02003433 if (irq_remapped(irq)) {
3434 struct irq_desc *desc = irq_to_desc(irq);
3435 /*
3436 * irq migration in process context
3437 */
3438 desc->status |= IRQ_MOVE_PCNTXT;
3439 set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
3440 } else
Ingo Molnar54168ed2008-08-20 09:07:45 +02003441 set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
Yinghai Lu1d025192008-08-19 20:50:34 -07003442
Yinghai Luc81bba42008-09-25 11:53:11 -07003443 dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);
3444
Yinghai Lu1d025192008-08-19 20:50:34 -07003445 return 0;
3446}
3447
Yinghai Lu047c8fd2008-08-19 20:50:41 -07003448int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
3449{
Ingo Molnar54168ed2008-08-20 09:07:45 +02003450 unsigned int irq;
3451 int ret, sub_handle;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08003452 struct msi_desc *msidesc;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003453 unsigned int irq_want;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003454 struct intel_iommu *iommu = 0;
3455 int index = 0;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003456
Yinghai Lube5d5352008-12-05 18:58:33 -08003457 irq_want = nr_irqs_gsi;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003458 sub_handle = 0;
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08003459 list_for_each_entry(msidesc, &dev->msi_list, list) {
3460 irq = create_irq_nr(irq_want);
Ingo Molnar54168ed2008-08-20 09:07:45 +02003461 if (irq == 0)
3462 return -1;
Yinghai Luf1ee5542009-02-08 16:18:03 -08003463 irq_want = irq + 1;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003464 if (!intr_remapping_enabled)
3465 goto no_ir;
3466
3467 if (!sub_handle) {
3468 /*
3469 * allocate the consecutive block of IRTE's
3470 * for 'nvec'
3471 */
3472 index = msi_alloc_irte(dev, irq, nvec);
3473 if (index < 0) {
3474 ret = index;
3475 goto error;
3476 }
3477 } else {
3478 iommu = map_dev_to_ir(dev);
3479 if (!iommu) {
3480 ret = -ENOENT;
3481 goto error;
3482 }
3483 /*
3484 * setup the mapping between the irq and the IRTE
3485 * base index, the sub_handle pointing to the
3486 * appropriate interrupt remap table entry.
3487 */
3488 set_irte_irq(irq, iommu, index, sub_handle);
3489 }
3490no_ir:
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08003491 ret = setup_msi_irq(dev, msidesc, irq);
Ingo Molnar54168ed2008-08-20 09:07:45 +02003492 if (ret < 0)
3493 goto error;
3494 sub_handle++;
3495 }
3496 return 0;
Yinghai Lu047c8fd2008-08-19 20:50:41 -07003497
3498error:
Ingo Molnar54168ed2008-08-20 09:07:45 +02003499 destroy_irq(irq);
3500 return ret;
Yinghai Lu047c8fd2008-08-19 20:50:41 -07003501}
3502
Eric W. Biederman3b7d1922006-10-04 02:16:59 -07003503void arch_teardown_msi_irq(unsigned int irq)
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07003504{
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -07003505 destroy_irq(irq);
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07003506}
3507
Suresh Siddha9d783ba2009-03-16 17:04:55 -07003508#if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
Ingo Molnar54168ed2008-08-20 09:07:45 +02003509#ifdef CONFIG_SMP
Mike Travis22f65d32008-12-16 17:33:56 -08003510static void dmar_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
Ingo Molnar54168ed2008-08-20 09:07:45 +02003511{
Yinghai Lu3145e942008-12-05 18:58:34 -08003512 struct irq_desc *desc = irq_to_desc(irq);
Ingo Molnar54168ed2008-08-20 09:07:45 +02003513 struct irq_cfg *cfg;
3514 struct msi_msg msg;
3515 unsigned int dest;
Eric W. Biederman2d3fcc12006-10-04 02:16:43 -07003516
Mike Travis22f65d32008-12-16 17:33:56 -08003517 dest = set_desc_affinity(desc, mask);
3518 if (dest == BAD_APICID)
Ingo Molnar54168ed2008-08-20 09:07:45 +02003519 return;
3520
Yinghai Lu3145e942008-12-05 18:58:34 -08003521 cfg = desc->chip_data;
Ingo Molnar54168ed2008-08-20 09:07:45 +02003522
3523 dmar_msi_read(irq, &msg);
3524
3525 msg.data &= ~MSI_DATA_VECTOR_MASK;
3526 msg.data |= MSI_DATA_VECTOR(cfg->vector);
3527 msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
3528 msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3529
3530 dmar_msi_write(irq, &msg);
Ingo Molnar54168ed2008-08-20 09:07:45 +02003531}
Yinghai Lu3145e942008-12-05 18:58:34 -08003532
Ingo Molnar54168ed2008-08-20 09:07:45 +02003533#endif /* CONFIG_SMP */
3534
3535struct irq_chip dmar_msi_type = {
3536 .name = "DMAR_MSI",
3537 .unmask = dmar_msi_unmask,
3538 .mask = dmar_msi_mask,
3539 .ack = ack_apic_edge,
3540#ifdef CONFIG_SMP
3541 .set_affinity = dmar_msi_set_affinity,
3542#endif
3543 .retrigger = ioapic_retrigger_irq,
3544};
3545
3546int arch_setup_dmar_msi(unsigned int irq)
3547{
3548 int ret;
3549 struct msi_msg msg;
3550
3551 ret = msi_compose_msg(NULL, irq, &msg);
3552 if (ret < 0)
3553 return ret;
3554 dmar_msi_write(irq, &msg);
3555 set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
3556 "edge");
3557 return 0;
3558}
3559#endif
3560
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -07003561#ifdef CONFIG_HPET_TIMER
3562
3563#ifdef CONFIG_SMP
Mike Travis22f65d32008-12-16 17:33:56 -08003564static void hpet_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -07003565{
Yinghai Lu3145e942008-12-05 18:58:34 -08003566 struct irq_desc *desc = irq_to_desc(irq);
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -07003567 struct irq_cfg *cfg;
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -07003568 struct msi_msg msg;
3569 unsigned int dest;
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -07003570
Mike Travis22f65d32008-12-16 17:33:56 -08003571 dest = set_desc_affinity(desc, mask);
3572 if (dest == BAD_APICID)
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -07003573 return;
3574
Yinghai Lu3145e942008-12-05 18:58:34 -08003575 cfg = desc->chip_data;
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -07003576
3577 hpet_msi_read(irq, &msg);
3578
3579 msg.data &= ~MSI_DATA_VECTOR_MASK;
3580 msg.data |= MSI_DATA_VECTOR(cfg->vector);
3581 msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
3582 msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3583
3584 hpet_msi_write(irq, &msg);
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -07003585}
Yinghai Lu3145e942008-12-05 18:58:34 -08003586
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -07003587#endif /* CONFIG_SMP */
3588
3589struct irq_chip hpet_msi_type = {
3590 .name = "HPET_MSI",
3591 .unmask = hpet_msi_unmask,
3592 .mask = hpet_msi_mask,
3593 .ack = ack_apic_edge,
3594#ifdef CONFIG_SMP
3595 .set_affinity = hpet_msi_set_affinity,
3596#endif
3597 .retrigger = ioapic_retrigger_irq,
3598};
3599
3600int arch_setup_hpet_msi(unsigned int irq)
3601{
3602 int ret;
3603 struct msi_msg msg;
3604
3605 ret = msi_compose_msg(NULL, irq, &msg);
3606 if (ret < 0)
3607 return ret;
3608
3609 hpet_msi_write(irq, &msg);
3610 set_irq_chip_and_handler_name(irq, &hpet_msi_type, handle_edge_irq,
3611 "edge");
Yinghai Luc81bba42008-09-25 11:53:11 -07003612
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -07003613 return 0;
3614}
3615#endif
3616
Ingo Molnar54168ed2008-08-20 09:07:45 +02003617#endif /* CONFIG_PCI_MSI */
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003618/*
3619 * Hypertransport interrupt support
3620 */
3621#ifdef CONFIG_HT_IRQ
3622
3623#ifdef CONFIG_SMP
3624
Yinghai Lu497c9a12008-08-19 20:50:28 -07003625static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003626{
Eric W. Biedermanec683072006-11-08 17:44:57 -08003627 struct ht_irq_msg msg;
3628 fetch_ht_irq_msg(irq, &msg);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003629
Yinghai Lu497c9a12008-08-19 20:50:28 -07003630 msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
Eric W. Biedermanec683072006-11-08 17:44:57 -08003631 msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003632
Yinghai Lu497c9a12008-08-19 20:50:28 -07003633 msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
Eric W. Biedermanec683072006-11-08 17:44:57 -08003634 msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003635
Eric W. Biedermanec683072006-11-08 17:44:57 -08003636 write_ht_irq_msg(irq, &msg);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003637}
3638
Mike Travis22f65d32008-12-16 17:33:56 -08003639static void set_ht_irq_affinity(unsigned int irq, const struct cpumask *mask)
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003640{
Yinghai Lu3145e942008-12-05 18:58:34 -08003641 struct irq_desc *desc = irq_to_desc(irq);
Yinghai Lu497c9a12008-08-19 20:50:28 -07003642 struct irq_cfg *cfg;
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003643 unsigned int dest;
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003644
Mike Travis22f65d32008-12-16 17:33:56 -08003645 dest = set_desc_affinity(desc, mask);
3646 if (dest == BAD_APICID)
Yinghai Lu497c9a12008-08-19 20:50:28 -07003647 return;
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003648
Yinghai Lu3145e942008-12-05 18:58:34 -08003649 cfg = desc->chip_data;
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003650
Yinghai Lu497c9a12008-08-19 20:50:28 -07003651 target_ht_irq(irq, dest, cfg->vector);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003652}
Yinghai Lu3145e942008-12-05 18:58:34 -08003653
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003654#endif
3655
Aneesh Kumar K.Vc37e1082006-10-11 01:20:43 -07003656static struct irq_chip ht_irq_chip = {
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003657 .name = "PCI-HT",
3658 .mask = mask_ht_irq,
3659 .unmask = unmask_ht_irq,
Yinghai Lu1d025192008-08-19 20:50:34 -07003660 .ack = ack_apic_edge,
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003661#ifdef CONFIG_SMP
3662 .set_affinity = set_ht_irq_affinity,
3663#endif
3664 .retrigger = ioapic_retrigger_irq,
3665};
3666
3667int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
3668{
Yinghai Lu497c9a12008-08-19 20:50:28 -07003669 struct irq_cfg *cfg;
3670 int err;
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003671
Jan Beulichf1182632009-01-14 12:27:35 +00003672 if (disable_apic)
3673 return -ENXIO;
3674
Yinghai Lu3145e942008-12-05 18:58:34 -08003675 cfg = irq_cfg(irq);
Ingo Molnarfe402e12009-01-28 04:32:51 +01003676 err = assign_irq_vector(irq, cfg, apic->target_cpus());
Ingo Molnar54168ed2008-08-20 09:07:45 +02003677 if (!err) {
Eric W. Biedermanec683072006-11-08 17:44:57 -08003678 struct ht_irq_msg msg;
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003679 unsigned dest;
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003680
Ingo Molnardebccb32009-01-28 15:20:18 +01003681 dest = apic->cpu_mask_to_apicid_and(cfg->domain,
3682 apic->target_cpus());
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003683
Eric W. Biedermanec683072006-11-08 17:44:57 -08003684 msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003685
Eric W. Biedermanec683072006-11-08 17:44:57 -08003686 msg.address_lo =
3687 HT_IRQ_LOW_BASE |
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003688 HT_IRQ_LOW_DEST_ID(dest) |
Yinghai Lu497c9a12008-08-19 20:50:28 -07003689 HT_IRQ_LOW_VECTOR(cfg->vector) |
Ingo Molnar9b5bc8d2009-01-28 04:09:58 +01003690 ((apic->irq_dest_mode == 0) ?
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003691 HT_IRQ_LOW_DM_PHYSICAL :
3692 HT_IRQ_LOW_DM_LOGICAL) |
3693 HT_IRQ_LOW_RQEOI_EDGE |
Ingo Molnar9b5bc8d2009-01-28 04:09:58 +01003694 ((apic->irq_delivery_mode != dest_LowestPrio) ?
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003695 HT_IRQ_LOW_MT_FIXED :
3696 HT_IRQ_LOW_MT_ARBITRATED) |
3697 HT_IRQ_LOW_IRQ_MASKED;
3698
Eric W. Biedermanec683072006-11-08 17:44:57 -08003699 write_ht_irq_msg(irq, &msg);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003700
Ingo Molnara460e742006-10-17 00:10:03 -07003701 set_irq_chip_and_handler_name(irq, &ht_irq_chip,
3702 handle_edge_irq, "edge");
Yinghai Luc81bba42008-09-25 11:53:11 -07003703
3704 dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003705 }
Yinghai Lu497c9a12008-08-19 20:50:28 -07003706 return err;
Eric W. Biederman8b955b02006-10-04 02:16:55 -07003707}
3708#endif /* CONFIG_HT_IRQ */
3709
Nick Piggin03b48632009-01-20 04:36:04 +01003710#ifdef CONFIG_X86_UV
Dean Nelson4173a0e2008-10-02 12:18:21 -05003711/*
3712 * Re-target the irq to the specified CPU and enable the specified MMR located
3713 * on the specified blade to allow the sending of MSIs to the specified CPU.
3714 */
3715int arch_enable_uv_irq(char *irq_name, unsigned int irq, int cpu, int mmr_blade,
3716 unsigned long mmr_offset)
3717{
Mike Travis22f65d32008-12-16 17:33:56 -08003718 const struct cpumask *eligible_cpu = cpumask_of(cpu);
Dean Nelson4173a0e2008-10-02 12:18:21 -05003719 struct irq_cfg *cfg;
3720 int mmr_pnode;
3721 unsigned long mmr_value;
3722 struct uv_IO_APIC_route_entry *entry;
3723 unsigned long flags;
3724 int err;
3725
Yinghai Lu3145e942008-12-05 18:58:34 -08003726 cfg = irq_cfg(irq);
3727
Mike Travise7986732008-12-16 17:33:52 -08003728 err = assign_irq_vector(irq, cfg, eligible_cpu);
Dean Nelson4173a0e2008-10-02 12:18:21 -05003729 if (err != 0)
3730 return err;
3731
3732 spin_lock_irqsave(&vector_lock, flags);
3733 set_irq_chip_and_handler_name(irq, &uv_irq_chip, handle_percpu_irq,
3734 irq_name);
3735 spin_unlock_irqrestore(&vector_lock, flags);
3736
Dean Nelson4173a0e2008-10-02 12:18:21 -05003737 mmr_value = 0;
3738 entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
3739 BUG_ON(sizeof(struct uv_IO_APIC_route_entry) != sizeof(unsigned long));
3740
3741 entry->vector = cfg->vector;
Ingo Molnar9b5bc8d2009-01-28 04:09:58 +01003742 entry->delivery_mode = apic->irq_delivery_mode;
3743 entry->dest_mode = apic->irq_dest_mode;
Dean Nelson4173a0e2008-10-02 12:18:21 -05003744 entry->polarity = 0;
3745 entry->trigger = 0;
3746 entry->mask = 0;
Ingo Molnardebccb32009-01-28 15:20:18 +01003747 entry->dest = apic->cpu_mask_to_apicid(eligible_cpu);
Dean Nelson4173a0e2008-10-02 12:18:21 -05003748
3749 mmr_pnode = uv_blade_to_pnode(mmr_blade);
3750 uv_write_global_mmr64(mmr_pnode, mmr_offset, mmr_value);
3751
3752 return irq;
3753}
3754
3755/*
3756 * Disable the specified MMR located on the specified blade so that MSIs are
3757 * longer allowed to be sent.
3758 */
3759void arch_disable_uv_irq(int mmr_blade, unsigned long mmr_offset)
3760{
3761 unsigned long mmr_value;
3762 struct uv_IO_APIC_route_entry *entry;
3763 int mmr_pnode;
3764
3765 mmr_value = 0;
3766 entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
3767 BUG_ON(sizeof(struct uv_IO_APIC_route_entry) != sizeof(unsigned long));
3768
3769 entry->mask = 1;
3770
3771 mmr_pnode = uv_blade_to_pnode(mmr_blade);
3772 uv_write_global_mmr64(mmr_pnode, mmr_offset, mmr_value);
3773}
3774#endif /* CONFIG_X86_64 */
3775
Yinghai Lu9d6a4d02008-08-19 20:50:52 -07003776int __init io_apic_get_redir_entries (int ioapic)
3777{
3778 union IO_APIC_reg_01 reg_01;
3779 unsigned long flags;
3780
3781 spin_lock_irqsave(&ioapic_lock, flags);
3782 reg_01.raw = io_apic_read(ioapic, 1);
3783 spin_unlock_irqrestore(&ioapic_lock, flags);
3784
3785 return reg_01.bits.entries;
3786}
3787
Yinghai Lube5d5352008-12-05 18:58:33 -08003788void __init probe_nr_irqs_gsi(void)
Yinghai Lu9d6a4d02008-08-19 20:50:52 -07003789{
Yinghai Lube5d5352008-12-05 18:58:33 -08003790 int nr = 0;
3791
Yinghai Lucc6c5002009-02-08 16:18:03 -08003792 nr = acpi_probe_gsi();
3793 if (nr > nr_irqs_gsi) {
Yinghai Lube5d5352008-12-05 18:58:33 -08003794 nr_irqs_gsi = nr;
Yinghai Lucc6c5002009-02-08 16:18:03 -08003795 } else {
3796 /* for acpi=off or acpi is not compiled in */
3797 int idx;
3798
3799 nr = 0;
3800 for (idx = 0; idx < nr_ioapics; idx++)
3801 nr += io_apic_get_redir_entries(idx) + 1;
3802
3803 if (nr > nr_irqs_gsi)
3804 nr_irqs_gsi = nr;
3805 }
3806
3807 printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
Yinghai Lu9d6a4d02008-08-19 20:50:52 -07003808}
3809
Yinghai Lu4a046d12009-01-12 17:39:24 -08003810#ifdef CONFIG_SPARSE_IRQ
3811int __init arch_probe_nr_irqs(void)
3812{
3813 int nr;
3814
Yinghai Luf1ee5542009-02-08 16:18:03 -08003815 if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
3816 nr_irqs = NR_VECTORS * nr_cpu_ids;
Yinghai Lu4a046d12009-01-12 17:39:24 -08003817
Yinghai Luf1ee5542009-02-08 16:18:03 -08003818 nr = nr_irqs_gsi + 8 * nr_cpu_ids;
3819#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
3820 /*
3821 * for MSI and HT dyn irq
3822 */
3823 nr += nr_irqs_gsi * 16;
3824#endif
3825 if (nr < nr_irqs)
Yinghai Lu4a046d12009-01-12 17:39:24 -08003826 nr_irqs = nr;
3827
3828 return 0;
3829}
3830#endif
3831
Linus Torvalds1da177e2005-04-16 15:20:36 -07003832/* --------------------------------------------------------------------------
Ingo Molnar54168ed2008-08-20 09:07:45 +02003833 ACPI-based IOAPIC Configuration
Linus Torvalds1da177e2005-04-16 15:20:36 -07003834 -------------------------------------------------------------------------- */
3835
Len Brown888ba6c2005-08-24 12:07:20 -04003836#ifdef CONFIG_ACPI
Linus Torvalds1da177e2005-04-16 15:20:36 -07003837
Ingo Molnar54168ed2008-08-20 09:07:45 +02003838#ifdef CONFIG_X86_32
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003839int __init io_apic_get_unique_id(int ioapic, int apic_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003840{
3841 union IO_APIC_reg_00 reg_00;
3842 static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
3843 physid_mask_t tmp;
3844 unsigned long flags;
3845 int i = 0;
3846
3847 /*
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003848 * The P4 platform supports up to 256 APIC IDs on two separate APIC
3849 * buses (one for LAPICs, one for IOAPICs), where predecessors only
Linus Torvalds1da177e2005-04-16 15:20:36 -07003850 * supports up to 16 on one shared APIC bus.
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003851 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07003852 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
3853 * advantage of new APIC bus architecture.
3854 */
3855
3856 if (physids_empty(apic_id_map))
Ingo Molnard190cb82009-01-28 06:50:47 +01003857 apic_id_map = apic->ioapic_phys_id_map(phys_cpu_present_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003858
3859 spin_lock_irqsave(&ioapic_lock, flags);
3860 reg_00.raw = io_apic_read(ioapic, 0);
3861 spin_unlock_irqrestore(&ioapic_lock, flags);
3862
3863 if (apic_id >= get_physical_broadcast()) {
3864 printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
3865 "%d\n", ioapic, apic_id, reg_00.bits.ID);
3866 apic_id = reg_00.bits.ID;
3867 }
3868
3869 /*
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003870 * Every APIC in a system must have a unique ID or we get lots of nice
Linus Torvalds1da177e2005-04-16 15:20:36 -07003871 * 'stuck on smp_invalidate_needed IPI wait' messages.
3872 */
Ingo Molnard1d7cae2009-01-28 05:41:42 +01003873 if (apic->check_apicid_used(apic_id_map, apic_id)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003874
3875 for (i = 0; i < get_physical_broadcast(); i++) {
Ingo Molnard1d7cae2009-01-28 05:41:42 +01003876 if (!apic->check_apicid_used(apic_id_map, i))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003877 break;
3878 }
3879
3880 if (i == get_physical_broadcast())
3881 panic("Max apic_id exceeded!\n");
3882
3883 printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
3884 "trying %d\n", ioapic, apic_id, i);
3885
3886 apic_id = i;
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003887 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003888
Ingo Molnar80587142009-01-28 06:50:47 +01003889 tmp = apic->apicid_to_cpu_present(apic_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003890 physids_or(apic_id_map, apic_id_map, tmp);
3891
3892 if (reg_00.bits.ID != apic_id) {
3893 reg_00.bits.ID = apic_id;
3894
3895 spin_lock_irqsave(&ioapic_lock, flags);
3896 io_apic_write(ioapic, 0, reg_00.raw);
3897 reg_00.raw = io_apic_read(ioapic, 0);
3898 spin_unlock_irqrestore(&ioapic_lock, flags);
3899
3900 /* Sanity check */
Andreas Deresch6070f9e2006-02-26 04:18:34 +01003901 if (reg_00.bits.ID != apic_id) {
3902 printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
3903 return -1;
3904 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003905 }
3906
3907 apic_printk(APIC_VERBOSE, KERN_INFO
3908 "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
3909
3910 return apic_id;
3911}
3912
Paolo Ciarrocchi36062442008-06-08 13:07:18 +02003913int __init io_apic_get_version(int ioapic)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003914{
3915 union IO_APIC_reg_01 reg_01;
3916 unsigned long flags;
3917
3918 spin_lock_irqsave(&ioapic_lock, flags);
3919 reg_01.raw = io_apic_read(ioapic, 1);
3920 spin_unlock_irqrestore(&ioapic_lock, flags);
3921
3922 return reg_01.bits.version;
3923}
Ingo Molnar54168ed2008-08-20 09:07:45 +02003924#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003925
Ingo Molnar54168ed2008-08-20 09:07:45 +02003926int io_apic_set_pci_routing (int ioapic, int pin, int irq, int triggering, int polarity)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003927{
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08003928 struct irq_desc *desc;
3929 struct irq_cfg *cfg;
3930 int cpu = boot_cpu_id;
3931
Linus Torvalds1da177e2005-04-16 15:20:36 -07003932 if (!IO_APIC_IRQ(irq)) {
Ingo Molnar54168ed2008-08-20 09:07:45 +02003933 apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07003934 ioapic);
3935 return -EINVAL;
3936 }
3937
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08003938 desc = irq_to_desc_alloc_cpu(irq, cpu);
3939 if (!desc) {
3940 printk(KERN_INFO "can not get irq_desc %d\n", irq);
3941 return 0;
3942 }
3943
Linus Torvalds1da177e2005-04-16 15:20:36 -07003944 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003945 * IRQs < 16 are already in the irq_2_pin[] map
3946 */
Yinghai Lu99d093d2008-12-05 18:58:32 -08003947 if (irq >= NR_IRQS_LEGACY) {
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08003948 cfg = desc->chip_data;
Yinghai Lu3145e942008-12-05 18:58:34 -08003949 add_pin_to_irq_cpu(cfg, cpu, ioapic, pin);
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08003950 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003951
Yinghai Lu3145e942008-12-05 18:58:34 -08003952 setup_IO_APIC_irq(ioapic, pin, irq, desc, triggering, polarity);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003953
3954 return 0;
3955}
3956
Ingo Molnar54168ed2008-08-20 09:07:45 +02003957
Shaohua Li61fd47e2007-11-17 01:05:28 -05003958int acpi_get_override_irq(int bus_irq, int *trigger, int *polarity)
3959{
3960 int i;
3961
3962 if (skip_ioapic_setup)
3963 return -1;
3964
3965 for (i = 0; i < mp_irq_entries; i++)
Jaswinder Singh Rajputc2c21742009-01-12 17:47:22 +05303966 if (mp_irqs[i].irqtype == mp_INT &&
3967 mp_irqs[i].srcbusirq == bus_irq)
Shaohua Li61fd47e2007-11-17 01:05:28 -05003968 break;
3969 if (i >= mp_irq_entries)
3970 return -1;
3971
3972 *trigger = irq_trigger(i);
3973 *polarity = irq_polarity(i);
3974 return 0;
3975}
3976
Len Brown888ba6c2005-08-24 12:07:20 -04003977#endif /* CONFIG_ACPI */
Rusty Russell1a3f2392006-09-26 10:52:32 +02003978
Yinghai Lu497c9a12008-08-19 20:50:28 -07003979/*
3980 * This function currently is only a helper for the i386 smp boot process where
3981 * we need to reprogram the ioredtbls to cater for the cpus which have come online
Ingo Molnarfe402e12009-01-28 04:32:51 +01003982 * so mask in all cases should simply be apic->target_cpus()
Yinghai Lu497c9a12008-08-19 20:50:28 -07003983 */
3984#ifdef CONFIG_SMP
3985void __init setup_ioapic_dest(void)
3986{
3987 int pin, ioapic, irq, irq_entry;
Thomas Gleixner6c2e9402008-11-07 12:33:49 +01003988 struct irq_desc *desc;
Yinghai Lu497c9a12008-08-19 20:50:28 -07003989 struct irq_cfg *cfg;
Mike Travis22f65d32008-12-16 17:33:56 -08003990 const struct cpumask *mask;
Yinghai Lu497c9a12008-08-19 20:50:28 -07003991
3992 if (skip_ioapic_setup == 1)
3993 return;
3994
3995 for (ioapic = 0; ioapic < nr_ioapics; ioapic++) {
3996 for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
3997 irq_entry = find_irq_entry(ioapic, pin, mp_INT);
3998 if (irq_entry == -1)
3999 continue;
4000 irq = pin_2_irq(irq_entry, ioapic, pin);
4001
4002 /* setup_IO_APIC_irqs could fail to get vector for some device
4003 * when you have too many devices, because at that time only boot
4004 * cpu is online.
4005 */
Yinghai Lu0b8f1ef2008-12-05 18:58:31 -08004006 desc = irq_to_desc(irq);
4007 cfg = desc->chip_data;
Thomas Gleixner6c2e9402008-11-07 12:33:49 +01004008 if (!cfg->vector) {
Yinghai Lu3145e942008-12-05 18:58:34 -08004009 setup_IO_APIC_irq(ioapic, pin, irq, desc,
Yinghai Lu497c9a12008-08-19 20:50:28 -07004010 irq_trigger(irq_entry),
4011 irq_polarity(irq_entry));
Thomas Gleixner6c2e9402008-11-07 12:33:49 +01004012 continue;
4013
4014 }
4015
4016 /*
4017 * Honour affinities which have been set in early boot
4018 */
Thomas Gleixner6c2e9402008-11-07 12:33:49 +01004019 if (desc->status &
4020 (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
Mike Travis7f7ace02009-01-10 21:58:08 -08004021 mask = desc->affinity;
Ingo Molnar54168ed2008-08-20 09:07:45 +02004022 else
Ingo Molnarfe402e12009-01-28 04:32:51 +01004023 mask = apic->target_cpus();
Thomas Gleixner6c2e9402008-11-07 12:33:49 +01004024
Thomas Gleixner6c2e9402008-11-07 12:33:49 +01004025 if (intr_remapping_enabled)
Yinghai Lu3145e942008-12-05 18:58:34 -08004026 set_ir_ioapic_affinity_irq_desc(desc, mask);
Thomas Gleixner6c2e9402008-11-07 12:33:49 +01004027 else
Yinghai Lu3145e942008-12-05 18:58:34 -08004028 set_ioapic_affinity_irq_desc(desc, mask);
Yinghai Lu497c9a12008-08-19 20:50:28 -07004029 }
4030
4031 }
4032}
4033#endif
4034
Ingo Molnar54168ed2008-08-20 09:07:45 +02004035#define IOAPIC_RESOURCE_NAME_SIZE 11
4036
4037static struct resource *ioapic_resources;
4038
4039static struct resource * __init ioapic_setup_resources(void)
4040{
4041 unsigned long n;
4042 struct resource *res;
4043 char *mem;
4044 int i;
4045
4046 if (nr_ioapics <= 0)
4047 return NULL;
4048
4049 n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
4050 n *= nr_ioapics;
4051
4052 mem = alloc_bootmem(n);
4053 res = (void *)mem;
4054
4055 if (mem != NULL) {
4056 mem += sizeof(struct resource) * nr_ioapics;
4057
4058 for (i = 0; i < nr_ioapics; i++) {
4059 res[i].name = mem;
4060 res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
4061 sprintf(mem, "IOAPIC %u", i);
4062 mem += IOAPIC_RESOURCE_NAME_SIZE;
4063 }
4064 }
4065
4066 ioapic_resources = res;
4067
4068 return res;
4069}
Ingo Molnar54168ed2008-08-20 09:07:45 +02004070
Yinghai Luf3294a32008-06-27 01:41:56 -07004071void __init ioapic_init_mappings(void)
4072{
4073 unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
Ingo Molnar54168ed2008-08-20 09:07:45 +02004074 struct resource *ioapic_res;
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02004075 int i;
Yinghai Luf3294a32008-06-27 01:41:56 -07004076
Ingo Molnar54168ed2008-08-20 09:07:45 +02004077 ioapic_res = ioapic_setup_resources();
Yinghai Luf3294a32008-06-27 01:41:56 -07004078 for (i = 0; i < nr_ioapics; i++) {
4079 if (smp_found_config) {
Jaswinder Singh Rajputb5ba7e62009-01-12 17:46:17 +05304080 ioapic_phys = mp_ioapics[i].apicaddr;
Ingo Molnar54168ed2008-08-20 09:07:45 +02004081#ifdef CONFIG_X86_32
Thomas Gleixnerd6c88a52008-10-15 15:27:23 +02004082 if (!ioapic_phys) {
4083 printk(KERN_ERR
4084 "WARNING: bogus zero IO-APIC "
4085 "address found in MPTABLE, "
4086 "disabling IO/APIC support!\n");
4087 smp_found_config = 0;
4088 skip_ioapic_setup = 1;
4089 goto fake_ioapic_page;
4090 }
Ingo Molnar54168ed2008-08-20 09:07:45 +02004091#endif
Yinghai Luf3294a32008-06-27 01:41:56 -07004092 } else {
Ingo Molnar54168ed2008-08-20 09:07:45 +02004093#ifdef CONFIG_X86_32
Yinghai Luf3294a32008-06-27 01:41:56 -07004094fake_ioapic_page:
Ingo Molnar54168ed2008-08-20 09:07:45 +02004095#endif
Yinghai Luf3294a32008-06-27 01:41:56 -07004096 ioapic_phys = (unsigned long)
Ingo Molnar54168ed2008-08-20 09:07:45 +02004097 alloc_bootmem_pages(PAGE_SIZE);
Yinghai Luf3294a32008-06-27 01:41:56 -07004098 ioapic_phys = __pa(ioapic_phys);
4099 }
4100 set_fixmap_nocache(idx, ioapic_phys);
Ingo Molnar54168ed2008-08-20 09:07:45 +02004101 apic_printk(APIC_VERBOSE,
4102 "mapped IOAPIC to %08lx (%08lx)\n",
4103 __fix_to_virt(idx), ioapic_phys);
Yinghai Luf3294a32008-06-27 01:41:56 -07004104 idx++;
Ingo Molnar54168ed2008-08-20 09:07:45 +02004105
Ingo Molnar54168ed2008-08-20 09:07:45 +02004106 if (ioapic_res != NULL) {
4107 ioapic_res->start = ioapic_phys;
4108 ioapic_res->end = ioapic_phys + (4 * 1024) - 1;
4109 ioapic_res++;
4110 }
Yinghai Luf3294a32008-06-27 01:41:56 -07004111 }
4112}
4113
Ingo Molnar54168ed2008-08-20 09:07:45 +02004114static int __init ioapic_insert_resources(void)
4115{
4116 int i;
4117 struct resource *r = ioapic_resources;
4118
4119 if (!r) {
4120 printk(KERN_ERR
4121 "IO APIC resources could be not be allocated.\n");
4122 return -1;
4123 }
4124
4125 for (i = 0; i < nr_ioapics; i++) {
4126 insert_resource(&iomem_resource, r);
4127 r++;
4128 }
4129
4130 return 0;
4131}
4132
4133/* Insert the IO APIC resources after PCI initialization has occured to handle
4134 * IO APICS that are mapped in on a BAR in PCI space. */
4135late_initcall(ioapic_insert_resources);