blob: fcc86b96ccf6097d5490dca91002b806936a9b89 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Copyright 2001 MontaVista Software Inc.
3 * Author: Jun Sun, jsun@mvista.com or jsun@junsun.net
4 *
5 * Copyright (C) 2001 Ralf Baechle
Maciej W. Rozycki925ddb02005-02-03 23:06:29 +00006 * Copyright (C) 2005 MIPS Technologies, Inc. All rights reserved.
7 * Author: Maciej W. Rozycki <macro@mips.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * This file define the irq handler for MIPS CPU interrupts.
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the
13 * Free Software Foundation; either version 2 of the License, or (at your
14 * option) any later version.
15 */
16
17/*
18 * Almost all MIPS CPUs define 8 interrupt sources. They are typically
19 * level triggered (i.e., cannot be cleared from CPU; must be cleared from
20 * device). The first two are software interrupts which we don't really
21 * use or support. The last one is usually the CPU timer interrupt if
22 * counter register is present or, for CPUs with an external FPU, by
23 * convention it's the FPU exception interrupt.
24 *
25 * Don't even think about using this on SMP. You have been warned.
26 *
27 * This file exports one global function:
28 * void mips_cpu_irq_init(int irq_base);
29 */
30#include <linux/init.h>
31#include <linux/interrupt.h>
32#include <linux/kernel.h>
33
34#include <asm/irq_cpu.h>
35#include <asm/mipsregs.h>
Ralf Baechled03d0a52005-08-17 13:44:26 +000036#include <asm/mipsmtregs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/system.h>
38
39static int mips_cpu_irq_base;
40
41static inline void unmask_mips_irq(unsigned int irq)
42{
Linus Torvalds1da177e2005-04-16 15:20:36 -070043 set_c0_status(0x100 << (irq - mips_cpu_irq_base));
Ralf Baechle569f75b2005-07-13 18:20:33 +000044 irq_enable_hazard();
Linus Torvalds1da177e2005-04-16 15:20:36 -070045}
46
47static inline void mask_mips_irq(unsigned int irq)
48{
49 clear_c0_status(0x100 << (irq - mips_cpu_irq_base));
Ralf Baechle569f75b2005-07-13 18:20:33 +000050 irq_disable_hazard();
Linus Torvalds1da177e2005-04-16 15:20:36 -070051}
52
Ralf Baechle94dee172006-07-02 14:41:42 +010053static struct irq_chip mips_cpu_irq_controller = {
Ralf Baechled03d0a52005-08-17 13:44:26 +000054 .typename = "MIPS",
Atsushi Nemoto1603b5a2006-11-02 02:08:36 +090055 .ack = mask_mips_irq,
56 .mask = mask_mips_irq,
57 .mask_ack = mask_mips_irq,
58 .unmask = unmask_mips_irq,
Atsushi Nemoto14178362006-11-14 01:13:18 +090059 .eoi = unmask_mips_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -070060};
61
Ralf Baechled03d0a52005-08-17 13:44:26 +000062/*
63 * Basically the same as above but taking care of all the MT stuff
64 */
65
66#define unmask_mips_mt_irq unmask_mips_irq
67#define mask_mips_mt_irq mask_mips_irq
Ralf Baechled03d0a52005-08-17 13:44:26 +000068
69static unsigned int mips_mt_cpu_irq_startup(unsigned int irq)
70{
71 unsigned int vpflags = dvpe();
72
73 clear_c0_cause(0x100 << (irq - mips_cpu_irq_base));
74 evpe(vpflags);
Atsushi Nemoto1603b5a2006-11-02 02:08:36 +090075 unmask_mips_mt_irq(irq);
Ralf Baechled03d0a52005-08-17 13:44:26 +000076
77 return 0;
78}
79
Ralf Baechled03d0a52005-08-17 13:44:26 +000080/*
81 * While we ack the interrupt interrupts are disabled and thus we don't need
82 * to deal with concurrency issues. Same for mips_cpu_irq_end.
83 */
84static void mips_mt_cpu_irq_ack(unsigned int irq)
85{
86 unsigned int vpflags = dvpe();
87 clear_c0_cause(0x100 << (irq - mips_cpu_irq_base));
88 evpe(vpflags);
89 mask_mips_mt_irq(irq);
90}
91
Ralf Baechle94dee172006-07-02 14:41:42 +010092static struct irq_chip mips_mt_cpu_irq_controller = {
Ralf Baechled03d0a52005-08-17 13:44:26 +000093 .typename = "MIPS",
94 .startup = mips_mt_cpu_irq_startup,
Ralf Baechled03d0a52005-08-17 13:44:26 +000095 .ack = mips_mt_cpu_irq_ack,
Atsushi Nemoto1603b5a2006-11-02 02:08:36 +090096 .mask = mask_mips_mt_irq,
97 .mask_ack = mips_mt_cpu_irq_ack,
98 .unmask = unmask_mips_mt_irq,
Atsushi Nemoto14178362006-11-14 01:13:18 +090099 .eoi = unmask_mips_mt_irq,
Ralf Baechled03d0a52005-08-17 13:44:26 +0000100};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101
102void __init mips_cpu_irq_init(int irq_base)
103{
104 int i;
105
Maciej W. Rozycki925ddb02005-02-03 23:06:29 +0000106 /* Mask interrupts. */
107 clear_c0_status(ST0_IM);
108 clear_c0_cause(CAUSEF_IP);
109
Ralf Baechled03d0a52005-08-17 13:44:26 +0000110 /*
111 * Only MT is using the software interrupts currently, so we just
112 * leave them uninitialized for other processors.
113 */
114 if (cpu_has_mipsmt)
Atsushi Nemoto1603b5a2006-11-02 02:08:36 +0900115 for (i = irq_base; i < irq_base + 2; i++)
116 set_irq_chip(i, &mips_mt_cpu_irq_controller);
Ralf Baechled03d0a52005-08-17 13:44:26 +0000117
Atsushi Nemoto1603b5a2006-11-02 02:08:36 +0900118 for (i = irq_base + 2; i < irq_base + 8; i++)
Atsushi Nemoto14178362006-11-14 01:13:18 +0900119 set_irq_chip_and_handler(i, &mips_cpu_irq_controller,
120 handle_level_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121
122 mips_cpu_irq_base = irq_base;
123}