2 * Intel IO-APIC support for multi-Pentium hosts.
4 * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
6 * Many thanks to Stig Venaas for trying out countless experimental
7 * patches and reporting/debugging problems patiently!
9 * (c) 1999, Multiple IO-APIC support, developed by
10 * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
11 * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
12 * further tested and cleaned up by Zach Brown <zab@redhat.com>
13 * and Ingo Molnar <mingo@redhat.com>
16 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
17 * thanks to Eric Gilmore
19 * for testing these extensively
20 * Paul Diefenbaugh : Added full ACPI support
24 #include <linux/interrupt.h>
25 #include <linux/init.h>
26 #include <linux/delay.h>
27 #include <linux/sched.h>
28 #include <linux/pci.h>
29 #include <linux/mc146818rtc.h>
30 #include <linux/compiler.h>
31 #include <linux/acpi.h>
32 #include <linux/module.h>
33 #include <linux/sysdev.h>
34 #include <linux/msi.h>
35 #include <linux/htirq.h>
36 #include <linux/freezer.h>
37 #include <linux/kthread.h>
38 #include <linux/jiffies.h> /* time_after() */
40 #include <acpi/acpi_bus.h>
42 #include <linux/bootmem.h>
43 #include <linux/dmar.h>
44 #include <linux/hpet.h>
51 #include <asm/proto.h>
54 #include <asm/timer.h>
55 #include <asm/i8259.h>
57 #include <asm/msidef.h>
58 #include <asm/hypertransport.h>
59 #include <asm/setup.h>
60 #include <asm/irq_remapping.h>
62 #include <asm/hw_irq.h>
66 #define __apicdebuginit(type) static type __init
67 #define for_each_irq_pin(entry, head) \
68 for (entry = head; entry; entry = entry->next)
71 * Is the SiS APIC rmw bug present ?
72 * -1 = don't know, 0 = no, 1 = yes
74 int sis_apic_bug = -1;
76 static DEFINE_SPINLOCK(ioapic_lock);
77 static DEFINE_SPINLOCK(vector_lock);
80 * # of IRQ routing registers
82 int nr_ioapic_registers[MAX_IO_APICS];
84 /* I/O APIC entries */
85 struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
88 /* IO APIC gsi routing info */
89 struct mp_ioapic_gsi mp_gsi_routing[MAX_IO_APICS];
91 /* MP IRQ source entries */
92 struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
94 /* # of MP IRQ source entries */
97 /* Number of legacy interrupts */
98 static int nr_legacy_irqs __read_mostly = NR_IRQS_LEGACY;
100 static int nr_irqs_gsi = NR_IRQS_LEGACY;
102 #if defined (CONFIG_MCA) || defined (CONFIG_EISA)
103 int mp_bus_id_to_type[MAX_MP_BUSSES];
106 DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
108 int skip_ioapic_setup;
110 void arch_disable_smp_support(void)
114 noioapicreroute = -1;
116 skip_ioapic_setup = 1;
119 static int __init parse_noapic(char *str)
121 /* disable IO-APIC */
122 arch_disable_smp_support();
125 early_param("noapic", parse_noapic);
127 struct irq_pin_list {
129 struct irq_pin_list *next;
132 static struct irq_pin_list *get_one_free_irq_2_pin(int node)
134 struct irq_pin_list *pin;
136 pin = kzalloc_node(sizeof(*pin), GFP_ATOMIC, node);
141 /* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
142 #ifdef CONFIG_SPARSE_IRQ
143 static struct irq_cfg irq_cfgx[] = {
145 static struct irq_cfg irq_cfgx[NR_IRQS] = {
147 [0] = { .vector = IRQ0_VECTOR, },
148 [1] = { .vector = IRQ1_VECTOR, },
149 [2] = { .vector = IRQ2_VECTOR, },
150 [3] = { .vector = IRQ3_VECTOR, },
151 [4] = { .vector = IRQ4_VECTOR, },
152 [5] = { .vector = IRQ5_VECTOR, },
153 [6] = { .vector = IRQ6_VECTOR, },
154 [7] = { .vector = IRQ7_VECTOR, },
155 [8] = { .vector = IRQ8_VECTOR, },
156 [9] = { .vector = IRQ9_VECTOR, },
157 [10] = { .vector = IRQ10_VECTOR, },
158 [11] = { .vector = IRQ11_VECTOR, },
159 [12] = { .vector = IRQ12_VECTOR, },
160 [13] = { .vector = IRQ13_VECTOR, },
161 [14] = { .vector = IRQ14_VECTOR, },
162 [15] = { .vector = IRQ15_VECTOR, },
165 void __init io_apic_disable_legacy(void)
171 int __init arch_early_irq_init(void)
174 struct irq_desc *desc;
180 count = ARRAY_SIZE(irq_cfgx);
181 node= cpu_to_node(boot_cpu_id);
183 for (i = 0; i < count; i++) {
184 desc = irq_to_desc(i);
185 desc->chip_data = &cfg[i];
186 zalloc_cpumask_var_node(&cfg[i].domain, GFP_NOWAIT, node);
187 zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_NOWAIT, node);
188 if (i < nr_legacy_irqs)
189 cpumask_setall(cfg[i].domain);
195 #ifdef CONFIG_SPARSE_IRQ
196 struct irq_cfg *irq_cfg(unsigned int irq)
198 struct irq_cfg *cfg = NULL;
199 struct irq_desc *desc;
201 desc = irq_to_desc(irq);
203 cfg = desc->chip_data;
208 static struct irq_cfg *get_one_free_irq_cfg(int node)
212 cfg = kzalloc_node(sizeof(*cfg), GFP_ATOMIC, node);
214 if (!zalloc_cpumask_var_node(&cfg->domain, GFP_ATOMIC, node)) {
217 } else if (!zalloc_cpumask_var_node(&cfg->old_domain,
219 free_cpumask_var(cfg->domain);
228 int arch_init_chip_data(struct irq_desc *desc, int node)
232 cfg = desc->chip_data;
234 desc->chip_data = get_one_free_irq_cfg(node);
235 if (!desc->chip_data) {
236 printk(KERN_ERR "can not alloc irq_cfg\n");
244 /* for move_irq_desc */
246 init_copy_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg, int node)
248 struct irq_pin_list *old_entry, *head, *tail, *entry;
250 cfg->irq_2_pin = NULL;
251 old_entry = old_cfg->irq_2_pin;
255 entry = get_one_free_irq_2_pin(node);
259 entry->apic = old_entry->apic;
260 entry->pin = old_entry->pin;
263 old_entry = old_entry->next;
265 entry = get_one_free_irq_2_pin(node);
273 /* still use the old one */
276 entry->apic = old_entry->apic;
277 entry->pin = old_entry->pin;
280 old_entry = old_entry->next;
284 cfg->irq_2_pin = head;
287 static void free_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg)
289 struct irq_pin_list *entry, *next;
291 if (old_cfg->irq_2_pin == cfg->irq_2_pin)
294 entry = old_cfg->irq_2_pin;
301 old_cfg->irq_2_pin = NULL;
304 void arch_init_copy_chip_data(struct irq_desc *old_desc,
305 struct irq_desc *desc, int node)
308 struct irq_cfg *old_cfg;
310 cfg = get_one_free_irq_cfg(node);
315 desc->chip_data = cfg;
317 old_cfg = old_desc->chip_data;
319 memcpy(cfg, old_cfg, sizeof(struct irq_cfg));
321 init_copy_irq_2_pin(old_cfg, cfg, node);
324 static void free_irq_cfg(struct irq_cfg *old_cfg)
329 void arch_free_chip_data(struct irq_desc *old_desc, struct irq_desc *desc)
331 struct irq_cfg *old_cfg, *cfg;
333 old_cfg = old_desc->chip_data;
334 cfg = desc->chip_data;
340 free_irq_2_pin(old_cfg, cfg);
341 free_irq_cfg(old_cfg);
342 old_desc->chip_data = NULL;
345 /* end for move_irq_desc */
348 struct irq_cfg *irq_cfg(unsigned int irq)
350 return irq < nr_irqs ? irq_cfgx + irq : NULL;
357 unsigned int unused[3];
359 unsigned int unused2[11];
363 static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
365 return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
366 + (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
369 static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
371 struct io_apic __iomem *io_apic = io_apic_base(apic);
372 writel(vector, &io_apic->eoi);
375 static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
377 struct io_apic __iomem *io_apic = io_apic_base(apic);
378 writel(reg, &io_apic->index);
379 return readl(&io_apic->data);
382 static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
384 struct io_apic __iomem *io_apic = io_apic_base(apic);
385 writel(reg, &io_apic->index);
386 writel(value, &io_apic->data);
390 * Re-write a value: to be used for read-modify-write
391 * cycles where the read already set up the index register.
393 * Older SiS APIC requires we rewrite the index register
395 static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
397 struct io_apic __iomem *io_apic = io_apic_base(apic);
400 writel(reg, &io_apic->index);
401 writel(value, &io_apic->data);
404 static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
406 struct irq_pin_list *entry;
409 spin_lock_irqsave(&ioapic_lock, flags);
410 for_each_irq_pin(entry, cfg->irq_2_pin) {
415 reg = io_apic_read(entry->apic, 0x10 + pin*2);
416 /* Is the remote IRR bit set? */
417 if (reg & IO_APIC_REDIR_REMOTE_IRR) {
418 spin_unlock_irqrestore(&ioapic_lock, flags);
422 spin_unlock_irqrestore(&ioapic_lock, flags);
428 struct { u32 w1, w2; };
429 struct IO_APIC_route_entry entry;
432 static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
434 union entry_union eu;
436 spin_lock_irqsave(&ioapic_lock, flags);
437 eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
438 eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
439 spin_unlock_irqrestore(&ioapic_lock, flags);
444 * When we write a new IO APIC routing entry, we need to write the high
445 * word first! If the mask bit in the low word is clear, we will enable
446 * the interrupt, and we need to make sure the entry is fully populated
447 * before that happens.
450 __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
452 union entry_union eu = {{0, 0}};
455 io_apic_write(apic, 0x11 + 2*pin, eu.w2);
456 io_apic_write(apic, 0x10 + 2*pin, eu.w1);
459 void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
462 spin_lock_irqsave(&ioapic_lock, flags);
463 __ioapic_write_entry(apic, pin, e);
464 spin_unlock_irqrestore(&ioapic_lock, flags);
468 * When we mask an IO APIC routing entry, we need to write the low
469 * word first, in order to set the mask bit before we change the
472 static void ioapic_mask_entry(int apic, int pin)
475 union entry_union eu = { .entry.mask = 1 };
477 spin_lock_irqsave(&ioapic_lock, flags);
478 io_apic_write(apic, 0x10 + 2*pin, eu.w1);
479 io_apic_write(apic, 0x11 + 2*pin, eu.w2);
480 spin_unlock_irqrestore(&ioapic_lock, flags);
484 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
485 * shared ISA-space IRQs, so we have to support them. We are super
486 * fast in the common case, and fast for shared ISA-space IRQs.
489 add_pin_to_irq_node_nopanic(struct irq_cfg *cfg, int node, int apic, int pin)
491 struct irq_pin_list **last, *entry;
493 /* don't allow duplicates */
494 last = &cfg->irq_2_pin;
495 for_each_irq_pin(entry, cfg->irq_2_pin) {
496 if (entry->apic == apic && entry->pin == pin)
501 entry = get_one_free_irq_2_pin(node);
503 printk(KERN_ERR "can not alloc irq_pin_list (%d,%d,%d)\n",
514 static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
516 if (add_pin_to_irq_node_nopanic(cfg, node, apic, pin))
517 panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
521 * Reroute an IRQ to a different pin.
523 static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
524 int oldapic, int oldpin,
525 int newapic, int newpin)
527 struct irq_pin_list *entry;
529 for_each_irq_pin(entry, cfg->irq_2_pin) {
530 if (entry->apic == oldapic && entry->pin == oldpin) {
531 entry->apic = newapic;
533 /* every one is different, right? */
538 /* old apic/pin didn't exist, so just add new ones */
539 add_pin_to_irq_node(cfg, node, newapic, newpin);
542 static void __io_apic_modify_irq(struct irq_pin_list *entry,
543 int mask_and, int mask_or,
544 void (*final)(struct irq_pin_list *entry))
546 unsigned int reg, pin;
549 reg = io_apic_read(entry->apic, 0x10 + pin * 2);
552 io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
557 static void io_apic_modify_irq(struct irq_cfg *cfg,
558 int mask_and, int mask_or,
559 void (*final)(struct irq_pin_list *entry))
561 struct irq_pin_list *entry;
563 for_each_irq_pin(entry, cfg->irq_2_pin)
564 __io_apic_modify_irq(entry, mask_and, mask_or, final);
567 static void __mask_and_edge_IO_APIC_irq(struct irq_pin_list *entry)
569 __io_apic_modify_irq(entry, ~IO_APIC_REDIR_LEVEL_TRIGGER,
570 IO_APIC_REDIR_MASKED, NULL);
573 static void __unmask_and_level_IO_APIC_irq(struct irq_pin_list *entry)
575 __io_apic_modify_irq(entry, ~IO_APIC_REDIR_MASKED,
576 IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
579 static void __unmask_IO_APIC_irq(struct irq_cfg *cfg)
581 io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
584 static void io_apic_sync(struct irq_pin_list *entry)
587 * Synchronize the IO-APIC and the CPU by doing
588 * a dummy read from the IO-APIC
590 struct io_apic __iomem *io_apic;
591 io_apic = io_apic_base(entry->apic);
592 readl(&io_apic->data);
595 static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
597 io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
600 static void mask_IO_APIC_irq_desc(struct irq_desc *desc)
602 struct irq_cfg *cfg = desc->chip_data;
607 spin_lock_irqsave(&ioapic_lock, flags);
608 __mask_IO_APIC_irq(cfg);
609 spin_unlock_irqrestore(&ioapic_lock, flags);
612 static void unmask_IO_APIC_irq_desc(struct irq_desc *desc)
614 struct irq_cfg *cfg = desc->chip_data;
617 spin_lock_irqsave(&ioapic_lock, flags);
618 __unmask_IO_APIC_irq(cfg);
619 spin_unlock_irqrestore(&ioapic_lock, flags);
622 static void mask_IO_APIC_irq(unsigned int irq)
624 struct irq_desc *desc = irq_to_desc(irq);
626 mask_IO_APIC_irq_desc(desc);
628 static void unmask_IO_APIC_irq(unsigned int irq)
630 struct irq_desc *desc = irq_to_desc(irq);
632 unmask_IO_APIC_irq_desc(desc);
635 static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
637 struct IO_APIC_route_entry entry;
639 /* Check delivery_mode to be sure we're not clearing an SMI pin */
640 entry = ioapic_read_entry(apic, pin);
641 if (entry.delivery_mode == dest_SMI)
644 * Disable it in the IO-APIC irq-routing table:
646 ioapic_mask_entry(apic, pin);
649 static void clear_IO_APIC (void)
653 for (apic = 0; apic < nr_ioapics; apic++)
654 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
655 clear_IO_APIC_pin(apic, pin);
660 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
661 * specific CPU-side IRQs.
665 static int pirq_entries[MAX_PIRQS] = {
666 [0 ... MAX_PIRQS - 1] = -1
669 static int __init ioapic_pirq_setup(char *str)
672 int ints[MAX_PIRQS+1];
674 get_options(str, ARRAY_SIZE(ints), ints);
676 apic_printk(APIC_VERBOSE, KERN_INFO
677 "PIRQ redirection, working around broken MP-BIOS.\n");
679 if (ints[0] < MAX_PIRQS)
682 for (i = 0; i < max; i++) {
683 apic_printk(APIC_VERBOSE, KERN_DEBUG
684 "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
686 * PIRQs are mapped upside down, usually.
688 pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
693 __setup("pirq=", ioapic_pirq_setup);
694 #endif /* CONFIG_X86_32 */
696 struct IO_APIC_route_entry **alloc_ioapic_entries(void)
699 struct IO_APIC_route_entry **ioapic_entries;
701 ioapic_entries = kzalloc(sizeof(*ioapic_entries) * nr_ioapics,
706 for (apic = 0; apic < nr_ioapics; apic++) {
707 ioapic_entries[apic] =
708 kzalloc(sizeof(struct IO_APIC_route_entry) *
709 nr_ioapic_registers[apic], GFP_ATOMIC);
710 if (!ioapic_entries[apic])
714 return ioapic_entries;
718 kfree(ioapic_entries[apic]);
719 kfree(ioapic_entries);
725 * Saves all the IO-APIC RTE's
727 int save_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
734 for (apic = 0; apic < nr_ioapics; apic++) {
735 if (!ioapic_entries[apic])
738 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
739 ioapic_entries[apic][pin] =
740 ioapic_read_entry(apic, pin);
747 * Mask all IO APIC entries.
749 void mask_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
756 for (apic = 0; apic < nr_ioapics; apic++) {
757 if (!ioapic_entries[apic])
760 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
761 struct IO_APIC_route_entry entry;
763 entry = ioapic_entries[apic][pin];
766 ioapic_write_entry(apic, pin, entry);
773 * Restore IO APIC entries which was saved in ioapic_entries.
775 int restore_IO_APIC_setup(struct IO_APIC_route_entry **ioapic_entries)
782 for (apic = 0; apic < nr_ioapics; apic++) {
783 if (!ioapic_entries[apic])
786 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
787 ioapic_write_entry(apic, pin,
788 ioapic_entries[apic][pin]);
793 void free_ioapic_entries(struct IO_APIC_route_entry **ioapic_entries)
797 for (apic = 0; apic < nr_ioapics; apic++)
798 kfree(ioapic_entries[apic]);
800 kfree(ioapic_entries);
804 * Find the IRQ entry number of a certain pin.
806 static int find_irq_entry(int apic, int pin, int type)
810 for (i = 0; i < mp_irq_entries; i++)
811 if (mp_irqs[i].irqtype == type &&
812 (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
813 mp_irqs[i].dstapic == MP_APIC_ALL) &&
814 mp_irqs[i].dstirq == pin)
821 * Find the pin to which IRQ[irq] (ISA) is connected
823 static int __init find_isa_irq_pin(int irq, int type)
827 for (i = 0; i < mp_irq_entries; i++) {
828 int lbus = mp_irqs[i].srcbus;
830 if (test_bit(lbus, mp_bus_not_pci) &&
831 (mp_irqs[i].irqtype == type) &&
832 (mp_irqs[i].srcbusirq == irq))
834 return mp_irqs[i].dstirq;
839 static int __init find_isa_irq_apic(int irq, int type)
843 for (i = 0; i < mp_irq_entries; i++) {
844 int lbus = mp_irqs[i].srcbus;
846 if (test_bit(lbus, mp_bus_not_pci) &&
847 (mp_irqs[i].irqtype == type) &&
848 (mp_irqs[i].srcbusirq == irq))
851 if (i < mp_irq_entries) {
853 for(apic = 0; apic < nr_ioapics; apic++) {
854 if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
862 #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
864 * EISA Edge/Level control register, ELCR
866 static int EISA_ELCR(unsigned int irq)
868 if (irq < nr_legacy_irqs) {
869 unsigned int port = 0x4d0 + (irq >> 3);
870 return (inb(port) >> (irq & 7)) & 1;
872 apic_printk(APIC_VERBOSE, KERN_INFO
873 "Broken MPtable reports ISA irq %d\n", irq);
879 /* ISA interrupts are always polarity zero edge triggered,
880 * when listed as conforming in the MP table. */
882 #define default_ISA_trigger(idx) (0)
883 #define default_ISA_polarity(idx) (0)
885 /* EISA interrupts are always polarity zero and can be edge or level
886 * trigger depending on the ELCR value. If an interrupt is listed as
887 * EISA conforming in the MP table, that means its trigger type must
888 * be read in from the ELCR */
890 #define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].srcbusirq))
891 #define default_EISA_polarity(idx) default_ISA_polarity(idx)
893 /* PCI interrupts are always polarity one level triggered,
894 * when listed as conforming in the MP table. */
896 #define default_PCI_trigger(idx) (1)
897 #define default_PCI_polarity(idx) (1)
899 /* MCA interrupts are always polarity zero level triggered,
900 * when listed as conforming in the MP table. */
902 #define default_MCA_trigger(idx) (1)
903 #define default_MCA_polarity(idx) default_ISA_polarity(idx)
905 static int MPBIOS_polarity(int idx)
907 int bus = mp_irqs[idx].srcbus;
911 * Determine IRQ line polarity (high active or low active):
913 switch (mp_irqs[idx].irqflag & 3)
915 case 0: /* conforms, ie. bus-type dependent polarity */
916 if (test_bit(bus, mp_bus_not_pci))
917 polarity = default_ISA_polarity(idx);
919 polarity = default_PCI_polarity(idx);
921 case 1: /* high active */
926 case 2: /* reserved */
928 printk(KERN_WARNING "broken BIOS!!\n");
932 case 3: /* low active */
937 default: /* invalid */
939 printk(KERN_WARNING "broken BIOS!!\n");
947 static int MPBIOS_trigger(int idx)
949 int bus = mp_irqs[idx].srcbus;
953 * Determine IRQ trigger mode (edge or level sensitive):
955 switch ((mp_irqs[idx].irqflag>>2) & 3)
957 case 0: /* conforms, ie. bus-type dependent */
958 if (test_bit(bus, mp_bus_not_pci))
959 trigger = default_ISA_trigger(idx);
961 trigger = default_PCI_trigger(idx);
962 #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
963 switch (mp_bus_id_to_type[bus]) {
964 case MP_BUS_ISA: /* ISA pin */
966 /* set before the switch */
969 case MP_BUS_EISA: /* EISA pin */
971 trigger = default_EISA_trigger(idx);
974 case MP_BUS_PCI: /* PCI pin */
976 /* set before the switch */
979 case MP_BUS_MCA: /* MCA pin */
981 trigger = default_MCA_trigger(idx);
986 printk(KERN_WARNING "broken BIOS!!\n");
998 case 2: /* reserved */
1000 printk(KERN_WARNING "broken BIOS!!\n");
1009 default: /* invalid */
1011 printk(KERN_WARNING "broken BIOS!!\n");
1019 static inline int irq_polarity(int idx)
1021 return MPBIOS_polarity(idx);
1024 static inline int irq_trigger(int idx)
1026 return MPBIOS_trigger(idx);
1029 int (*ioapic_renumber_irq)(int ioapic, int irq);
1030 static int pin_2_irq(int idx, int apic, int pin)
1033 int bus = mp_irqs[idx].srcbus;
1036 * Debugging check, we are in big trouble if this message pops up!
1038 if (mp_irqs[idx].dstirq != pin)
1039 printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");
1041 if (test_bit(bus, mp_bus_not_pci)) {
1042 irq = mp_irqs[idx].srcbusirq;
1045 * PCI IRQs are mapped in order
1049 irq += nr_ioapic_registers[i++];
1052 * For MPS mode, so far only needed by ES7000 platform
1054 if (ioapic_renumber_irq)
1055 irq = ioapic_renumber_irq(apic, irq);
1058 #ifdef CONFIG_X86_32
1060 * PCI IRQ command line redirection. Yes, limits are hardcoded.
1062 if ((pin >= 16) && (pin <= 23)) {
1063 if (pirq_entries[pin-16] != -1) {
1064 if (!pirq_entries[pin-16]) {
1065 apic_printk(APIC_VERBOSE, KERN_DEBUG
1066 "disabling PIRQ%d\n", pin-16);
1068 irq = pirq_entries[pin-16];
1069 apic_printk(APIC_VERBOSE, KERN_DEBUG
1070 "using PIRQ%d -> IRQ %d\n",
1081 * Find a specific PCI IRQ entry.
1082 * Not an __init, possibly needed by modules
1084 int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
1085 struct io_apic_irq_attr *irq_attr)
1087 int apic, i, best_guess = -1;
1089 apic_printk(APIC_DEBUG,
1090 "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
1092 if (test_bit(bus, mp_bus_not_pci)) {
1093 apic_printk(APIC_VERBOSE,
1094 "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
1097 for (i = 0; i < mp_irq_entries; i++) {
1098 int lbus = mp_irqs[i].srcbus;
1100 for (apic = 0; apic < nr_ioapics; apic++)
1101 if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
1102 mp_irqs[i].dstapic == MP_APIC_ALL)
1105 if (!test_bit(lbus, mp_bus_not_pci) &&
1106 !mp_irqs[i].irqtype &&
1108 (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
1109 int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);
1111 if (!(apic || IO_APIC_IRQ(irq)))
1114 if (pin == (mp_irqs[i].srcbusirq & 3)) {
1115 set_io_apic_irq_attr(irq_attr, apic,
1122 * Use the first all-but-pin matching entry as a
1123 * best-guess fuzzy result for broken mptables.
1125 if (best_guess < 0) {
1126 set_io_apic_irq_attr(irq_attr, apic,
1136 EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
1138 void lock_vector_lock(void)
1140 /* Used to the online set of cpus does not change
1141 * during assign_irq_vector.
1143 spin_lock(&vector_lock);
1146 void unlock_vector_lock(void)
1148 spin_unlock(&vector_lock);
1152 __assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1155 * NOTE! The local APIC isn't very good at handling
1156 * multiple interrupts at the same interrupt level.
1157 * As the interrupt level is determined by taking the
1158 * vector number and shifting that right by 4, we
1159 * want to spread these out a bit so that they don't
1160 * all fall in the same interrupt level.
1162 * Also, we've got to be careful not to trash gate
1163 * 0x80, because int 0x80 is hm, kind of importantish. ;)
1165 static int current_vector = FIRST_DEVICE_VECTOR, current_offset = 0;
1166 unsigned int old_vector;
1168 cpumask_var_t tmp_mask;
1170 if (cfg->move_in_progress)
1173 if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
1176 old_vector = cfg->vector;
1178 cpumask_and(tmp_mask, mask, cpu_online_mask);
1179 cpumask_and(tmp_mask, cfg->domain, tmp_mask);
1180 if (!cpumask_empty(tmp_mask)) {
1181 free_cpumask_var(tmp_mask);
1186 /* Only try and allocate irqs on cpus that are present */
1188 for_each_cpu_and(cpu, mask, cpu_online_mask) {
1192 apic->vector_allocation_domain(cpu, tmp_mask);
1194 vector = current_vector;
1195 offset = current_offset;
1198 if (vector >= first_system_vector) {
1199 /* If out of vectors on large boxen, must share them. */
1200 offset = (offset + 1) % 8;
1201 vector = FIRST_DEVICE_VECTOR + offset;
1203 if (unlikely(current_vector == vector))
1206 if (test_bit(vector, used_vectors))
1209 for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1210 if (per_cpu(vector_irq, new_cpu)[vector] != -1)
1213 current_vector = vector;
1214 current_offset = offset;
1216 cfg->move_in_progress = 1;
1217 cpumask_copy(cfg->old_domain, cfg->domain);
1219 for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1220 per_cpu(vector_irq, new_cpu)[vector] = irq;
1221 cfg->vector = vector;
1222 cpumask_copy(cfg->domain, tmp_mask);
1226 free_cpumask_var(tmp_mask);
1230 int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1233 unsigned long flags;
1235 spin_lock_irqsave(&vector_lock, flags);
1236 err = __assign_irq_vector(irq, cfg, mask);
1237 spin_unlock_irqrestore(&vector_lock, flags);
1241 static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
1245 BUG_ON(!cfg->vector);
1247 vector = cfg->vector;
1248 for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
1249 per_cpu(vector_irq, cpu)[vector] = -1;
1252 cpumask_clear(cfg->domain);
1254 if (likely(!cfg->move_in_progress))
1256 for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
1257 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
1259 if (per_cpu(vector_irq, cpu)[vector] != irq)
1261 per_cpu(vector_irq, cpu)[vector] = -1;
1265 cfg->move_in_progress = 0;
1268 void __setup_vector_irq(int cpu)
1270 /* Initialize vector_irq on a new cpu */
1271 /* This function must be called with vector_lock held */
1273 struct irq_cfg *cfg;
1274 struct irq_desc *desc;
1276 /* Mark the inuse vectors */
1277 for_each_irq_desc(irq, desc) {
1278 cfg = desc->chip_data;
1279 if (!cpumask_test_cpu(cpu, cfg->domain))
1281 vector = cfg->vector;
1282 per_cpu(vector_irq, cpu)[vector] = irq;
1284 /* Mark the free vectors */
1285 for (vector = 0; vector < NR_VECTORS; ++vector) {
1286 irq = per_cpu(vector_irq, cpu)[vector];
1291 if (!cpumask_test_cpu(cpu, cfg->domain))
1292 per_cpu(vector_irq, cpu)[vector] = -1;
1296 static struct irq_chip ioapic_chip;
1297 static struct irq_chip ir_ioapic_chip;
1299 #define IOAPIC_AUTO -1
1300 #define IOAPIC_EDGE 0
1301 #define IOAPIC_LEVEL 1
1303 #ifdef CONFIG_X86_32
1304 static inline int IO_APIC_irq_trigger(int irq)
1308 for (apic = 0; apic < nr_ioapics; apic++) {
1309 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1310 idx = find_irq_entry(apic, pin, mp_INT);
1311 if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
1312 return irq_trigger(idx);
1316 * nonexistent IRQs are edge default
1321 static inline int IO_APIC_irq_trigger(int irq)
1327 static void ioapic_register_intr(int irq, struct irq_desc *desc, unsigned long trigger)
1330 if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1331 trigger == IOAPIC_LEVEL)
1332 desc->status |= IRQ_LEVEL;
1334 desc->status &= ~IRQ_LEVEL;
1336 if (irq_remapped(irq)) {
1337 desc->status |= IRQ_MOVE_PCNTXT;
1339 set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
1343 set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
1344 handle_edge_irq, "edge");
1348 if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1349 trigger == IOAPIC_LEVEL)
1350 set_irq_chip_and_handler_name(irq, &ioapic_chip,
1354 set_irq_chip_and_handler_name(irq, &ioapic_chip,
1355 handle_edge_irq, "edge");
1358 int setup_ioapic_entry(int apic_id, int irq,
1359 struct IO_APIC_route_entry *entry,
1360 unsigned int destination, int trigger,
1361 int polarity, int vector, int pin)
1364 * add it to the IO-APIC irq-routing table:
1366 memset(entry,0,sizeof(*entry));
1368 if (intr_remapping_enabled) {
1369 struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
1371 struct IR_IO_APIC_route_entry *ir_entry =
1372 (struct IR_IO_APIC_route_entry *) entry;
1376 panic("No mapping iommu for ioapic %d\n", apic_id);
1378 index = alloc_irte(iommu, irq, 1);
1380 panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
1382 memset(&irte, 0, sizeof(irte));
1385 irte.dst_mode = apic->irq_dest_mode;
1387 * Trigger mode in the IRTE will always be edge, and the
1388 * actual level or edge trigger will be setup in the IO-APIC
1389 * RTE. This will help simplify level triggered irq migration.
1390 * For more details, see the comments above explainig IO-APIC
1391 * irq migration in the presence of interrupt-remapping.
1393 irte.trigger_mode = 0;
1394 irte.dlvry_mode = apic->irq_delivery_mode;
1395 irte.vector = vector;
1396 irte.dest_id = IRTE_DEST(destination);
1398 /* Set source-id of interrupt request */
1399 set_ioapic_sid(&irte, apic_id);
1401 modify_irte(irq, &irte);
1403 ir_entry->index2 = (index >> 15) & 0x1;
1405 ir_entry->format = 1;
1406 ir_entry->index = (index & 0x7fff);
1408 * IO-APIC RTE will be configured with virtual vector.
1409 * irq handler will do the explicit EOI to the io-apic.
1411 ir_entry->vector = pin;
1413 entry->delivery_mode = apic->irq_delivery_mode;
1414 entry->dest_mode = apic->irq_dest_mode;
1415 entry->dest = destination;
1416 entry->vector = vector;
1419 entry->mask = 0; /* enable IRQ */
1420 entry->trigger = trigger;
1421 entry->polarity = polarity;
1423 /* Mask level triggered irqs.
1424 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
1431 static void setup_IO_APIC_irq(int apic_id, int pin, unsigned int irq, struct irq_desc *desc,
1432 int trigger, int polarity)
1434 struct irq_cfg *cfg;
1435 struct IO_APIC_route_entry entry;
1438 if (!IO_APIC_IRQ(irq))
1441 cfg = desc->chip_data;
1443 if (assign_irq_vector(irq, cfg, apic->target_cpus()))
1446 dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
1448 apic_printk(APIC_VERBOSE,KERN_DEBUG
1449 "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
1450 "IRQ %d Mode:%i Active:%i)\n",
1451 apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
1452 irq, trigger, polarity);
1455 if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
1456 dest, trigger, polarity, cfg->vector, pin)) {
1457 printk("Failed to setup ioapic entry for ioapic %d, pin %d\n",
1458 mp_ioapics[apic_id].apicid, pin);
1459 __clear_irq_vector(irq, cfg);
1463 ioapic_register_intr(irq, desc, trigger);
1464 if (irq < nr_legacy_irqs)
1465 disable_8259A_irq(irq);
1467 ioapic_write_entry(apic_id, pin, entry);
1471 DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
1472 } mp_ioapic_routing[MAX_IO_APICS];
1474 static void __init setup_IO_APIC_irqs(void)
1476 int apic_id = 0, pin, idx, irq;
1478 struct irq_desc *desc;
1479 struct irq_cfg *cfg;
1480 int node = cpu_to_node(boot_cpu_id);
1482 apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
1485 if (!acpi_disabled && acpi_ioapic) {
1486 apic_id = mp_find_ioapic(0);
1492 for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
1493 idx = find_irq_entry(apic_id, pin, mp_INT);
1497 apic_printk(APIC_VERBOSE,
1498 KERN_DEBUG " %d-%d",
1499 mp_ioapics[apic_id].apicid, pin);
1501 apic_printk(APIC_VERBOSE, " %d-%d",
1502 mp_ioapics[apic_id].apicid, pin);
1506 apic_printk(APIC_VERBOSE,
1507 " (apicid-pin) not connected\n");
1511 irq = pin_2_irq(idx, apic_id, pin);
1514 * Skip the timer IRQ if there's a quirk handler
1515 * installed and if it returns 1:
1517 if (apic->multi_timer_check &&
1518 apic->multi_timer_check(apic_id, irq))
1521 desc = irq_to_desc_alloc_node(irq, node);
1523 printk(KERN_INFO "can not get irq_desc for %d\n", irq);
1526 cfg = desc->chip_data;
1527 add_pin_to_irq_node(cfg, node, apic_id, pin);
1529 * don't mark it in pin_programmed, so later acpi could
1530 * set it correctly when irq < 16
1532 setup_IO_APIC_irq(apic_id, pin, irq, desc,
1533 irq_trigger(idx), irq_polarity(idx));
1537 apic_printk(APIC_VERBOSE,
1538 " (apicid-pin) not connected\n");
1542 * Set up the timer pin, possibly with the 8259A-master behind.
1544 static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
1547 struct IO_APIC_route_entry entry;
1549 if (intr_remapping_enabled)
1552 memset(&entry, 0, sizeof(entry));
1555 * We use logical delivery to get the timer IRQ
1558 entry.dest_mode = apic->irq_dest_mode;
1559 entry.mask = 0; /* don't mask IRQ for edge */
1560 entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
1561 entry.delivery_mode = apic->irq_delivery_mode;
1564 entry.vector = vector;
1567 * The timer IRQ doesn't have to know that behind the
1568 * scene we may have a 8259A-master in AEOI mode ...
1570 set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
1573 * Add it to the IO-APIC irq-routing table:
1575 ioapic_write_entry(apic_id, pin, entry);
1579 __apicdebuginit(void) print_IO_APIC(void)
1582 union IO_APIC_reg_00 reg_00;
1583 union IO_APIC_reg_01 reg_01;
1584 union IO_APIC_reg_02 reg_02;
1585 union IO_APIC_reg_03 reg_03;
1586 unsigned long flags;
1587 struct irq_cfg *cfg;
1588 struct irq_desc *desc;
1591 printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
1592 for (i = 0; i < nr_ioapics; i++)
1593 printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1594 mp_ioapics[i].apicid, nr_ioapic_registers[i]);
1597 * We are a bit conservative about what we expect. We have to
1598 * know about every hardware change ASAP.
1600 printk(KERN_INFO "testing the IO APIC.......................\n");
1602 for (apic = 0; apic < nr_ioapics; apic++) {
1604 spin_lock_irqsave(&ioapic_lock, flags);
1605 reg_00.raw = io_apic_read(apic, 0);
1606 reg_01.raw = io_apic_read(apic, 1);
1607 if (reg_01.bits.version >= 0x10)
1608 reg_02.raw = io_apic_read(apic, 2);
1609 if (reg_01.bits.version >= 0x20)
1610 reg_03.raw = io_apic_read(apic, 3);
1611 spin_unlock_irqrestore(&ioapic_lock, flags);
1614 printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
1615 printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
1616 printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
1617 printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
1618 printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
1620 printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)®_01);
1621 printk(KERN_DEBUG "....... : max redirection entries: %04X\n", reg_01.bits.entries);
1623 printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
1624 printk(KERN_DEBUG "....... : IO APIC version: %04X\n", reg_01.bits.version);
1627 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
1628 * but the value of reg_02 is read as the previous read register
1629 * value, so ignore it if reg_02 == reg_01.
1631 if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
1632 printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
1633 printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
1637 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
1638 * or reg_03, but the value of reg_0[23] is read as the previous read
1639 * register value, so ignore it if reg_03 == reg_0[12].
1641 if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
1642 reg_03.raw != reg_01.raw) {
1643 printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
1644 printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
1647 printk(KERN_DEBUG ".... IRQ redirection table:\n");
1649 printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
1650 " Stat Dmod Deli Vect: \n");
1652 for (i = 0; i <= reg_01.bits.entries; i++) {
1653 struct IO_APIC_route_entry entry;
1655 entry = ioapic_read_entry(apic, i);
1657 printk(KERN_DEBUG " %02x %03X ",
1662 printk("%1d %1d %1d %1d %1d %1d %1d %02X\n",
1667 entry.delivery_status,
1669 entry.delivery_mode,
1674 printk(KERN_DEBUG "IRQ to pin mappings:\n");
1675 for_each_irq_desc(irq, desc) {
1676 struct irq_pin_list *entry;
1678 cfg = desc->chip_data;
1679 entry = cfg->irq_2_pin;
1682 printk(KERN_DEBUG "IRQ%d ", irq);
1683 for_each_irq_pin(entry, cfg->irq_2_pin)
1684 printk("-> %d:%d", entry->apic, entry->pin);
1688 printk(KERN_INFO ".................................... done.\n");
1693 __apicdebuginit(void) print_APIC_field(int base)
1699 for (i = 0; i < 8; i++)
1700 printk(KERN_CONT "%08x", apic_read(base + i*0x10));
1702 printk(KERN_CONT "\n");
1705 __apicdebuginit(void) print_local_APIC(void *dummy)
1707 unsigned int i, v, ver, maxlvt;
1710 printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
1711 smp_processor_id(), hard_smp_processor_id());
1712 v = apic_read(APIC_ID);
1713 printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v, read_apic_id());
1714 v = apic_read(APIC_LVR);
1715 printk(KERN_INFO "... APIC VERSION: %08x\n", v);
1716 ver = GET_APIC_VERSION(v);
1717 maxlvt = lapic_get_maxlvt();
1719 v = apic_read(APIC_TASKPRI);
1720 printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
1722 if (APIC_INTEGRATED(ver)) { /* !82489DX */
1723 if (!APIC_XAPIC(ver)) {
1724 v = apic_read(APIC_ARBPRI);
1725 printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
1726 v & APIC_ARBPRI_MASK);
1728 v = apic_read(APIC_PROCPRI);
1729 printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
1733 * Remote read supported only in the 82489DX and local APIC for
1734 * Pentium processors.
1736 if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
1737 v = apic_read(APIC_RRR);
1738 printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
1741 v = apic_read(APIC_LDR);
1742 printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1743 if (!x2apic_enabled()) {
1744 v = apic_read(APIC_DFR);
1745 printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
1747 v = apic_read(APIC_SPIV);
1748 printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
1750 printk(KERN_DEBUG "... APIC ISR field:\n");
1751 print_APIC_field(APIC_ISR);
1752 printk(KERN_DEBUG "... APIC TMR field:\n");
1753 print_APIC_field(APIC_TMR);
1754 printk(KERN_DEBUG "... APIC IRR field:\n");
1755 print_APIC_field(APIC_IRR);
1757 if (APIC_INTEGRATED(ver)) { /* !82489DX */
1758 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1759 apic_write(APIC_ESR, 0);
1761 v = apic_read(APIC_ESR);
1762 printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
1765 icr = apic_icr_read();
1766 printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
1767 printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
1769 v = apic_read(APIC_LVTT);
1770 printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
1772 if (maxlvt > 3) { /* PC is LVT#4. */
1773 v = apic_read(APIC_LVTPC);
1774 printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
1776 v = apic_read(APIC_LVT0);
1777 printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
1778 v = apic_read(APIC_LVT1);
1779 printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
1781 if (maxlvt > 2) { /* ERR is LVT#3. */
1782 v = apic_read(APIC_LVTERR);
1783 printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
1786 v = apic_read(APIC_TMICT);
1787 printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
1788 v = apic_read(APIC_TMCCT);
1789 printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
1790 v = apic_read(APIC_TDCR);
1791 printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1793 if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
1794 v = apic_read(APIC_EFEAT);
1795 maxlvt = (v >> 16) & 0xff;
1796 printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
1797 v = apic_read(APIC_ECTRL);
1798 printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
1799 for (i = 0; i < maxlvt; i++) {
1800 v = apic_read(APIC_EILVTn(i));
1801 printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
1807 __apicdebuginit(void) print_local_APICs(int maxcpu)
1815 for_each_online_cpu(cpu) {
1818 smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1823 __apicdebuginit(void) print_PIC(void)
1826 unsigned long flags;
1828 if (!nr_legacy_irqs)
1831 printk(KERN_DEBUG "\nprinting PIC contents\n");
1833 spin_lock_irqsave(&i8259A_lock, flags);
1835 v = inb(0xa1) << 8 | inb(0x21);
1836 printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
1838 v = inb(0xa0) << 8 | inb(0x20);
1839 printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
1843 v = inb(0xa0) << 8 | inb(0x20);
1847 spin_unlock_irqrestore(&i8259A_lock, flags);
1849 printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
1851 v = inb(0x4d1) << 8 | inb(0x4d0);
1852 printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
1855 static int __initdata show_lapic = 1;
1856 static __init int setup_show_lapic(char *arg)
1860 if (strcmp(arg, "all") == 0) {
1861 show_lapic = CONFIG_NR_CPUS;
1863 get_option(&arg, &num);
1870 __setup("show_lapic=", setup_show_lapic);
1872 __apicdebuginit(int) print_ICs(void)
1874 if (apic_verbosity == APIC_QUIET)
1879 /* don't print out if apic is not there */
1880 if (!cpu_has_apic && !apic_from_smp_config())
1883 print_local_APICs(show_lapic);
1889 fs_initcall(print_ICs);
1892 /* Where if anywhere is the i8259 connect in external int mode */
1893 static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
1895 void __init enable_IO_APIC(void)
1897 union IO_APIC_reg_01 reg_01;
1898 int i8259_apic, i8259_pin;
1900 unsigned long flags;
1903 * The number of IO-APIC IRQ registers (== #pins):
1905 for (apic = 0; apic < nr_ioapics; apic++) {
1906 spin_lock_irqsave(&ioapic_lock, flags);
1907 reg_01.raw = io_apic_read(apic, 1);
1908 spin_unlock_irqrestore(&ioapic_lock, flags);
1909 nr_ioapic_registers[apic] = reg_01.bits.entries+1;
1912 if (!nr_legacy_irqs)
1915 for(apic = 0; apic < nr_ioapics; apic++) {
1917 /* See if any of the pins is in ExtINT mode */
1918 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1919 struct IO_APIC_route_entry entry;
1920 entry = ioapic_read_entry(apic, pin);
1922 /* If the interrupt line is enabled and in ExtInt mode
1923 * I have found the pin where the i8259 is connected.
1925 if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
1926 ioapic_i8259.apic = apic;
1927 ioapic_i8259.pin = pin;
1933 /* Look to see what if the MP table has reported the ExtINT */
1934 /* If we could not find the appropriate pin by looking at the ioapic
1935 * the i8259 probably is not connected the ioapic but give the
1936 * mptable a chance anyway.
1938 i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
1939 i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
1940 /* Trust the MP table if nothing is setup in the hardware */
1941 if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
1942 printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
1943 ioapic_i8259.pin = i8259_pin;
1944 ioapic_i8259.apic = i8259_apic;
1946 /* Complain if the MP table and the hardware disagree */
1947 if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
1948 (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
1950 printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
1954 * Do not trust the IO-APIC being empty at bootup
1960 * Not an __init, needed by the reboot code
1962 void disable_IO_APIC(void)
1965 * Clear the IO-APIC before rebooting:
1969 if (!nr_legacy_irqs)
1973 * If the i8259 is routed through an IOAPIC
1974 * Put that IOAPIC in virtual wire mode
1975 * so legacy interrupts can be delivered.
1977 * With interrupt-remapping, for now we will use virtual wire A mode,
1978 * as virtual wire B is little complex (need to configure both
1979 * IOAPIC RTE aswell as interrupt-remapping table entry).
1980 * As this gets called during crash dump, keep this simple for now.
1982 if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
1983 struct IO_APIC_route_entry entry;
1985 memset(&entry, 0, sizeof(entry));
1986 entry.mask = 0; /* Enabled */
1987 entry.trigger = 0; /* Edge */
1989 entry.polarity = 0; /* High */
1990 entry.delivery_status = 0;
1991 entry.dest_mode = 0; /* Physical */
1992 entry.delivery_mode = dest_ExtINT; /* ExtInt */
1994 entry.dest = read_apic_id();
1997 * Add it to the IO-APIC irq-routing table:
1999 ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
2003 * Use virtual wire A mode when interrupt remapping is enabled.
2005 if (cpu_has_apic || apic_from_smp_config())
2006 disconnect_bsp_APIC(!intr_remapping_enabled &&
2007 ioapic_i8259.pin != -1);
2010 #ifdef CONFIG_X86_32
2012 * function to set the IO-APIC physical IDs based on the
2013 * values stored in the MPC table.
2015 * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
2018 void __init setup_ioapic_ids_from_mpc(void)
2020 union IO_APIC_reg_00 reg_00;
2021 physid_mask_t phys_id_present_map;
2024 unsigned char old_id;
2025 unsigned long flags;
2030 * Don't check I/O APIC IDs for xAPIC systems. They have
2031 * no meaning without the serial APIC bus.
2033 if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
2034 || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
2037 * This is broken; anything with a real cpu count has to
2038 * circumvent this idiocy regardless.
2040 apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
2043 * Set the IOAPIC ID to the value stored in the MPC table.
2045 for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
2047 /* Read the register 0 value */
2048 spin_lock_irqsave(&ioapic_lock, flags);
2049 reg_00.raw = io_apic_read(apic_id, 0);
2050 spin_unlock_irqrestore(&ioapic_lock, flags);
2052 old_id = mp_ioapics[apic_id].apicid;
2054 if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
2055 printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
2056 apic_id, mp_ioapics[apic_id].apicid);
2057 printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
2059 mp_ioapics[apic_id].apicid = reg_00.bits.ID;
2063 * Sanity check, is the ID really free? Every APIC in a
2064 * system must have a unique ID or we get lots of nice
2065 * 'stuck on smp_invalidate_needed IPI wait' messages.
2067 if (apic->check_apicid_used(&phys_id_present_map,
2068 mp_ioapics[apic_id].apicid)) {
2069 printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
2070 apic_id, mp_ioapics[apic_id].apicid);
2071 for (i = 0; i < get_physical_broadcast(); i++)
2072 if (!physid_isset(i, phys_id_present_map))
2074 if (i >= get_physical_broadcast())
2075 panic("Max APIC ID exceeded!\n");
2076 printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
2078 physid_set(i, phys_id_present_map);
2079 mp_ioapics[apic_id].apicid = i;
2082 apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid, &tmp);
2083 apic_printk(APIC_VERBOSE, "Setting %d in the "
2084 "phys_id_present_map\n",
2085 mp_ioapics[apic_id].apicid);
2086 physids_or(phys_id_present_map, phys_id_present_map, tmp);
2091 * We need to adjust the IRQ routing table
2092 * if the ID changed.
2094 if (old_id != mp_ioapics[apic_id].apicid)
2095 for (i = 0; i < mp_irq_entries; i++)
2096 if (mp_irqs[i].dstapic == old_id)
2098 = mp_ioapics[apic_id].apicid;
2101 * Read the right value from the MPC table and
2102 * write it into the ID register.
2104 apic_printk(APIC_VERBOSE, KERN_INFO
2105 "...changing IO-APIC physical APIC ID to %d ...",
2106 mp_ioapics[apic_id].apicid);
2108 reg_00.bits.ID = mp_ioapics[apic_id].apicid;
2109 spin_lock_irqsave(&ioapic_lock, flags);
2110 io_apic_write(apic_id, 0, reg_00.raw);
2111 spin_unlock_irqrestore(&ioapic_lock, flags);
2116 spin_lock_irqsave(&ioapic_lock, flags);
2117 reg_00.raw = io_apic_read(apic_id, 0);
2118 spin_unlock_irqrestore(&ioapic_lock, flags);
2119 if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
2120 printk("could not set ID!\n");
2122 apic_printk(APIC_VERBOSE, " ok.\n");
2127 int no_timer_check __initdata;
2129 static int __init notimercheck(char *s)
2134 __setup("no_timer_check", notimercheck);
2137 * There is a nasty bug in some older SMP boards, their mptable lies
2138 * about the timer IRQ. We do the following to work around the situation:
2140 * - timer IRQ defaults to IO-APIC IRQ
2141 * - if this function detects that timer IRQs are defunct, then we fall
2142 * back to ISA timer IRQs
2144 static int __init timer_irq_works(void)
2146 unsigned long t1 = jiffies;
2147 unsigned long flags;
2152 local_save_flags(flags);
2154 /* Let ten ticks pass... */
2155 mdelay((10 * 1000) / HZ);
2156 local_irq_restore(flags);
2159 * Expect a few ticks at least, to be sure some possible
2160 * glue logic does not lock up after one or two first
2161 * ticks in a non-ExtINT mode. Also the local APIC
2162 * might have cached one ExtINT interrupt. Finally, at
2163 * least one tick may be lost due to delays.
2167 if (time_after(jiffies, t1 + 4))
2173 * In the SMP+IOAPIC case it might happen that there are an unspecified
2174 * number of pending IRQ events unhandled. These cases are very rare,
2175 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
2176 * better to do it this way as thus we do not have to be aware of
2177 * 'pending' interrupts in the IRQ path, except at this point.
2180 * Edge triggered needs to resend any interrupt
2181 * that was delayed but this is now handled in the device
2186 * Starting up a edge-triggered IO-APIC interrupt is
2187 * nasty - we need to make sure that we get the edge.
2188 * If it is already asserted for some reason, we need
2189 * return 1 to indicate that is was pending.
2191 * This is not complete - we should be able to fake
2192 * an edge even if it isn't on the 8259A...
2195 static unsigned int startup_ioapic_irq(unsigned int irq)
2197 int was_pending = 0;
2198 unsigned long flags;
2199 struct irq_cfg *cfg;
2201 spin_lock_irqsave(&ioapic_lock, flags);
2202 if (irq < nr_legacy_irqs) {
2203 disable_8259A_irq(irq);
2204 if (i8259A_irq_pending(irq))
2208 __unmask_IO_APIC_irq(cfg);
2209 spin_unlock_irqrestore(&ioapic_lock, flags);
2214 static int ioapic_retrigger_irq(unsigned int irq)
2217 struct irq_cfg *cfg = irq_cfg(irq);
2218 unsigned long flags;
2220 spin_lock_irqsave(&vector_lock, flags);
2221 apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
2222 spin_unlock_irqrestore(&vector_lock, flags);
2228 * Level and edge triggered IO-APIC interrupts need different handling,
2229 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
2230 * handled with the level-triggered descriptor, but that one has slightly
2231 * more overhead. Level-triggered interrupts cannot be handled with the
2232 * edge-triggered handler, without risking IRQ storms and other ugly
2237 void send_cleanup_vector(struct irq_cfg *cfg)
2239 cpumask_var_t cleanup_mask;
2241 if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
2243 for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
2244 apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
2246 cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
2247 apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
2248 free_cpumask_var(cleanup_mask);
2250 cfg->move_in_progress = 0;
2253 static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
2256 struct irq_pin_list *entry;
2257 u8 vector = cfg->vector;
2259 for_each_irq_pin(entry, cfg->irq_2_pin) {
2265 * With interrupt-remapping, destination information comes
2266 * from interrupt-remapping table entry.
2268 if (!irq_remapped(irq))
2269 io_apic_write(apic, 0x11 + pin*2, dest);
2270 reg = io_apic_read(apic, 0x10 + pin*2);
2271 reg &= ~IO_APIC_REDIR_VECTOR_MASK;
2273 io_apic_modify(apic, 0x10 + pin*2, reg);
2278 * Either sets desc->affinity to a valid value, and returns
2279 * ->cpu_mask_to_apicid of that, or returns BAD_APICID and
2280 * leaves desc->affinity untouched.
2283 set_desc_affinity(struct irq_desc *desc, const struct cpumask *mask)
2285 struct irq_cfg *cfg;
2288 if (!cpumask_intersects(mask, cpu_online_mask))
2292 cfg = desc->chip_data;
2293 if (assign_irq_vector(irq, cfg, mask))
2296 cpumask_copy(desc->affinity, mask);
2298 return apic->cpu_mask_to_apicid_and(desc->affinity, cfg->domain);
2302 set_ioapic_affinity_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
2304 struct irq_cfg *cfg;
2305 unsigned long flags;
2311 cfg = desc->chip_data;
2313 spin_lock_irqsave(&ioapic_lock, flags);
2314 dest = set_desc_affinity(desc, mask);
2315 if (dest != BAD_APICID) {
2316 /* Only the high 8 bits are valid. */
2317 dest = SET_APIC_LOGICAL_ID(dest);
2318 __target_IO_APIC_irq(irq, dest, cfg);
2321 spin_unlock_irqrestore(&ioapic_lock, flags);
2327 set_ioapic_affinity_irq(unsigned int irq, const struct cpumask *mask)
2329 struct irq_desc *desc;
2331 desc = irq_to_desc(irq);
2333 return set_ioapic_affinity_irq_desc(desc, mask);
2336 #ifdef CONFIG_INTR_REMAP
2339 * Migrate the IO-APIC irq in the presence of intr-remapping.
2341 * For both level and edge triggered, irq migration is a simple atomic
2342 * update(of vector and cpu destination) of IRTE and flush the hardware cache.
2344 * For level triggered, we eliminate the io-apic RTE modification (with the
2345 * updated vector information), by using a virtual vector (io-apic pin number).
2346 * Real vector that is used for interrupting cpu will be coming from
2347 * the interrupt-remapping table entry.
2350 migrate_ioapic_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
2352 struct irq_cfg *cfg;
2358 if (!cpumask_intersects(mask, cpu_online_mask))
2362 if (get_irte(irq, &irte))
2365 cfg = desc->chip_data;
2366 if (assign_irq_vector(irq, cfg, mask))
2369 dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
2371 irte.vector = cfg->vector;
2372 irte.dest_id = IRTE_DEST(dest);
2375 * Modified the IRTE and flushes the Interrupt entry cache.
2377 modify_irte(irq, &irte);
2379 if (cfg->move_in_progress)
2380 send_cleanup_vector(cfg);
2382 cpumask_copy(desc->affinity, mask);
2388 * Migrates the IRQ destination in the process context.
2390 static int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
2391 const struct cpumask *mask)
2393 return migrate_ioapic_irq_desc(desc, mask);
2395 static int set_ir_ioapic_affinity_irq(unsigned int irq,
2396 const struct cpumask *mask)
2398 struct irq_desc *desc = irq_to_desc(irq);
2400 return set_ir_ioapic_affinity_irq_desc(desc, mask);
2403 static inline int set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
2404 const struct cpumask *mask)
2410 asmlinkage void smp_irq_move_cleanup_interrupt(void)
2412 unsigned vector, me;
2418 me = smp_processor_id();
2419 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
2422 struct irq_desc *desc;
2423 struct irq_cfg *cfg;
2424 irq = __get_cpu_var(vector_irq)[vector];
2429 desc = irq_to_desc(irq);
2434 spin_lock(&desc->lock);
2436 if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2439 irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
2441 * Check if the vector that needs to be cleanedup is
2442 * registered at the cpu's IRR. If so, then this is not
2443 * the best time to clean it up. Lets clean it up in the
2444 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
2447 if (irr & (1 << (vector % 32))) {
2448 apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
2451 __get_cpu_var(vector_irq)[vector] = -1;
2453 spin_unlock(&desc->lock);
2459 static void __irq_complete_move(struct irq_desc **descp, unsigned vector)
2461 struct irq_desc *desc = *descp;
2462 struct irq_cfg *cfg = desc->chip_data;
2465 if (likely(!cfg->move_in_progress))
2468 me = smp_processor_id();
2470 if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2471 send_cleanup_vector(cfg);
2474 static void irq_complete_move(struct irq_desc **descp)
2476 __irq_complete_move(descp, ~get_irq_regs()->orig_ax);
2479 void irq_force_complete_move(int irq)
2481 struct irq_desc *desc = irq_to_desc(irq);
2482 struct irq_cfg *cfg = desc->chip_data;
2484 __irq_complete_move(&desc, cfg->vector);
2487 static inline void irq_complete_move(struct irq_desc **descp) {}
2490 static void ack_apic_edge(unsigned int irq)
2492 struct irq_desc *desc = irq_to_desc(irq);
2494 irq_complete_move(&desc);
2495 move_native_irq(irq);
2499 atomic_t irq_mis_count;
2502 * IO-APIC versions below 0x20 don't support EOI register.
2503 * For the record, here is the information about various versions:
2505 * 1Xh I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
2506 * 2Xh I/O(x)APIC which is PCI 2.2 Compliant
2509 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
2510 * version as 0x2. This is an error with documentation and these ICH chips
2511 * use io-apic's of version 0x20.
2513 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
2514 * Otherwise, we simulate the EOI message manually by changing the trigger
2515 * mode to edge and then back to level, with RTE being masked during this.
2517 static void __eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
2519 struct irq_pin_list *entry;
2521 for_each_irq_pin(entry, cfg->irq_2_pin) {
2522 if (mp_ioapics[entry->apic].apicver >= 0x20) {
2524 * Intr-remapping uses pin number as the virtual vector
2525 * in the RTE. Actual vector is programmed in
2526 * intr-remapping table entry. Hence for the io-apic
2527 * EOI we use the pin number.
2529 if (irq_remapped(irq))
2530 io_apic_eoi(entry->apic, entry->pin);
2532 io_apic_eoi(entry->apic, cfg->vector);
2534 __mask_and_edge_IO_APIC_irq(entry);
2535 __unmask_and_level_IO_APIC_irq(entry);
2540 static void eoi_ioapic_irq(struct irq_desc *desc)
2542 struct irq_cfg *cfg;
2543 unsigned long flags;
2547 cfg = desc->chip_data;
2549 spin_lock_irqsave(&ioapic_lock, flags);
2550 __eoi_ioapic_irq(irq, cfg);
2551 spin_unlock_irqrestore(&ioapic_lock, flags);
2554 static void ack_apic_level(unsigned int irq)
2556 struct irq_desc *desc = irq_to_desc(irq);
2559 struct irq_cfg *cfg;
2560 int do_unmask_irq = 0;
2562 irq_complete_move(&desc);
2563 #ifdef CONFIG_GENERIC_PENDING_IRQ
2564 /* If we are moving the irq we need to mask it */
2565 if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
2567 mask_IO_APIC_irq_desc(desc);
2572 * It appears there is an erratum which affects at least version 0x11
2573 * of I/O APIC (that's the 82093AA and cores integrated into various
2574 * chipsets). Under certain conditions a level-triggered interrupt is
2575 * erroneously delivered as edge-triggered one but the respective IRR
2576 * bit gets set nevertheless. As a result the I/O unit expects an EOI
2577 * message but it will never arrive and further interrupts are blocked
2578 * from the source. The exact reason is so far unknown, but the
2579 * phenomenon was observed when two consecutive interrupt requests
2580 * from a given source get delivered to the same CPU and the source is
2581 * temporarily disabled in between.
2583 * A workaround is to simulate an EOI message manually. We achieve it
2584 * by setting the trigger mode to edge and then to level when the edge
2585 * trigger mode gets detected in the TMR of a local APIC for a
2586 * level-triggered interrupt. We mask the source for the time of the
2587 * operation to prevent an edge-triggered interrupt escaping meanwhile.
2588 * The idea is from Manfred Spraul. --macro
2590 * Also in the case when cpu goes offline, fixup_irqs() will forward
2591 * any unhandled interrupt on the offlined cpu to the new cpu
2592 * destination that is handling the corresponding interrupt. This
2593 * interrupt forwarding is done via IPI's. Hence, in this case also
2594 * level-triggered io-apic interrupt will be seen as an edge
2595 * interrupt in the IRR. And we can't rely on the cpu's EOI
2596 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
2597 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
2598 * supporting EOI register, we do an explicit EOI to clear the
2599 * remote IRR and on IO-APIC's which don't have an EOI register,
2600 * we use the above logic (mask+edge followed by unmask+level) from
2601 * Manfred Spraul to clear the remote IRR.
2603 cfg = desc->chip_data;
2605 v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
2608 * We must acknowledge the irq before we move it or the acknowledge will
2609 * not propagate properly.
2614 * Tail end of clearing remote IRR bit (either by delivering the EOI
2615 * message via io-apic EOI register write or simulating it using
2616 * mask+edge followed by unnask+level logic) manually when the
2617 * level triggered interrupt is seen as the edge triggered interrupt
2620 if (!(v & (1 << (i & 0x1f)))) {
2621 atomic_inc(&irq_mis_count);
2623 eoi_ioapic_irq(desc);
2626 /* Now we can move and renable the irq */
2627 if (unlikely(do_unmask_irq)) {
2628 /* Only migrate the irq if the ack has been received.
2630 * On rare occasions the broadcast level triggered ack gets
2631 * delayed going to ioapics, and if we reprogram the
2632 * vector while Remote IRR is still set the irq will never
2635 * To prevent this scenario we read the Remote IRR bit
2636 * of the ioapic. This has two effects.
2637 * - On any sane system the read of the ioapic will
2638 * flush writes (and acks) going to the ioapic from
2640 * - We get to see if the ACK has actually been delivered.
2642 * Based on failed experiments of reprogramming the
2643 * ioapic entry from outside of irq context starting
2644 * with masking the ioapic entry and then polling until
2645 * Remote IRR was clear before reprogramming the
2646 * ioapic I don't trust the Remote IRR bit to be
2647 * completey accurate.
2649 * However there appears to be no other way to plug
2650 * this race, so if the Remote IRR bit is not
2651 * accurate and is causing problems then it is a hardware bug
2652 * and you can go talk to the chipset vendor about it.
2654 cfg = desc->chip_data;
2655 if (!io_apic_level_ack_pending(cfg))
2656 move_masked_irq(irq);
2657 unmask_IO_APIC_irq_desc(desc);
2661 #ifdef CONFIG_INTR_REMAP
2662 static void ir_ack_apic_edge(unsigned int irq)
2667 static void ir_ack_apic_level(unsigned int irq)
2669 struct irq_desc *desc = irq_to_desc(irq);
2672 eoi_ioapic_irq(desc);
2674 #endif /* CONFIG_INTR_REMAP */
2676 static struct irq_chip ioapic_chip __read_mostly = {
2678 .startup = startup_ioapic_irq,
2679 .mask = mask_IO_APIC_irq,
2680 .unmask = unmask_IO_APIC_irq,
2681 .ack = ack_apic_edge,
2682 .eoi = ack_apic_level,
2684 .set_affinity = set_ioapic_affinity_irq,
2686 .retrigger = ioapic_retrigger_irq,
2689 static struct irq_chip ir_ioapic_chip __read_mostly = {
2690 .name = "IR-IO-APIC",
2691 .startup = startup_ioapic_irq,
2692 .mask = mask_IO_APIC_irq,
2693 .unmask = unmask_IO_APIC_irq,
2694 #ifdef CONFIG_INTR_REMAP
2695 .ack = ir_ack_apic_edge,
2696 .eoi = ir_ack_apic_level,
2698 .set_affinity = set_ir_ioapic_affinity_irq,
2701 .retrigger = ioapic_retrigger_irq,
2704 static inline void init_IO_APIC_traps(void)
2707 struct irq_desc *desc;
2708 struct irq_cfg *cfg;
2711 * NOTE! The local APIC isn't very good at handling
2712 * multiple interrupts at the same interrupt level.
2713 * As the interrupt level is determined by taking the
2714 * vector number and shifting that right by 4, we
2715 * want to spread these out a bit so that they don't
2716 * all fall in the same interrupt level.
2718 * Also, we've got to be careful not to trash gate
2719 * 0x80, because int 0x80 is hm, kind of importantish. ;)
2721 for_each_irq_desc(irq, desc) {
2722 cfg = desc->chip_data;
2723 if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
2725 * Hmm.. We don't have an entry for this,
2726 * so default to an old-fashioned 8259
2727 * interrupt if we can..
2729 if (irq < nr_legacy_irqs)
2730 make_8259A_irq(irq);
2732 /* Strange. Oh, well.. */
2733 desc->chip = &no_irq_chip;
2739 * The local APIC irq-chip implementation:
2742 static void mask_lapic_irq(unsigned int irq)
2746 v = apic_read(APIC_LVT0);
2747 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
2750 static void unmask_lapic_irq(unsigned int irq)
2754 v = apic_read(APIC_LVT0);
2755 apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2758 static void ack_lapic_irq(unsigned int irq)
2763 static struct irq_chip lapic_chip __read_mostly = {
2764 .name = "local-APIC",
2765 .mask = mask_lapic_irq,
2766 .unmask = unmask_lapic_irq,
2767 .ack = ack_lapic_irq,
2770 static void lapic_register_intr(int irq, struct irq_desc *desc)
2772 desc->status &= ~IRQ_LEVEL;
2773 set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
2777 static void __init setup_nmi(void)
2780 * Dirty trick to enable the NMI watchdog ...
2781 * We put the 8259A master into AEOI mode and
2782 * unmask on all local APICs LVT0 as NMI.
2784 * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
2785 * is from Maciej W. Rozycki - so we do not have to EOI from
2786 * the NMI handler or the timer interrupt.
2788 apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");
2790 enable_NMI_through_LVT0();
2792 apic_printk(APIC_VERBOSE, " done.\n");
2796 * This looks a bit hackish but it's about the only one way of sending
2797 * a few INTA cycles to 8259As and any associated glue logic. ICR does
2798 * not support the ExtINT mode, unfortunately. We need to send these
2799 * cycles as some i82489DX-based boards have glue logic that keeps the
2800 * 8259A interrupt line asserted until INTA. --macro
2802 static inline void __init unlock_ExtINT_logic(void)
2805 struct IO_APIC_route_entry entry0, entry1;
2806 unsigned char save_control, save_freq_select;
2808 pin = find_isa_irq_pin(8, mp_INT);
2813 apic = find_isa_irq_apic(8, mp_INT);
2819 entry0 = ioapic_read_entry(apic, pin);
2820 clear_IO_APIC_pin(apic, pin);
2822 memset(&entry1, 0, sizeof(entry1));
2824 entry1.dest_mode = 0; /* physical delivery */
2825 entry1.mask = 0; /* unmask IRQ now */
2826 entry1.dest = hard_smp_processor_id();
2827 entry1.delivery_mode = dest_ExtINT;
2828 entry1.polarity = entry0.polarity;
2832 ioapic_write_entry(apic, pin, entry1);
2834 save_control = CMOS_READ(RTC_CONTROL);
2835 save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
2836 CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
2838 CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
2843 if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
2847 CMOS_WRITE(save_control, RTC_CONTROL);
2848 CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2849 clear_IO_APIC_pin(apic, pin);
2851 ioapic_write_entry(apic, pin, entry0);
2854 static int disable_timer_pin_1 __initdata;
2855 /* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2856 static int __init disable_timer_pin_setup(char *arg)
2858 disable_timer_pin_1 = 1;
2861 early_param("disable_timer_pin_1", disable_timer_pin_setup);
2863 int timer_through_8259 __initdata;
2866 * This code may look a bit paranoid, but it's supposed to cooperate with
2867 * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
2868 * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
2869 * fanatically on his truly buggy board.
2871 * FIXME: really need to revamp this for all platforms.
2873 static inline void __init check_timer(void)
2875 struct irq_desc *desc = irq_to_desc(0);
2876 struct irq_cfg *cfg = desc->chip_data;
2877 int node = cpu_to_node(boot_cpu_id);
2878 int apic1, pin1, apic2, pin2;
2879 unsigned long flags;
2882 local_irq_save(flags);
2885 * get/set the timer IRQ vector:
2887 disable_8259A_irq(0);
2888 assign_irq_vector(0, cfg, apic->target_cpus());
2891 * As IRQ0 is to be enabled in the 8259A, the virtual
2892 * wire has to be disabled in the local APIC. Also
2893 * timer interrupts need to be acknowledged manually in
2894 * the 8259A for the i82489DX when using the NMI
2895 * watchdog as that APIC treats NMIs as level-triggered.
2896 * The AEOI mode will finish them in the 8259A
2899 apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2901 #ifdef CONFIG_X86_32
2905 ver = apic_read(APIC_LVR);
2906 ver = GET_APIC_VERSION(ver);
2907 timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
2911 pin1 = find_isa_irq_pin(0, mp_INT);
2912 apic1 = find_isa_irq_apic(0, mp_INT);
2913 pin2 = ioapic_i8259.pin;
2914 apic2 = ioapic_i8259.apic;
2916 apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
2917 "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2918 cfg->vector, apic1, pin1, apic2, pin2);
2921 * Some BIOS writers are clueless and report the ExtINTA
2922 * I/O APIC input from the cascaded 8259A as the timer
2923 * interrupt input. So just in case, if only one pin
2924 * was found above, try it both directly and through the
2928 if (intr_remapping_enabled)
2929 panic("BIOS bug: timer not connected to IO-APIC");
2933 } else if (pin2 == -1) {
2940 * Ok, does IRQ0 through the IOAPIC work?
2943 add_pin_to_irq_node(cfg, node, apic1, pin1);
2944 setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
2946 /* for edge trigger, setup_IO_APIC_irq already
2947 * leave it unmasked.
2948 * so only need to unmask if it is level-trigger
2949 * do we really have level trigger timer?
2952 idx = find_irq_entry(apic1, pin1, mp_INT);
2953 if (idx != -1 && irq_trigger(idx))
2954 unmask_IO_APIC_irq_desc(desc);
2956 if (timer_irq_works()) {
2957 if (nmi_watchdog == NMI_IO_APIC) {
2959 enable_8259A_irq(0);
2961 if (disable_timer_pin_1 > 0)
2962 clear_IO_APIC_pin(0, pin1);
2965 if (intr_remapping_enabled)
2966 panic("timer doesn't work through Interrupt-remapped IO-APIC");
2967 local_irq_disable();
2968 clear_IO_APIC_pin(apic1, pin1);
2970 apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
2971 "8254 timer not connected to IO-APIC\n");
2973 apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
2974 "(IRQ0) through the 8259A ...\n");
2975 apic_printk(APIC_QUIET, KERN_INFO
2976 "..... (found apic %d pin %d) ...\n", apic2, pin2);
2978 * legacy devices should be connected to IO APIC #0
2980 replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
2981 setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
2982 enable_8259A_irq(0);
2983 if (timer_irq_works()) {
2984 apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2985 timer_through_8259 = 1;
2986 if (nmi_watchdog == NMI_IO_APIC) {
2987 disable_8259A_irq(0);
2989 enable_8259A_irq(0);
2994 * Cleanup, just in case ...
2996 local_irq_disable();
2997 disable_8259A_irq(0);
2998 clear_IO_APIC_pin(apic2, pin2);
2999 apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
3002 if (nmi_watchdog == NMI_IO_APIC) {
3003 apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
3004 "through the IO-APIC - disabling NMI Watchdog!\n");
3005 nmi_watchdog = NMI_NONE;
3007 #ifdef CONFIG_X86_32
3011 apic_printk(APIC_QUIET, KERN_INFO
3012 "...trying to set up timer as Virtual Wire IRQ...\n");
3014 lapic_register_intr(0, desc);
3015 apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector); /* Fixed mode */
3016 enable_8259A_irq(0);
3018 if (timer_irq_works()) {
3019 apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
3022 local_irq_disable();
3023 disable_8259A_irq(0);
3024 apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
3025 apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
3027 apic_printk(APIC_QUIET, KERN_INFO
3028 "...trying to set up timer as ExtINT IRQ...\n");
3032 apic_write(APIC_LVT0, APIC_DM_EXTINT);
3034 unlock_ExtINT_logic();
3036 if (timer_irq_works()) {
3037 apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
3040 local_irq_disable();
3041 apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
3042 panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
3043 "report. Then try booting with the 'noapic' option.\n");
3045 local_irq_restore(flags);
3049 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
3050 * to devices. However there may be an I/O APIC pin available for
3051 * this interrupt regardless. The pin may be left unconnected, but
3052 * typically it will be reused as an ExtINT cascade interrupt for
3053 * the master 8259A. In the MPS case such a pin will normally be
3054 * reported as an ExtINT interrupt in the MP table. With ACPI
3055 * there is no provision for ExtINT interrupts, and in the absence
3056 * of an override it would be treated as an ordinary ISA I/O APIC
3057 * interrupt, that is edge-triggered and unmasked by default. We
3058 * used to do this, but it caused problems on some systems because
3059 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
3060 * the same ExtINT cascade interrupt to drive the local APIC of the
3061 * bootstrap processor. Therefore we refrain from routing IRQ2 to
3062 * the I/O APIC in all cases now. No actual device should request
3063 * it anyway. --macro
3065 #define PIC_IRQS (1UL << PIC_CASCADE_IR)
3067 void __init setup_IO_APIC(void)
3071 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
3073 io_apic_irqs = nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
3075 apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
3077 * Set up IO-APIC IRQ routing.
3079 x86_init.mpparse.setup_ioapic_ids();
3082 setup_IO_APIC_irqs();
3083 init_IO_APIC_traps();
3089 * Called after all the initialization is done. If we didnt find any
3090 * APIC bugs then we can allow the modify fast path
3093 static int __init io_apic_bug_finalize(void)
3095 if (sis_apic_bug == -1)
3100 late_initcall(io_apic_bug_finalize);
3102 struct sysfs_ioapic_data {
3103 struct sys_device dev;
3104 struct IO_APIC_route_entry entry[0];
3106 static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
3108 static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
3110 struct IO_APIC_route_entry *entry;
3111 struct sysfs_ioapic_data *data;
3114 data = container_of(dev, struct sysfs_ioapic_data, dev);
3115 entry = data->entry;
3116 for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
3117 *entry = ioapic_read_entry(dev->id, i);
3122 static int ioapic_resume(struct sys_device *dev)
3124 struct IO_APIC_route_entry *entry;
3125 struct sysfs_ioapic_data *data;
3126 unsigned long flags;
3127 union IO_APIC_reg_00 reg_00;
3130 data = container_of(dev, struct sysfs_ioapic_data, dev);
3131 entry = data->entry;
3133 spin_lock_irqsave(&ioapic_lock, flags);
3134 reg_00.raw = io_apic_read(dev->id, 0);
3135 if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
3136 reg_00.bits.ID = mp_ioapics[dev->id].apicid;
3137 io_apic_write(dev->id, 0, reg_00.raw);
3139 spin_unlock_irqrestore(&ioapic_lock, flags);
3140 for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
3141 ioapic_write_entry(dev->id, i, entry[i]);
3146 static struct sysdev_class ioapic_sysdev_class = {
3148 .suspend = ioapic_suspend,
3149 .resume = ioapic_resume,
3152 static int __init ioapic_init_sysfs(void)
3154 struct sys_device * dev;
3157 error = sysdev_class_register(&ioapic_sysdev_class);
3161 for (i = 0; i < nr_ioapics; i++ ) {
3162 size = sizeof(struct sys_device) + nr_ioapic_registers[i]
3163 * sizeof(struct IO_APIC_route_entry);
3164 mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
3165 if (!mp_ioapic_data[i]) {
3166 printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
3169 dev = &mp_ioapic_data[i]->dev;
3171 dev->cls = &ioapic_sysdev_class;
3172 error = sysdev_register(dev);
3174 kfree(mp_ioapic_data[i]);
3175 mp_ioapic_data[i] = NULL;
3176 printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
3184 device_initcall(ioapic_init_sysfs);
3187 * Dynamic irq allocate and deallocation
3189 unsigned int create_irq_nr(unsigned int irq_want, int node)
3191 /* Allocate an unused irq */
3194 unsigned long flags;
3195 struct irq_cfg *cfg_new = NULL;
3196 struct irq_desc *desc_new = NULL;
3199 if (irq_want < nr_irqs_gsi)
3200 irq_want = nr_irqs_gsi;
3202 spin_lock_irqsave(&vector_lock, flags);
3203 for (new = irq_want; new < nr_irqs; new++) {
3204 desc_new = irq_to_desc_alloc_node(new, node);
3206 printk(KERN_INFO "can not get irq_desc for %d\n", new);
3209 cfg_new = desc_new->chip_data;
3211 if (cfg_new->vector != 0)
3214 desc_new = move_irq_desc(desc_new, node);
3215 cfg_new = desc_new->chip_data;
3217 if (__assign_irq_vector(new, cfg_new, apic->target_cpus()) == 0)
3221 spin_unlock_irqrestore(&vector_lock, flags);
3224 dynamic_irq_init(irq);
3225 /* restore it, in case dynamic_irq_init clear it */
3227 desc_new->chip_data = cfg_new;
3232 int create_irq(void)
3234 int node = cpu_to_node(boot_cpu_id);
3235 unsigned int irq_want;
3238 irq_want = nr_irqs_gsi;
3239 irq = create_irq_nr(irq_want, node);
3247 void destroy_irq(unsigned int irq)
3249 unsigned long flags;
3250 struct irq_cfg *cfg;
3251 struct irq_desc *desc;
3253 /* store it, in case dynamic_irq_cleanup clear it */
3254 desc = irq_to_desc(irq);
3255 cfg = desc->chip_data;
3256 dynamic_irq_cleanup(irq);
3257 /* connect back irq_cfg */
3258 desc->chip_data = cfg;
3261 spin_lock_irqsave(&vector_lock, flags);
3262 __clear_irq_vector(irq, cfg);
3263 spin_unlock_irqrestore(&vector_lock, flags);
3267 * MSI message composition
3269 #ifdef CONFIG_PCI_MSI
3270 static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
3271 struct msi_msg *msg, u8 hpet_id)
3273 struct irq_cfg *cfg;
3281 err = assign_irq_vector(irq, cfg, apic->target_cpus());