1 /******************************************************************************
3 * Copyright(c) 2003 - 2007 Intel Corporation. All rights reserved.
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
21 * Contact Information:
22 * James P. Ketrenos <ipw2100-admin@linux.intel.com>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25 *****************************************************************************/
27 #include <linux/kernel.h>
28 #include <linux/module.h>
29 #include <linux/version.h>
30 #include <linux/init.h>
31 #include <linux/pci.h>
32 #include <linux/dma-mapping.h>
33 #include <linux/delay.h>
34 #include <linux/skbuff.h>
35 #include <linux/netdevice.h>
36 #include <linux/wireless.h>
37 #include <net/mac80211.h>
38 #include <linux/etherdevice.h>
41 #include "iwl-helpers.h"
43 static void iwl4965_hw_card_show_info(struct iwl4965_priv *priv);
45 #define IWL_DECLARE_RATE_INFO(r, s, ip, in, rp, rn, pp, np) \
46 [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
47 IWL_RATE_SISO_##s##M_PLCP, \
48 IWL_RATE_MIMO_##s##M_PLCP, \
49 IWL_RATE_##r##M_IEEE, \
50 IWL_RATE_##ip##M_INDEX, \
51 IWL_RATE_##in##M_INDEX, \
52 IWL_RATE_##rp##M_INDEX, \
53 IWL_RATE_##rn##M_INDEX, \
54 IWL_RATE_##pp##M_INDEX, \
55 IWL_RATE_##np##M_INDEX }
59 * rate, ht rate, prev rate, next rate, prev tgg rate, next tgg rate
61 * If there isn't a valid next or previous rate then INV is used which
62 * maps to IWL_RATE_INVALID
65 const struct iwl4965_rate_info iwl4965_rates[IWL_RATE_COUNT] = {
66 IWL_DECLARE_RATE_INFO(1, INV, INV, 2, INV, 2, INV, 2), /* 1mbps */
67 IWL_DECLARE_RATE_INFO(2, INV, 1, 5, 1, 5, 1, 5), /* 2mbps */
68 IWL_DECLARE_RATE_INFO(5, INV, 2, 6, 2, 11, 2, 11), /*5.5mbps */
69 IWL_DECLARE_RATE_INFO(11, INV, 9, 12, 9, 12, 5, 18), /* 11mbps */
70 IWL_DECLARE_RATE_INFO(6, 6, 5, 9, 5, 11, 5, 11), /* 6mbps */
71 IWL_DECLARE_RATE_INFO(9, 6, 6, 11, 6, 11, 5, 11), /* 9mbps */
72 IWL_DECLARE_RATE_INFO(12, 12, 11, 18, 11, 18, 11, 18), /* 12mbps */
73 IWL_DECLARE_RATE_INFO(18, 18, 12, 24, 12, 24, 11, 24), /* 18mbps */
74 IWL_DECLARE_RATE_INFO(24, 24, 18, 36, 18, 36, 18, 36), /* 24mbps */
75 IWL_DECLARE_RATE_INFO(36, 36, 24, 48, 24, 48, 24, 48), /* 36mbps */
76 IWL_DECLARE_RATE_INFO(48, 48, 36, 54, 36, 54, 36, 54), /* 48mbps */
77 IWL_DECLARE_RATE_INFO(54, 54, 48, INV, 48, INV, 48, INV),/* 54mbps */
78 IWL_DECLARE_RATE_INFO(60, 60, 48, INV, 48, INV, 48, INV),/* 60mbps */
81 static int is_fat_channel(__le32 rxon_flags)
83 return (rxon_flags & RXON_FLG_CHANNEL_MODE_PURE_40_MSK) ||
84 (rxon_flags & RXON_FLG_CHANNEL_MODE_MIXED_MSK);
87 static u8 is_single_stream(struct iwl4965_priv *priv)
89 #ifdef CONFIG_IWL4965_HT
90 if (!priv->is_ht_enabled || !priv->current_assoc_ht.is_ht ||
91 (priv->active_rate_ht[1] == 0) ||
92 (priv->ps_mode == IWL_MIMO_PS_STATIC))
96 #endif /*CONFIG_IWL4965_HT */
101 * Determine how many receiver/antenna chains to use.
102 * More provides better reception via diversity. Fewer saves power.
103 * MIMO (dual stream) requires at least 2, but works better with 3.
104 * This does not determine *which* chains to use, just how many.
106 static int iwl4965_get_rx_chain_counter(struct iwl4965_priv *priv,
107 u8 *idle_state, u8 *rx_state)
109 u8 is_single = is_single_stream(priv);
110 u8 is_cam = test_bit(STATUS_POWER_PMI, &priv->status) ? 0 : 1;
112 /* # of Rx chains to use when expecting MIMO. */
113 if (is_single || (!is_cam && (priv->ps_mode == IWL_MIMO_PS_STATIC)))
118 /* # Rx chains when idling and maybe trying to save power */
119 switch (priv->ps_mode) {
120 case IWL_MIMO_PS_STATIC:
121 case IWL_MIMO_PS_DYNAMIC:
122 *idle_state = (is_cam) ? 2 : 1;
124 case IWL_MIMO_PS_NONE:
125 *idle_state = (is_cam) ? *rx_state : 1;
135 int iwl4965_hw_rxq_stop(struct iwl4965_priv *priv)
140 spin_lock_irqsave(&priv->lock, flags);
141 rc = iwl4965_grab_nic_access(priv);
143 spin_unlock_irqrestore(&priv->lock, flags);
148 iwl4965_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
149 rc = iwl4965_poll_direct_bit(priv, FH_MEM_RSSR_RX_STATUS_REG,
152 IWL_ERROR("Can't stop Rx DMA.\n");
154 iwl4965_release_nic_access(priv);
155 spin_unlock_irqrestore(&priv->lock, flags);
160 u8 iwl4965_hw_find_station(struct iwl4965_priv *priv, const u8 *addr)
164 int ret = IWL_INVALID_STATION;
166 DECLARE_MAC_BUF(mac);
168 if ((priv->iw_mode == IEEE80211_IF_TYPE_IBSS) ||
169 (priv->iw_mode == IEEE80211_IF_TYPE_AP))
172 if (is_broadcast_ether_addr(addr))
173 return IWL4965_BROADCAST_ID;
175 spin_lock_irqsave(&priv->sta_lock, flags);
176 for (i = start; i < priv->hw_setting.max_stations; i++)
177 if ((priv->stations[i].used) &&
179 (priv->stations[i].sta.sta.addr, addr))) {
184 IWL_DEBUG_ASSOC_LIMIT("can not find STA %s total %d\n",
185 print_mac(mac, addr), priv->num_stations);
188 spin_unlock_irqrestore(&priv->sta_lock, flags);
192 static int iwl4965_nic_set_pwr_src(struct iwl4965_priv *priv, int pwr_max)
197 spin_lock_irqsave(&priv->lock, flags);
198 ret = iwl4965_grab_nic_access(priv);
200 spin_unlock_irqrestore(&priv->lock, flags);
207 ret = pci_read_config_dword(priv->pci_dev, PCI_POWER_SOURCE,
210 if (val & PCI_CFG_PMC_PME_FROM_D3COLD_SUPPORT)
211 iwl4965_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
212 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
213 ~APMG_PS_CTRL_MSK_PWR_SRC);
215 iwl4965_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
216 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
217 ~APMG_PS_CTRL_MSK_PWR_SRC);
219 iwl4965_release_nic_access(priv);
220 spin_unlock_irqrestore(&priv->lock, flags);
225 static int iwl4965_rx_init(struct iwl4965_priv *priv, struct iwl4965_rx_queue *rxq)
230 spin_lock_irqsave(&priv->lock, flags);
231 rc = iwl4965_grab_nic_access(priv);
233 spin_unlock_irqrestore(&priv->lock, flags);
238 iwl4965_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
240 iwl4965_write_direct32(priv, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
241 iwl4965_write_direct32(priv, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
244 iwl4965_write_direct32(priv, FH_RSCSR_CHNL0_STTS_WPTR_REG,
245 (priv->hw_setting.shared_phys +
246 offsetof(struct iwl4965_shared, val0)) >> 4);
248 iwl4965_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG,
249 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
250 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
251 IWL_FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K |
253 (RX_QUEUE_SIZE_LOG <<
254 FH_RCSR_RX_CONFIG_RBDCB_SIZE_BITSHIFT));
257 * iwl4965_write32(priv,CSR_INT_COAL_REG,0);
260 iwl4965_release_nic_access(priv);
261 spin_unlock_irqrestore(&priv->lock, flags);
266 static int iwl4965_kw_init(struct iwl4965_priv *priv)
271 spin_lock_irqsave(&priv->lock, flags);
272 rc = iwl4965_grab_nic_access(priv);
276 iwl4965_write_direct32(priv, IWL_FH_KW_MEM_ADDR_REG,
277 priv->kw.dma_addr >> 4);
278 iwl4965_release_nic_access(priv);
280 spin_unlock_irqrestore(&priv->lock, flags);
284 static int iwl4965_kw_alloc(struct iwl4965_priv *priv)
286 struct pci_dev *dev = priv->pci_dev;
287 struct iwl4965_kw *kw = &priv->kw;
289 kw->size = IWL4965_KW_SIZE; /* TBW need set somewhere else */
290 kw->v_addr = pci_alloc_consistent(dev, kw->size, &kw->dma_addr);
297 #define CHECK_AND_PRINT(x) ((eeprom_ch->flags & EEPROM_CHANNEL_##x) \
300 int iwl4965_set_fat_chan_info(struct iwl4965_priv *priv, int phymode, u16 channel,
301 const struct iwl4965_eeprom_channel *eeprom_ch,
302 u8 fat_extension_channel)
304 struct iwl4965_channel_info *ch_info;
306 ch_info = (struct iwl4965_channel_info *)
307 iwl4965_get_channel_info(priv, phymode, channel);
309 if (!is_channel_valid(ch_info))
312 IWL_DEBUG_INFO("FAT Ch. %d [%sGHz] %s%s%s%s%s%s(0x%02x"
313 " %ddBm): Ad-Hoc %ssupported\n",
315 is_channel_a_band(ch_info) ?
317 CHECK_AND_PRINT(IBSS),
318 CHECK_AND_PRINT(ACTIVE),
319 CHECK_AND_PRINT(RADAR),
320 CHECK_AND_PRINT(WIDE),
321 CHECK_AND_PRINT(NARROW),
322 CHECK_AND_PRINT(DFS),
324 eeprom_ch->max_power_avg,
325 ((eeprom_ch->flags & EEPROM_CHANNEL_IBSS)
326 && !(eeprom_ch->flags & EEPROM_CHANNEL_RADAR)) ?
329 ch_info->fat_eeprom = *eeprom_ch;
330 ch_info->fat_max_power_avg = eeprom_ch->max_power_avg;
331 ch_info->fat_curr_txpow = eeprom_ch->max_power_avg;
332 ch_info->fat_min_power = 0;
333 ch_info->fat_scan_power = eeprom_ch->max_power_avg;
334 ch_info->fat_flags = eeprom_ch->flags;
335 ch_info->fat_extension_channel = fat_extension_channel;
340 static void iwl4965_kw_free(struct iwl4965_priv *priv)
342 struct pci_dev *dev = priv->pci_dev;
343 struct iwl4965_kw *kw = &priv->kw;
346 pci_free_consistent(dev, kw->size, kw->v_addr, kw->dma_addr);
347 memset(kw, 0, sizeof(*kw));
352 * iwl4965_txq_ctx_reset - Reset TX queue context
353 * Destroys all DMA structures and initialise them again
358 static int iwl4965_txq_ctx_reset(struct iwl4965_priv *priv)
361 int txq_id, slots_num;
364 iwl4965_kw_free(priv);
366 iwl4965_hw_txq_ctx_free(priv);
369 rc = iwl4965_kw_alloc(priv);
371 IWL_ERROR("Keep Warm allocation failed");
375 spin_lock_irqsave(&priv->lock, flags);
377 rc = iwl4965_grab_nic_access(priv);
379 IWL_ERROR("TX reset failed");
380 spin_unlock_irqrestore(&priv->lock, flags);
384 iwl4965_write_prph(priv, KDR_SCD_TXFACT, 0);
385 iwl4965_release_nic_access(priv);
386 spin_unlock_irqrestore(&priv->lock, flags);
388 rc = iwl4965_kw_init(priv);
390 IWL_ERROR("kw_init failed\n");
395 for (txq_id = 0; txq_id < priv->hw_setting.max_txq_num; txq_id++) {
396 slots_num = (txq_id == IWL_CMD_QUEUE_NUM) ?
397 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
398 rc = iwl4965_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
401 IWL_ERROR("Tx %d queue init failed\n", txq_id);
409 iwl4965_hw_txq_ctx_free(priv);
411 iwl4965_kw_free(priv);
416 int iwl4965_hw_nic_init(struct iwl4965_priv *priv)
420 struct iwl4965_rx_queue *rxq = &priv->rxq;
425 iwl4965_power_init_handle(priv);
428 spin_lock_irqsave(&priv->lock, flags);
430 iwl4965_set_bit(priv, CSR_GIO_CHICKEN_BITS,
431 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
433 iwl4965_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
434 rc = iwl4965_poll_bit(priv, CSR_GP_CNTRL,
435 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
436 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
438 spin_unlock_irqrestore(&priv->lock, flags);
439 IWL_DEBUG_INFO("Failed to init the card\n");
443 rc = iwl4965_grab_nic_access(priv);
445 spin_unlock_irqrestore(&priv->lock, flags);
449 iwl4965_read_prph(priv, APMG_CLK_CTRL_REG);
451 iwl4965_write_prph(priv, APMG_CLK_CTRL_REG,
452 APMG_CLK_VAL_DMA_CLK_RQT |
453 APMG_CLK_VAL_BSM_CLK_RQT);
454 iwl4965_read_prph(priv, APMG_CLK_CTRL_REG);
458 iwl4965_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
459 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
461 iwl4965_release_nic_access(priv);
462 iwl4965_write32(priv, CSR_INT_COALESCING, 512 / 32);
463 spin_unlock_irqrestore(&priv->lock, flags);
465 /* Determine HW type */
466 rc = pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &rev_id);
470 IWL_DEBUG_INFO("HW Revision ID = 0x%X\n", rev_id);
472 iwl4965_nic_set_pwr_src(priv, 1);
473 spin_lock_irqsave(&priv->lock, flags);
475 if ((rev_id & 0x80) == 0x80 && (rev_id & 0x7f) < 8) {
476 pci_read_config_dword(priv->pci_dev, PCI_REG_WUM8, &val);
477 /* Enable No Snoop field */
478 pci_write_config_dword(priv->pci_dev, PCI_REG_WUM8,
482 spin_unlock_irqrestore(&priv->lock, flags);
484 /* Read the EEPROM */
485 rc = iwl4965_eeprom_init(priv);
489 if (priv->eeprom.calib_version < EEPROM_TX_POWER_VERSION_NEW) {
490 IWL_ERROR("Older EEPROM detected! Aborting.\n");
494 pci_read_config_byte(priv->pci_dev, PCI_LINK_CTRL, &val_link);
496 /* disable L1 entry -- workaround for pre-B1 */
497 pci_write_config_byte(priv->pci_dev, PCI_LINK_CTRL, val_link & ~0x02);
499 spin_lock_irqsave(&priv->lock, flags);
501 /* set CSR_HW_CONFIG_REG for uCode use */
503 iwl4965_set_bit(priv, CSR_SW_VER, CSR_HW_IF_CONFIG_REG_BIT_KEDRON_R |
504 CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI |
505 CSR_HW_IF_CONFIG_REG_BIT_MAC_SI);
507 rc = iwl4965_grab_nic_access(priv);
509 spin_unlock_irqrestore(&priv->lock, flags);
510 IWL_DEBUG_INFO("Failed to init the card\n");
514 iwl4965_read_prph(priv, APMG_PS_CTRL_REG);
515 iwl4965_set_bits_prph(priv, APMG_PS_CTRL_REG,
516 APMG_PS_CTRL_VAL_RESET_REQ);
518 iwl4965_clear_bits_prph(priv, APMG_PS_CTRL_REG,
519 APMG_PS_CTRL_VAL_RESET_REQ);
521 iwl4965_release_nic_access(priv);
522 spin_unlock_irqrestore(&priv->lock, flags);
524 iwl4965_hw_card_show_info(priv);
528 /* Allocate the RX queue, or reset if it is already allocated */
530 rc = iwl4965_rx_queue_alloc(priv);
532 IWL_ERROR("Unable to initialize Rx queue\n");
536 iwl4965_rx_queue_reset(priv, rxq);
538 iwl4965_rx_replenish(priv);
540 iwl4965_rx_init(priv, rxq);
542 spin_lock_irqsave(&priv->lock, flags);
544 rxq->need_update = 1;
545 iwl4965_rx_queue_update_write_ptr(priv, rxq);
547 spin_unlock_irqrestore(&priv->lock, flags);
548 rc = iwl4965_txq_ctx_reset(priv);
552 if (priv->eeprom.sku_cap & EEPROM_SKU_CAP_SW_RF_KILL_ENABLE)
553 IWL_DEBUG_RF_KILL("SW RF KILL supported in EEPROM.\n");
555 if (priv->eeprom.sku_cap & EEPROM_SKU_CAP_HW_RF_KILL_ENABLE)
556 IWL_DEBUG_RF_KILL("HW RF KILL supported in EEPROM.\n");
558 set_bit(STATUS_INIT, &priv->status);
563 int iwl4965_hw_nic_stop_master(struct iwl4965_priv *priv)
569 spin_lock_irqsave(&priv->lock, flags);
571 /* set stop master bit */
572 iwl4965_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
574 reg_val = iwl4965_read32(priv, CSR_GP_CNTRL);
576 if (CSR_GP_CNTRL_REG_FLAG_MAC_POWER_SAVE ==
577 (reg_val & CSR_GP_CNTRL_REG_MSK_POWER_SAVE_TYPE))
578 IWL_DEBUG_INFO("Card in power save, master is already "
581 rc = iwl4965_poll_bit(priv, CSR_RESET,
582 CSR_RESET_REG_FLAG_MASTER_DISABLED,
583 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
585 spin_unlock_irqrestore(&priv->lock, flags);
590 spin_unlock_irqrestore(&priv->lock, flags);
591 IWL_DEBUG_INFO("stop master\n");
596 void iwl4965_hw_txq_ctx_stop(struct iwl4965_priv *priv)
602 /* reset TFD queues */
603 for (txq_id = 0; txq_id < priv->hw_setting.max_txq_num; txq_id++) {
604 spin_lock_irqsave(&priv->lock, flags);
605 if (iwl4965_grab_nic_access(priv)) {
606 spin_unlock_irqrestore(&priv->lock, flags);
610 iwl4965_write_direct32(priv,
611 IWL_FH_TCSR_CHNL_TX_CONFIG_REG(txq_id),
613 iwl4965_poll_direct_bit(priv, IWL_FH_TSSR_TX_STATUS_REG,
614 IWL_FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE
616 iwl4965_release_nic_access(priv);
617 spin_unlock_irqrestore(&priv->lock, flags);
620 iwl4965_hw_txq_ctx_free(priv);
623 int iwl4965_hw_nic_reset(struct iwl4965_priv *priv)
628 iwl4965_hw_nic_stop_master(priv);
630 spin_lock_irqsave(&priv->lock, flags);
632 iwl4965_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
636 iwl4965_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
637 rc = iwl4965_poll_bit(priv, CSR_RESET,
638 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
639 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25);
643 rc = iwl4965_grab_nic_access(priv);
645 iwl4965_write_prph(priv, APMG_CLK_EN_REG,
646 APMG_CLK_VAL_DMA_CLK_RQT |
647 APMG_CLK_VAL_BSM_CLK_RQT);
651 iwl4965_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
652 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
654 iwl4965_release_nic_access(priv);
657 clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
658 wake_up_interruptible(&priv->wait_command_queue);
660 spin_unlock_irqrestore(&priv->lock, flags);
666 #define REG_RECALIB_PERIOD (60)
669 * iwl4965_bg_statistics_periodic - Timer callback to queue statistics
671 * This callback is provided in order to queue the statistics_work
672 * in work_queue context (v. softirq)
674 * This timer function is continually reset to execute within
675 * REG_RECALIB_PERIOD seconds since the last STATISTICS_NOTIFICATION
676 * was received. We need to ensure we receive the statistics in order
677 * to update the temperature used for calibrating the TXPOWER. However,
678 * we can't send the statistics command from softirq context (which
679 * is the context which timers run at) so we have to queue off the
680 * statistics_work to actually send the command to the hardware.
682 static void iwl4965_bg_statistics_periodic(unsigned long data)
684 struct iwl4965_priv *priv = (struct iwl4965_priv *)data;
686 queue_work(priv->workqueue, &priv->statistics_work);
690 * iwl4965_bg_statistics_work - Send the statistics request to the hardware.
692 * This is queued by iwl4965_bg_statistics_periodic.
694 static void iwl4965_bg_statistics_work(struct work_struct *work)
696 struct iwl4965_priv *priv = container_of(work, struct iwl4965_priv,
699 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
702 mutex_lock(&priv->mutex);
703 iwl4965_send_statistics_request(priv);
704 mutex_unlock(&priv->mutex);
707 #define CT_LIMIT_CONST 259
708 #define TM_CT_KILL_THRESHOLD 110
710 void iwl4965_rf_kill_ct_config(struct iwl4965_priv *priv)
712 struct iwl4965_ct_kill_config cmd;
715 u32 crit_temperature;
719 spin_lock_irqsave(&priv->lock, flags);
720 iwl4965_write32(priv, CSR_UCODE_DRV_GP1_CLR,
721 CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
722 spin_unlock_irqrestore(&priv->lock, flags);
724 if (priv->statistics.flag & STATISTICS_REPLY_FLG_FAT_MODE_MSK) {
725 R1 = (s32)le32_to_cpu(priv->card_alive_init.therm_r1[1]);
726 R2 = (s32)le32_to_cpu(priv->card_alive_init.therm_r2[1]);
727 R3 = (s32)le32_to_cpu(priv->card_alive_init.therm_r3[1]);
729 R1 = (s32)le32_to_cpu(priv->card_alive_init.therm_r1[0]);
730 R2 = (s32)le32_to_cpu(priv->card_alive_init.therm_r2[0]);
731 R3 = (s32)le32_to_cpu(priv->card_alive_init.therm_r3[0]);
734 temp_th = CELSIUS_TO_KELVIN(TM_CT_KILL_THRESHOLD);
736 crit_temperature = ((temp_th * (R3-R1))/CT_LIMIT_CONST) + R2;
737 cmd.critical_temperature_R = cpu_to_le32(crit_temperature);
738 rc = iwl4965_send_cmd_pdu(priv,
739 REPLY_CT_KILL_CONFIG_CMD, sizeof(cmd), &cmd);
741 IWL_ERROR("REPLY_CT_KILL_CONFIG_CMD failed\n");
743 IWL_DEBUG_INFO("REPLY_CT_KILL_CONFIG_CMD succeeded\n");
746 #ifdef CONFIG_IWL4965_SENSITIVITY
748 /* "false alarms" are signals that our DSP tries to lock onto,
749 * but then determines that they are either noise, or transmissions
750 * from a distant wireless network (also "noise", really) that get
751 * "stepped on" by stronger transmissions within our own network.
752 * This algorithm attempts to set a sensitivity level that is high
753 * enough to receive all of our own network traffic, but not so
754 * high that our DSP gets too busy trying to lock onto non-network
756 static int iwl4965_sens_energy_cck(struct iwl4965_priv *priv,
759 struct statistics_general_data *rx_info)
763 u8 max_silence_rssi = 0;
765 u8 silence_rssi_a = 0;
766 u8 silence_rssi_b = 0;
767 u8 silence_rssi_c = 0;
770 /* "false_alarms" values below are cross-multiplications to assess the
771 * numbers of false alarms within the measured period of actual Rx
772 * (Rx is off when we're txing), vs the min/max expected false alarms
773 * (some should be expected if rx is sensitive enough) in a
774 * hypothetical listening period of 200 time units (TU), 204.8 msec:
776 * MIN_FA/fixed-time < false_alarms/actual-rx-time < MAX_FA/beacon-time
779 u32 false_alarms = norm_fa * 200 * 1024;
780 u32 max_false_alarms = MAX_FA_CCK * rx_enable_time;
781 u32 min_false_alarms = MIN_FA_CCK * rx_enable_time;
782 struct iwl4965_sensitivity_data *data = NULL;
784 data = &(priv->sensitivity_data);
786 data->nrg_auto_corr_silence_diff = 0;
788 /* Find max silence rssi among all 3 receivers.
789 * This is background noise, which may include transmissions from other
790 * networks, measured during silence before our network's beacon */
791 silence_rssi_a = (u8)((rx_info->beacon_silence_rssi_a &
792 ALL_BAND_FILTER)>>8);
793 silence_rssi_b = (u8)((rx_info->beacon_silence_rssi_b &
794 ALL_BAND_FILTER)>>8);
795 silence_rssi_c = (u8)((rx_info->beacon_silence_rssi_c &
796 ALL_BAND_FILTER)>>8);
798 val = max(silence_rssi_b, silence_rssi_c);
799 max_silence_rssi = max(silence_rssi_a, (u8) val);
801 /* Store silence rssi in 20-beacon history table */
802 data->nrg_silence_rssi[data->nrg_silence_idx] = max_silence_rssi;
803 data->nrg_silence_idx++;
804 if (data->nrg_silence_idx >= NRG_NUM_PREV_STAT_L)
805 data->nrg_silence_idx = 0;
807 /* Find max silence rssi across 20 beacon history */
808 for (i = 0; i < NRG_NUM_PREV_STAT_L; i++) {
809 val = data->nrg_silence_rssi[i];
810 silence_ref = max(silence_ref, val);
812 IWL_DEBUG_CALIB("silence a %u, b %u, c %u, 20-bcn max %u\n",
813 silence_rssi_a, silence_rssi_b, silence_rssi_c,
816 /* Find max rx energy (min value!) among all 3 receivers,
817 * measured during beacon frame.
818 * Save it in 10-beacon history table. */
819 i = data->nrg_energy_idx;
820 val = min(rx_info->beacon_energy_b, rx_info->beacon_energy_c);
821 data->nrg_value[i] = min(rx_info->beacon_energy_a, val);
823 data->nrg_energy_idx++;
824 if (data->nrg_energy_idx >= 10)
825 data->nrg_energy_idx = 0;
827 /* Find min rx energy (max value) across 10 beacon history.
828 * This is the minimum signal level that we want to receive well.
829 * Add backoff (margin so we don't miss slightly lower energy frames).
830 * This establishes an upper bound (min value) for energy threshold. */
831 max_nrg_cck = data->nrg_value[0];
832 for (i = 1; i < 10; i++)
833 max_nrg_cck = (u32) max(max_nrg_cck, (data->nrg_value[i]));
836 IWL_DEBUG_CALIB("rx energy a %u, b %u, c %u, 10-bcn max/min %u\n",
837 rx_info->beacon_energy_a, rx_info->beacon_energy_b,
838 rx_info->beacon_energy_c, max_nrg_cck - 6);
840 /* Count number of consecutive beacons with fewer-than-desired
842 if (false_alarms < min_false_alarms)
843 data->num_in_cck_no_fa++;
845 data->num_in_cck_no_fa = 0;
846 IWL_DEBUG_CALIB("consecutive bcns with few false alarms = %u\n",
847 data->num_in_cck_no_fa);
849 /* If we got too many false alarms this time, reduce sensitivity */
850 if (false_alarms > max_false_alarms) {
851 IWL_DEBUG_CALIB("norm FA %u > max FA %u\n",
852 false_alarms, max_false_alarms);
853 IWL_DEBUG_CALIB("... reducing sensitivity\n");
854 data->nrg_curr_state = IWL_FA_TOO_MANY;
856 if (data->auto_corr_cck > AUTO_CORR_MAX_TH_CCK) {
857 /* Store for "fewer than desired" on later beacon */
858 data->nrg_silence_ref = silence_ref;
860 /* increase energy threshold (reduce nrg value)
861 * to decrease sensitivity */
862 if (data->nrg_th_cck > (NRG_MAX_CCK + NRG_STEP_CCK))
863 data->nrg_th_cck = data->nrg_th_cck
867 /* increase auto_corr values to decrease sensitivity */
868 if (data->auto_corr_cck < AUTO_CORR_MAX_TH_CCK)
869 data->auto_corr_cck = AUTO_CORR_MAX_TH_CCK + 1;
871 val = data->auto_corr_cck + AUTO_CORR_STEP_CCK;
872 data->auto_corr_cck = min((u32)AUTO_CORR_MAX_CCK, val);
874 val = data->auto_corr_cck_mrc + AUTO_CORR_STEP_CCK;
875 data->auto_corr_cck_mrc = min((u32)AUTO_CORR_MAX_CCK_MRC, val);
877 /* Else if we got fewer than desired, increase sensitivity */
878 } else if (false_alarms < min_false_alarms) {
879 data->nrg_curr_state = IWL_FA_TOO_FEW;
881 /* Compare silence level with silence level for most recent
882 * healthy number or too many false alarms */
883 data->nrg_auto_corr_silence_diff = (s32)data->nrg_silence_ref -
886 IWL_DEBUG_CALIB("norm FA %u < min FA %u, silence diff %d\n",
887 false_alarms, min_false_alarms,
888 data->nrg_auto_corr_silence_diff);
890 /* Increase value to increase sensitivity, but only if:
891 * 1a) previous beacon did *not* have *too many* false alarms
892 * 1b) AND there's a significant difference in Rx levels
893 * from a previous beacon with too many, or healthy # FAs
894 * OR 2) We've seen a lot of beacons (100) with too few
896 if ((data->nrg_prev_state != IWL_FA_TOO_MANY) &&
897 ((data->nrg_auto_corr_silence_diff > NRG_DIFF) ||
898 (data->num_in_cck_no_fa > MAX_NUMBER_CCK_NO_FA))) {
900 IWL_DEBUG_CALIB("... increasing sensitivity\n");
901 /* Increase nrg value to increase sensitivity */
902 val = data->nrg_th_cck + NRG_STEP_CCK;
903 data->nrg_th_cck = min((u32)NRG_MIN_CCK, val);
905 /* Decrease auto_corr values to increase sensitivity */
906 val = data->auto_corr_cck - AUTO_CORR_STEP_CCK;
907 data->auto_corr_cck = max((u32)AUTO_CORR_MIN_CCK, val);
909 val = data->auto_corr_cck_mrc - AUTO_CORR_STEP_CCK;
910 data->auto_corr_cck_mrc =
911 max((u32)AUTO_CORR_MIN_CCK_MRC, val);
914 IWL_DEBUG_CALIB("... but not changing sensitivity\n");
916 /* Else we got a healthy number of false alarms, keep status quo */
918 IWL_DEBUG_CALIB(" FA in safe zone\n");
919 data->nrg_curr_state = IWL_FA_GOOD_RANGE;
921 /* Store for use in "fewer than desired" with later beacon */
922 data->nrg_silence_ref = silence_ref;
924 /* If previous beacon had too many false alarms,
925 * give it some extra margin by reducing sensitivity again
926 * (but don't go below measured energy of desired Rx) */
927 if (IWL_FA_TOO_MANY == data->nrg_prev_state) {
928 IWL_DEBUG_CALIB("... increasing margin\n");
929 data->nrg_th_cck -= NRG_MARGIN;
933 /* Make sure the energy threshold does not go above the measured
934 * energy of the desired Rx signals (reduced by backoff margin),
935 * or else we might start missing Rx frames.
936 * Lower value is higher energy, so we use max()!
938 data->nrg_th_cck = max(max_nrg_cck, data->nrg_th_cck);
939 IWL_DEBUG_CALIB("new nrg_th_cck %u\n", data->nrg_th_cck);
941 data->nrg_prev_state = data->nrg_curr_state;
947 static int iwl4965_sens_auto_corr_ofdm(struct iwl4965_priv *priv,
952 u32 false_alarms = norm_fa * 200 * 1024;
953 u32 max_false_alarms = MAX_FA_OFDM * rx_enable_time;
954 u32 min_false_alarms = MIN_FA_OFDM * rx_enable_time;
955 struct iwl4965_sensitivity_data *data = NULL;
957 data = &(priv->sensitivity_data);
959 /* If we got too many false alarms this time, reduce sensitivity */
960 if (false_alarms > max_false_alarms) {
962 IWL_DEBUG_CALIB("norm FA %u > max FA %u)\n",
963 false_alarms, max_false_alarms);
965 val = data->auto_corr_ofdm + AUTO_CORR_STEP_OFDM;
966 data->auto_corr_ofdm =
967 min((u32)AUTO_CORR_MAX_OFDM, val);
969 val = data->auto_corr_ofdm_mrc + AUTO_CORR_STEP_OFDM;
970 data->auto_corr_ofdm_mrc =
971 min((u32)AUTO_CORR_MAX_OFDM_MRC, val);
973 val = data->auto_corr_ofdm_x1 + AUTO_CORR_STEP_OFDM;
974 data->auto_corr_ofdm_x1 =
975 min((u32)AUTO_CORR_MAX_OFDM_X1, val);
977 val = data->auto_corr_ofdm_mrc_x1 + AUTO_CORR_STEP_OFDM;
978 data->auto_corr_ofdm_mrc_x1 =
979 min((u32)AUTO_CORR_MAX_OFDM_MRC_X1, val);
982 /* Else if we got fewer than desired, increase sensitivity */
983 else if (false_alarms < min_false_alarms) {
985 IWL_DEBUG_CALIB("norm FA %u < min FA %u\n",
986 false_alarms, min_false_alarms);
988 val = data->auto_corr_ofdm - AUTO_CORR_STEP_OFDM;
989 data->auto_corr_ofdm =
990 max((u32)AUTO_CORR_MIN_OFDM, val);
992 val = data->auto_corr_ofdm_mrc - AUTO_CORR_STEP_OFDM;
993 data->auto_corr_ofdm_mrc =
994 max((u32)AUTO_CORR_MIN_OFDM_MRC, val);
996 val = data->auto_corr_ofdm_x1 - AUTO_CORR_STEP_OFDM;
997 data->auto_corr_ofdm_x1 =
998 max((u32)AUTO_CORR_MIN_OFDM_X1, val);
1000 val = data->auto_corr_ofdm_mrc_x1 - AUTO_CORR_STEP_OFDM;
1001 data->auto_corr_ofdm_mrc_x1 =
1002 max((u32)AUTO_CORR_MIN_OFDM_MRC_X1, val);
1006 IWL_DEBUG_CALIB("min FA %u < norm FA %u < max FA %u OK\n",
1007 min_false_alarms, false_alarms, max_false_alarms);
1012 static int iwl4965_sensitivity_callback(struct iwl4965_priv *priv,
1013 struct iwl4965_cmd *cmd, struct sk_buff *skb)
1015 /* We didn't cache the SKB; let the caller free it */
1019 /* Prepare a SENSITIVITY_CMD, send to uCode if values have changed */
1020 static int iwl4965_sensitivity_write(struct iwl4965_priv *priv, u8 flags)
1023 struct iwl4965_sensitivity_cmd cmd ;
1024 struct iwl4965_sensitivity_data *data = NULL;
1025 struct iwl4965_host_cmd cmd_out = {
1026 .id = SENSITIVITY_CMD,
1027 .len = sizeof(struct iwl4965_sensitivity_cmd),
1028 .meta.flags = flags,
1032 data = &(priv->sensitivity_data);
1034 memset(&cmd, 0, sizeof(cmd));
1036 cmd.table[HD_AUTO_CORR32_X4_TH_ADD_MIN_INDEX] =
1037 cpu_to_le16((u16)data->auto_corr_ofdm);
1038 cmd.table[HD_AUTO_CORR32_X4_TH_ADD_MIN_MRC_INDEX] =
1039 cpu_to_le16((u16)data->auto_corr_ofdm_mrc);
1040 cmd.table[HD_AUTO_CORR32_X1_TH_ADD_MIN_INDEX] =
1041 cpu_to_le16((u16)data->auto_corr_ofdm_x1);
1042 cmd.table[HD_AUTO_CORR32_X1_TH_ADD_MIN_MRC_INDEX] =
1043 cpu_to_le16((u16)data->auto_corr_ofdm_mrc_x1);
1045 cmd.table[HD_AUTO_CORR40_X4_TH_ADD_MIN_INDEX] =
1046 cpu_to_le16((u16)data->auto_corr_cck);
1047 cmd.table[HD_AUTO_CORR40_X4_TH_ADD_MIN_MRC_INDEX] =
1048 cpu_to_le16((u16)data->auto_corr_cck_mrc);
1050 cmd.table[HD_MIN_ENERGY_CCK_DET_INDEX] =
1051 cpu_to_le16((u16)data->nrg_th_cck);
1052 cmd.table[HD_MIN_ENERGY_OFDM_DET_INDEX] =
1053 cpu_to_le16((u16)data->nrg_th_ofdm);
1055 cmd.table[HD_BARKER_CORR_TH_ADD_MIN_INDEX] =
1056 __constant_cpu_to_le16(190);
1057 cmd.table[HD_BARKER_CORR_TH_ADD_MIN_MRC_INDEX] =
1058 __constant_cpu_to_le16(390);
1059 cmd.table[HD_OFDM_ENERGY_TH_IN_INDEX] =
1060 __constant_cpu_to_le16(62);
1062 IWL_DEBUG_CALIB("ofdm: ac %u mrc %u x1 %u mrc_x1 %u thresh %u\n",
1063 data->auto_corr_ofdm, data->auto_corr_ofdm_mrc,
1064 data->auto_corr_ofdm_x1, data->auto_corr_ofdm_mrc_x1,
1067 IWL_DEBUG_CALIB("cck: ac %u mrc %u thresh %u\n",
1068 data->auto_corr_cck, data->auto_corr_cck_mrc,
1071 /* Update uCode's "work" table, and copy it to DSP */
1072 cmd.control = SENSITIVITY_CMD_CONTROL_WORK_TABLE;
1074 if (flags & CMD_ASYNC)
1075 cmd_out.meta.u.callback = iwl4965_sensitivity_callback;
1077 /* Don't send command to uCode if nothing has changed */
1078 if (!memcmp(&cmd.table[0], &(priv->sensitivity_tbl[0]),
1079 sizeof(u16)*HD_TABLE_SIZE)) {
1080 IWL_DEBUG_CALIB("No change in SENSITIVITY_CMD\n");
1084 /* Copy table for comparison next time */
1085 memcpy(&(priv->sensitivity_tbl[0]), &(cmd.table[0]),
1086 sizeof(u16)*HD_TABLE_SIZE);
1088 rc = iwl4965_send_cmd(priv, &cmd_out);
1090 IWL_DEBUG_CALIB("SENSITIVITY_CMD succeeded\n");
1097 void iwl4965_init_sensitivity(struct iwl4965_priv *priv, u8 flags, u8 force)
1101 struct iwl4965_sensitivity_data *data = NULL;
1103 IWL_DEBUG_CALIB("Start iwl4965_init_sensitivity\n");
1106 memset(&(priv->sensitivity_tbl[0]), 0,
1107 sizeof(u16)*HD_TABLE_SIZE);
1109 /* Clear driver's sensitivity algo data */
1110 data = &(priv->sensitivity_data);
1111 memset(data, 0, sizeof(struct iwl4965_sensitivity_data));
1113 data->num_in_cck_no_fa = 0;
1114 data->nrg_curr_state = IWL_FA_TOO_MANY;
1115 data->nrg_prev_state = IWL_FA_TOO_MANY;
1116 data->nrg_silence_ref = 0;
1117 data->nrg_silence_idx = 0;
1118 data->nrg_energy_idx = 0;
1120 for (i = 0; i < 10; i++)
1121 data->nrg_value[i] = 0;
1123 for (i = 0; i < NRG_NUM_PREV_STAT_L; i++)
1124 data->nrg_silence_rssi[i] = 0;
1126 data->auto_corr_ofdm = 90;
1127 data->auto_corr_ofdm_mrc = 170;
1128 data->auto_corr_ofdm_x1 = 105;
1129 data->auto_corr_ofdm_mrc_x1 = 220;
1130 data->auto_corr_cck = AUTO_CORR_CCK_MIN_VAL_DEF;
1131 data->auto_corr_cck_mrc = 200;
1132 data->nrg_th_cck = 100;
1133 data->nrg_th_ofdm = 100;
1135 data->last_bad_plcp_cnt_ofdm = 0;
1136 data->last_fa_cnt_ofdm = 0;
1137 data->last_bad_plcp_cnt_cck = 0;
1138 data->last_fa_cnt_cck = 0;
1140 /* Clear prior Sensitivity command data to force send to uCode */
1142 memset(&(priv->sensitivity_tbl[0]), 0,
1143 sizeof(u16)*HD_TABLE_SIZE);
1145 rc |= iwl4965_sensitivity_write(priv, flags);
1146 IWL_DEBUG_CALIB("<<return 0x%X\n", rc);
1152 /* Reset differential Rx gains in NIC to prepare for chain noise calibration.
1153 * Called after every association, but this runs only once!
1154 * ... once chain noise is calibrated the first time, it's good forever. */
1155 void iwl4965_chain_noise_reset(struct iwl4965_priv *priv)
1157 struct iwl4965_chain_noise_data *data = NULL;
1160 data = &(priv->chain_noise_data);
1161 if ((data->state == IWL_CHAIN_NOISE_ALIVE) && iwl4965_is_associated(priv)) {
1162 struct iwl4965_calibration_cmd cmd;
1164 memset(&cmd, 0, sizeof(cmd));
1165 cmd.opCode = PHY_CALIBRATE_DIFF_GAIN_CMD;
1166 cmd.diff_gain_a = 0;
1167 cmd.diff_gain_b = 0;
1168 cmd.diff_gain_c = 0;
1169 rc = iwl4965_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
1172 data->state = IWL_CHAIN_NOISE_ACCUMULATE;
1173 IWL_DEBUG_CALIB("Run chain_noise_calibrate\n");
1179 * Accumulate 20 beacons of signal and noise statistics for each of
1180 * 3 receivers/antennas/rx-chains, then figure out:
1181 * 1) Which antennas are connected.
1182 * 2) Differential rx gain settings to balance the 3 receivers.
1184 static void iwl4965_noise_calibration(struct iwl4965_priv *priv,
1185 struct iwl4965_notif_statistics *stat_resp)
1187 struct iwl4965_chain_noise_data *data = NULL;
1196 u32 average_sig[NUM_RX_CHAINS] = {INITIALIZATION_VALUE};
1197 u32 average_noise[NUM_RX_CHAINS] = {INITIALIZATION_VALUE};
1198 u32 max_average_sig;
1199 u16 max_average_sig_antenna_i;
1200 u32 min_average_noise = MIN_AVERAGE_NOISE_MAX_VALUE;
1201 u16 min_average_noise_antenna_i = INITIALIZATION_VALUE;
1203 u16 chan_num = INITIALIZATION_VALUE;
1204 u32 band = INITIALIZATION_VALUE;
1205 u32 active_chains = 0;
1206 unsigned long flags;
1207 struct statistics_rx_non_phy *rx_info = &(stat_resp->rx.general);
1209 data = &(priv->chain_noise_data);
1211 /* Accumulate just the first 20 beacons after the first association,
1212 * then we're done forever. */
1213 if (data->state != IWL_CHAIN_NOISE_ACCUMULATE) {
1214 if (data->state == IWL_CHAIN_NOISE_ALIVE)
1215 IWL_DEBUG_CALIB("Wait for noise calib reset\n");
1219 spin_lock_irqsave(&priv->lock, flags);
1220 if (rx_info->interference_data_flag != INTERFERENCE_DATA_AVAILABLE) {
1221 IWL_DEBUG_CALIB(" << Interference data unavailable\n");
1222 spin_unlock_irqrestore(&priv->lock, flags);
1226 band = (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) ? 0 : 1;
1227 chan_num = le16_to_cpu(priv->staging_rxon.channel);
1229 /* Make sure we accumulate data for just the associated channel
1230 * (even if scanning). */
1231 if ((chan_num != (le32_to_cpu(stat_resp->flag) >> 16)) ||
1232 ((STATISTICS_REPLY_FLG_BAND_24G_MSK ==
1233 (stat_resp->flag & STATISTICS_REPLY_FLG_BAND_24G_MSK)) && band)) {
1234 IWL_DEBUG_CALIB("Stats not from chan=%d, band=%d\n",
1236 spin_unlock_irqrestore(&priv->lock, flags);
1240 /* Accumulate beacon statistics values across 20 beacons */
1241 chain_noise_a = le32_to_cpu(rx_info->beacon_silence_rssi_a) &
1243 chain_noise_b = le32_to_cpu(rx_info->beacon_silence_rssi_b) &
1245 chain_noise_c = le32_to_cpu(rx_info->beacon_silence_rssi_c) &
1248 chain_sig_a = le32_to_cpu(rx_info->beacon_rssi_a) & IN_BAND_FILTER;
1249 chain_sig_b = le32_to_cpu(rx_info->beacon_rssi_b) & IN_BAND_FILTER;
1250 chain_sig_c = le32_to_cpu(rx_info->beacon_rssi_c) & IN_BAND_FILTER;
1252 spin_unlock_irqrestore(&priv->lock, flags);
1254 data->beacon_count++;
1256 data->chain_noise_a = (chain_noise_a + data->chain_noise_a);
1257 data->chain_noise_b = (chain_noise_b + data->chain_noise_b);
1258 data->chain_noise_c = (chain_noise_c + data->chain_noise_c);
1260 data->chain_signal_a = (chain_sig_a + data->chain_signal_a);
1261 data->chain_signal_b = (chain_sig_b + data->chain_signal_b);
1262 data->chain_signal_c = (chain_sig_c + data->chain_signal_c);
1264 IWL_DEBUG_CALIB("chan=%d, band=%d, beacon=%d\n", chan_num, band,
1265 data->beacon_count);
1266 IWL_DEBUG_CALIB("chain_sig: a %d b %d c %d\n",
1267 chain_sig_a, chain_sig_b, chain_sig_c);
1268 IWL_DEBUG_CALIB("chain_noise: a %d b %d c %d\n",
1269 chain_noise_a, chain_noise_b, chain_noise_c);
1271 /* If this is the 20th beacon, determine:
1272 * 1) Disconnected antennas (using signal strengths)
1273 * 2) Differential gain (using silence noise) to balance receivers */
1274 if (data->beacon_count == CAL_NUM_OF_BEACONS) {
1276 /* Analyze signal for disconnected antenna */
1277 average_sig[0] = (data->chain_signal_a) / CAL_NUM_OF_BEACONS;
1278 average_sig[1] = (data->chain_signal_b) / CAL_NUM_OF_BEACONS;
1279 average_sig[2] = (data->chain_signal_c) / CAL_NUM_OF_BEACONS;
1281 if (average_sig[0] >= average_sig[1]) {
1282 max_average_sig = average_sig[0];
1283 max_average_sig_antenna_i = 0;
1284 active_chains = (1 << max_average_sig_antenna_i);
1286 max_average_sig = average_sig[1];
1287 max_average_sig_antenna_i = 1;
1288 active_chains = (1 << max_average_sig_antenna_i);
1291 if (average_sig[2] >= max_average_sig) {
1292 max_average_sig = average_sig[2];
1293 max_average_sig_antenna_i = 2;
1294 active_chains = (1 << max_average_sig_antenna_i);
1297 IWL_DEBUG_CALIB("average_sig: a %d b %d c %d\n",
1298 average_sig[0], average_sig[1], average_sig[2]);
1299 IWL_DEBUG_CALIB("max_average_sig = %d, antenna %d\n",
1300 max_average_sig, max_average_sig_antenna_i);
1302 /* Compare signal strengths for all 3 receivers. */
1303 for (i = 0; i < NUM_RX_CHAINS; i++) {
1304 if (i != max_average_sig_antenna_i) {
1305 s32 rssi_delta = (max_average_sig -
1308 /* If signal is very weak, compared with
1309 * strongest, mark it as disconnected. */
1310 if (rssi_delta > MAXIMUM_ALLOWED_PATHLOSS)
1311 data->disconn_array[i] = 1;
1313 active_chains |= (1 << i);
1314 IWL_DEBUG_CALIB("i = %d rssiDelta = %d "
1315 "disconn_array[i] = %d\n",
1316 i, rssi_delta, data->disconn_array[i]);
1320 /*If both chains A & B are disconnected -
1321 * connect B and leave A as is */
1322 if (data->disconn_array[CHAIN_A] &&
1323 data->disconn_array[CHAIN_B]) {
1324 data->disconn_array[CHAIN_B] = 0;
1325 active_chains |= (1 << CHAIN_B);
1326 IWL_DEBUG_CALIB("both A & B chains are disconnected! "
1327 "W/A - declare B as connected\n");
1330 IWL_DEBUG_CALIB("active_chains (bitwise) = 0x%x\n",
1333 /* Save for use within RXON, TX, SCAN commands, etc. */
1334 priv->valid_antenna = active_chains;
1336 /* Analyze noise for rx balance */
1337 average_noise[0] = ((data->chain_noise_a)/CAL_NUM_OF_BEACONS);
1338 average_noise[1] = ((data->chain_noise_b)/CAL_NUM_OF_BEACONS);
1339 average_noise[2] = ((data->chain_noise_c)/CAL_NUM_OF_BEACONS);
1341 for (i = 0; i < NUM_RX_CHAINS; i++) {
1342 if (!(data->disconn_array[i]) &&
1343 (average_noise[i] <= min_average_noise)) {
1344 /* This means that chain i is active and has
1345 * lower noise values so far: */
1346 min_average_noise = average_noise[i];
1347 min_average_noise_antenna_i = i;
1351 data->delta_gain_code[min_average_noise_antenna_i] = 0;
1353 IWL_DEBUG_CALIB("average_noise: a %d b %d c %d\n",
1354 average_noise[0], average_noise[1],
1357 IWL_DEBUG_CALIB("min_average_noise = %d, antenna %d\n",
1358 min_average_noise, min_average_noise_antenna_i);
1360 for (i = 0; i < NUM_RX_CHAINS; i++) {
1363 if (!(data->disconn_array[i]) &&
1364 (data->delta_gain_code[i] ==
1365 CHAIN_NOISE_DELTA_GAIN_INIT_VAL)) {
1366 delta_g = average_noise[i] - min_average_noise;
1367 data->delta_gain_code[i] = (u8)((delta_g *
1369 if (CHAIN_NOISE_MAX_DELTA_GAIN_CODE <
1370 data->delta_gain_code[i])
1371 data->delta_gain_code[i] =
1372 CHAIN_NOISE_MAX_DELTA_GAIN_CODE;
1374 data->delta_gain_code[i] =
1375 (data->delta_gain_code[i] | (1 << 2));
1377 data->delta_gain_code[i] = 0;
1379 IWL_DEBUG_CALIB("delta_gain_codes: a %d b %d c %d\n",
1380 data->delta_gain_code[0],
1381 data->delta_gain_code[1],
1382 data->delta_gain_code[2]);
1384 /* Differential gain gets sent to uCode only once */
1385 if (!data->radio_write) {
1386 struct iwl4965_calibration_cmd cmd;
1387 data->radio_write = 1;
1389 memset(&cmd, 0, sizeof(cmd));
1390 cmd.opCode = PHY_CALIBRATE_DIFF_GAIN_CMD;
1391 cmd.diff_gain_a = data->delta_gain_code[0];
1392 cmd.diff_gain_b = data->delta_gain_code[1];
1393 cmd.diff_gain_c = data->delta_gain_code[2];
1394 rc = iwl4965_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
1397 IWL_DEBUG_CALIB("fail sending cmd "
1398 "REPLY_PHY_CALIBRATION_CMD \n");
1400 /* TODO we might want recalculate
1401 * rx_chain in rxon cmd */
1403 /* Mark so we run this algo only once! */
1404 data->state = IWL_CHAIN_NOISE_CALIBRATED;
1406 data->chain_noise_a = 0;
1407 data->chain_noise_b = 0;
1408 data->chain_noise_c = 0;
1409 data->chain_signal_a = 0;
1410 data->chain_signal_b = 0;
1411 data->chain_signal_c = 0;
1412 data->beacon_count = 0;
1417 static void iwl4965_sensitivity_calibration(struct iwl4965_priv *priv,
1418 struct iwl4965_notif_statistics *resp)
1428 struct iwl4965_sensitivity_data *data = NULL;
1429 struct statistics_rx_non_phy *rx_info = &(resp->rx.general);
1430 struct statistics_rx *statistics = &(resp->rx);
1431 unsigned long flags;
1432 struct statistics_general_data statis;
1434 data = &(priv->sensitivity_data);
1436 if (!iwl4965_is_associated(priv)) {
1437 IWL_DEBUG_CALIB("<< - not associated\n");
1441 spin_lock_irqsave(&priv->lock, flags);
1442 if (rx_info->interference_data_flag != INTERFERENCE_DATA_AVAILABLE) {
1443 IWL_DEBUG_CALIB("<< invalid data.\n");
1444 spin_unlock_irqrestore(&priv->lock, flags);
1448 /* Extract Statistics: */
1449 rx_enable_time = le32_to_cpu(rx_info->channel_load);
1450 fa_cck = le32_to_cpu(statistics->cck.false_alarm_cnt);
1451 fa_ofdm = le32_to_cpu(statistics->ofdm.false_alarm_cnt);
1452 bad_plcp_cck = le32_to_cpu(statistics->cck.plcp_err);
1453 bad_plcp_ofdm = le32_to_cpu(statistics->ofdm.plcp_err);
1455 statis.beacon_silence_rssi_a =
1456 le32_to_cpu(statistics->general.beacon_silence_rssi_a);
1457 statis.beacon_silence_rssi_b =
1458 le32_to_cpu(statistics->general.beacon_silence_rssi_b);
1459 statis.beacon_silence_rssi_c =
1460 le32_to_cpu(statistics->general.beacon_silence_rssi_c);
1461 statis.beacon_energy_a =
1462 le32_to_cpu(statistics->general.beacon_energy_a);
1463 statis.beacon_energy_b =
1464 le32_to_cpu(statistics->general.beacon_energy_b);
1465 statis.beacon_energy_c =
1466 le32_to_cpu(statistics->general.beacon_energy_c);
1468 spin_unlock_irqrestore(&priv->lock, flags);
1470 IWL_DEBUG_CALIB("rx_enable_time = %u usecs\n", rx_enable_time);
1472 if (!rx_enable_time) {
1473 IWL_DEBUG_CALIB("<< RX Enable Time == 0! \n");
1477 /* These statistics increase monotonically, and do not reset
1478 * at each beacon. Calculate difference from last value, or just
1479 * use the new statistics value if it has reset or wrapped around. */
1480 if (data->last_bad_plcp_cnt_cck > bad_plcp_cck)
1481 data->last_bad_plcp_cnt_cck = bad_plcp_cck;
1483 bad_plcp_cck -= data->last_bad_plcp_cnt_cck;
1484 data->last_bad_plcp_cnt_cck += bad_plcp_cck;
1487 if (data->last_bad_plcp_cnt_ofdm > bad_plcp_ofdm)
1488 data->last_bad_plcp_cnt_ofdm = bad_plcp_ofdm;
1490 bad_plcp_ofdm -= data->last_bad_plcp_cnt_ofdm;
1491 data->last_bad_plcp_cnt_ofdm += bad_plcp_ofdm;
1494 if (data->last_fa_cnt_ofdm > fa_ofdm)
1495 data->last_fa_cnt_ofdm = fa_ofdm;
1497 fa_ofdm -= data->last_fa_cnt_ofdm;
1498 data->last_fa_cnt_ofdm += fa_ofdm;
1501 if (data->last_fa_cnt_cck > fa_cck)
1502 data->last_fa_cnt_cck = fa_cck;
1504 fa_cck -= data->last_fa_cnt_cck;
1505 data->last_fa_cnt_cck += fa_cck;
1508 /* Total aborted signal locks */
1509 norm_fa_ofdm = fa_ofdm + bad_plcp_ofdm;
1510 norm_fa_cck = fa_cck + bad_plcp_cck;
1512 IWL_DEBUG_CALIB("cck: fa %u badp %u ofdm: fa %u badp %u\n", fa_cck,
1513 bad_plcp_cck, fa_ofdm, bad_plcp_ofdm);
1515 iwl4965_sens_auto_corr_ofdm(priv, norm_fa_ofdm, rx_enable_time);
1516 iwl4965_sens_energy_cck(priv, norm_fa_cck, rx_enable_time, &statis);
1517 rc |= iwl4965_sensitivity_write(priv, CMD_ASYNC);
1522 static void iwl4965_bg_sensitivity_work(struct work_struct *work)
1524 struct iwl4965_priv *priv = container_of(work, struct iwl4965_priv,
1527 mutex_lock(&priv->mutex);
1529 if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
1530 test_bit(STATUS_SCANNING, &priv->status)) {
1531 mutex_unlock(&priv->mutex);
1535 if (priv->start_calib) {
1536 iwl4965_noise_calibration(priv, &priv->statistics);
1538 if (priv->sensitivity_data.state ==
1539 IWL_SENS_CALIB_NEED_REINIT) {
1540 iwl4965_init_sensitivity(priv, CMD_ASYNC, 0);
1541 priv->sensitivity_data.state = IWL_SENS_CALIB_ALLOWED;
1543 iwl4965_sensitivity_calibration(priv,
1547 mutex_unlock(&priv->mutex);
1550 #endif /*CONFIG_IWL4965_SENSITIVITY*/
1552 static void iwl4965_bg_txpower_work(struct work_struct *work)
1554 struct iwl4965_priv *priv = container_of(work, struct iwl4965_priv,
1557 /* If a scan happened to start before we got here
1558 * then just return; the statistics notification will
1559 * kick off another scheduled work to compensate for
1560 * any temperature delta we missed here. */
1561 if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
1562 test_bit(STATUS_SCANNING, &priv->status))
1565 mutex_lock(&priv->mutex);
1567 /* Regardless of if we are assocaited, we must reconfigure the
1568 * TX power since frames can be sent on non-radar channels while
1570 iwl4965_hw_reg_send_txpower(priv);
1572 /* Update last_temperature to keep is_calib_needed from running
1573 * when it isn't needed... */
1574 priv->last_temperature = priv->temperature;
1576 mutex_unlock(&priv->mutex);
1580 * Acquire priv->lock before calling this function !
1582 static void iwl4965_set_wr_ptrs(struct iwl4965_priv *priv, int txq_id, u32 index)
1584 iwl4965_write_direct32(priv, HBUS_TARG_WRPTR,
1585 (index & 0xff) | (txq_id << 8));
1586 iwl4965_write_prph(priv, KDR_SCD_QUEUE_RDPTR(txq_id), index);
1590 * Acquire priv->lock before calling this function !
1592 static void iwl4965_tx_queue_set_status(struct iwl4965_priv *priv,
1593 struct iwl4965_tx_queue *txq,
1594 int tx_fifo_id, int scd_retry)
1596 int txq_id = txq->q.id;
1597 int active = test_bit(txq_id, &priv->txq_ctx_active_msk)?1:0;
1599 iwl4965_write_prph(priv, KDR_SCD_QUEUE_STATUS_BITS(txq_id),
1600 (active << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
1601 (tx_fifo_id << SCD_QUEUE_STTS_REG_POS_TXF) |
1602 (scd_retry << SCD_QUEUE_STTS_REG_POS_WSL) |
1603 (scd_retry << SCD_QUEUE_STTS_REG_POS_SCD_ACK) |
1604 SCD_QUEUE_STTS_REG_MSK);
1606 txq->sched_retry = scd_retry;
1608 IWL_DEBUG_INFO("%s %s Queue %d on AC %d\n",
1609 active ? "Activete" : "Deactivate",
1610 scd_retry ? "BA" : "AC", txq_id, tx_fifo_id);
1613 static const u16 default_queue_to_tx_fifo[] = {
1623 static inline void iwl4965_txq_ctx_activate(struct iwl4965_priv *priv, int txq_id)
1625 set_bit(txq_id, &priv->txq_ctx_active_msk);
1628 static inline void iwl4965_txq_ctx_deactivate(struct iwl4965_priv *priv, int txq_id)
1630 clear_bit(txq_id, &priv->txq_ctx_active_msk);
1633 int iwl4965_alive_notify(struct iwl4965_priv *priv)
1637 unsigned long flags;
1640 spin_lock_irqsave(&priv->lock, flags);
1642 #ifdef CONFIG_IWL4965_SENSITIVITY
1643 memset(&(priv->sensitivity_data), 0,
1644 sizeof(struct iwl4965_sensitivity_data));
1645 memset(&(priv->chain_noise_data), 0,
1646 sizeof(struct iwl4965_chain_noise_data));
1647 for (i = 0; i < NUM_RX_CHAINS; i++)
1648 priv->chain_noise_data.delta_gain_code[i] =
1649 CHAIN_NOISE_DELTA_GAIN_INIT_VAL;
1650 #endif /* CONFIG_IWL4965_SENSITIVITY*/
1651 rc = iwl4965_grab_nic_access(priv);
1653 spin_unlock_irqrestore(&priv->lock, flags);
1657 priv->scd_base_addr = iwl4965_read_prph(priv, KDR_SCD_SRAM_BASE_ADDR);
1658 a = priv->scd_base_addr + SCD_CONTEXT_DATA_OFFSET;
1659 for (; a < priv->scd_base_addr + SCD_TX_STTS_BITMAP_OFFSET; a += 4)
1660 iwl4965_write_targ_mem(priv, a, 0);
1661 for (; a < priv->scd_base_addr + SCD_TRANSLATE_TBL_OFFSET; a += 4)
1662 iwl4965_write_targ_mem(priv, a, 0);
1663 for (; a < sizeof(u16) * priv->hw_setting.max_txq_num; a += 4)
1664 iwl4965_write_targ_mem(priv, a, 0);
1666 iwl4965_write_prph(priv, KDR_SCD_DRAM_BASE_ADDR,
1667 (priv->hw_setting.shared_phys +
1668 offsetof(struct iwl4965_shared, queues_byte_cnt_tbls)) >> 10);
1669 iwl4965_write_prph(priv, KDR_SCD_QUEUECHAIN_SEL, 0);
1671 /* initiate the queues */
1672 for (i = 0; i < priv->hw_setting.max_txq_num; i++) {
1673 iwl4965_write_prph(priv, KDR_SCD_QUEUE_RDPTR(i), 0);
1674 iwl4965_write_direct32(priv, HBUS_TARG_WRPTR, 0 | (i << 8));
1675 iwl4965_write_targ_mem(priv, priv->scd_base_addr +
1676 SCD_CONTEXT_QUEUE_OFFSET(i),
1678 SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) &
1679 SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
1680 iwl4965_write_targ_mem(priv, priv->scd_base_addr +
1681 SCD_CONTEXT_QUEUE_OFFSET(i) +
1684 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
1685 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
1688 iwl4965_write_prph(priv, KDR_SCD_INTERRUPT_MASK,
1689 (1 << priv->hw_setting.max_txq_num) - 1);
1691 iwl4965_write_prph(priv, KDR_SCD_TXFACT,
1692 SCD_TXFACT_REG_TXFIFO_MASK(0, 7));
1694 iwl4965_set_wr_ptrs(priv, IWL_CMD_QUEUE_NUM, 0);
1695 /* map qos queues to fifos one-to-one */
1696 for (i = 0; i < ARRAY_SIZE(default_queue_to_tx_fifo); i++) {
1697 int ac = default_queue_to_tx_fifo[i];
1698 iwl4965_txq_ctx_activate(priv, i);
1699 iwl4965_tx_queue_set_status(priv, &priv->txq[i], ac, 0);
1702 iwl4965_release_nic_access(priv);
1703 spin_unlock_irqrestore(&priv->lock, flags);
1708 int iwl4965_hw_set_hw_setting(struct iwl4965_priv *priv)
1710 priv->hw_setting.shared_virt =
1711 pci_alloc_consistent(priv->pci_dev,
1712 sizeof(struct iwl4965_shared),
1713 &priv->hw_setting.shared_phys);
1715 if (!priv->hw_setting.shared_virt)
1718 memset(priv->hw_setting.shared_virt, 0, sizeof(struct iwl4965_shared));
1720 priv->hw_setting.max_txq_num = iwl4965_param_queues_num;
1721 priv->hw_setting.ac_queue_count = AC_NUM;
1722 priv->hw_setting.tx_cmd_len = sizeof(struct iwl4965_tx_cmd);
1723 priv->hw_setting.max_rxq_size = RX_QUEUE_SIZE;
1724 priv->hw_setting.max_rxq_log = RX_QUEUE_SIZE_LOG;
1726 priv->hw_setting.max_stations = IWL4965_STATION_COUNT;
1727 priv->hw_setting.bcast_sta_id = IWL4965_BROADCAST_ID;
1732 * iwl4965_hw_txq_ctx_free - Free TXQ Context
1734 * Destroy all TX DMA queues and structures
1736 void iwl4965_hw_txq_ctx_free(struct iwl4965_priv *priv)
1741 for (txq_id = 0; txq_id < priv->hw_setting.max_txq_num; txq_id++)
1742 iwl4965_tx_queue_free(priv, &priv->txq[txq_id]);
1744 iwl4965_kw_free(priv);
1748 * iwl4965_hw_txq_free_tfd - Free one TFD, those at index [txq->q.read_ptr]
1750 * Does NOT advance any indexes
1752 int iwl4965_hw_txq_free_tfd(struct iwl4965_priv *priv, struct iwl4965_tx_queue *txq)
1754 struct iwl4965_tfd_frame *bd_tmp = (struct iwl4965_tfd_frame *)&txq->bd[0];
1755 struct iwl4965_tfd_frame *bd = &bd_tmp[txq->q.read_ptr];
1756 struct pci_dev *dev = priv->pci_dev;
1762 if (txq->q.id == IWL_CMD_QUEUE_NUM)
1763 /* nothing to cleanup after for host commands */
1767 counter = IWL_GET_BITS(*bd, num_tbs);
1768 if (counter > MAX_NUM_OF_TBS) {
1769 IWL_ERROR("Too many chunks: %i\n", counter);
1770 /* @todo issue fatal error, it is quite serious situation */
1774 /* unmap chunks if any */
1776 for (i = 0; i < counter; i++) {
1783 IWL_GET_BITS(bd->pa[index], tb2_addr_lo16) |
1784 (IWL_GET_BITS(bd->pa[index],
1785 tb2_addr_hi20) << 16),
1786 IWL_GET_BITS(bd->pa[index], tb2_len),
1790 pci_unmap_single(dev,
1791 le32_to_cpu(bd->pa[index].tb1_addr),
1792 IWL_GET_BITS(bd->pa[index], tb1_len),
1795 if (txq->txb[txq->q.read_ptr].skb[i]) {
1796 struct sk_buff *skb = txq->txb[txq->q.read_ptr].skb[i];
1799 txq->txb[txq->q.read_ptr].skb[i] = NULL;
1805 int iwl4965_hw_reg_set_txpower(struct iwl4965_priv *priv, s8 power)
1807 IWL_ERROR("TODO: Implement iwl4965_hw_reg_set_txpower!\n");
1811 static s32 iwl4965_math_div_round(s32 num, s32 denom, s32 *res)
1824 *res = ((num * 2 + denom) / (denom * 2)) * sign;
1829 static s32 iwl4965_get_voltage_compensation(s32 eeprom_voltage,
1830 s32 current_voltage)
1834 if ((TX_POWER_IWL_ILLEGAL_VOLTAGE == eeprom_voltage) ||
1835 (TX_POWER_IWL_ILLEGAL_VOLTAGE == current_voltage))
1838 iwl4965_math_div_round(current_voltage - eeprom_voltage,
1839 TX_POWER_IWL_VOLTAGE_CODES_PER_03V, &comp);
1841 if (current_voltage > eeprom_voltage)
1843 if ((comp < -2) || (comp > 2))
1849 static const struct iwl4965_channel_info *
1850 iwl4965_get_channel_txpower_info(struct iwl4965_priv *priv, u8 phymode, u16 channel)
1852 const struct iwl4965_channel_info *ch_info;
1854 ch_info = iwl4965_get_channel_info(priv, phymode, channel);
1856 if (!is_channel_valid(ch_info))
1862 static s32 iwl4965_get_tx_atten_grp(u16 channel)
1864 if (channel >= CALIB_IWL_TX_ATTEN_GR5_FCH &&
1865 channel <= CALIB_IWL_TX_ATTEN_GR5_LCH)
1866 return CALIB_CH_GROUP_5;
1868 if (channel >= CALIB_IWL_TX_ATTEN_GR1_FCH &&
1869 channel <= CALIB_IWL_TX_ATTEN_GR1_LCH)
1870 return CALIB_CH_GROUP_1;
1872 if (channel >= CALIB_IWL_TX_ATTEN_GR2_FCH &&
1873 channel <= CALIB_IWL_TX_ATTEN_GR2_LCH)
1874 return CALIB_CH_GROUP_2;
1876 if (channel >= CALIB_IWL_TX_ATTEN_GR3_FCH &&
1877 channel <= CALIB_IWL_TX_ATTEN_GR3_LCH)
1878 return CALIB_CH_GROUP_3;
1880 if (channel >= CALIB_IWL_TX_ATTEN_GR4_FCH &&
1881 channel <= CALIB_IWL_TX_ATTEN_GR4_LCH)
1882 return CALIB_CH_GROUP_4;
1884 IWL_ERROR("Can't find txatten group for channel %d.\n", channel);
1888 static u32 iwl4965_get_sub_band(const struct iwl4965_priv *priv, u32 channel)
1892 for (b = 0; b < EEPROM_TX_POWER_BANDS; b++) {
1893 if (priv->eeprom.calib_info.band_info[b].ch_from == 0)
1896 if ((channel >= priv->eeprom.calib_info.band_info[b].ch_from)
1897 && (channel <= priv->eeprom.calib_info.band_info[b].ch_to))
1904 static s32 iwl4965_interpolate_value(s32 x, s32 x1, s32 y1, s32 x2, s32 y2)
1911 iwl4965_math_div_round((x2 - x) * (y1 - y2), (x2 - x1), &val);
1916 static int iwl4965_interpolate_chan(struct iwl4965_priv *priv, u32 channel,
1917 struct iwl4965_eeprom_calib_ch_info *chan_info)
1922 const struct iwl4965_eeprom_calib_measure *m1;
1923 const struct iwl4965_eeprom_calib_measure *m2;
1924 struct iwl4965_eeprom_calib_measure *omeas;
1928 s = iwl4965_get_sub_band(priv, channel);
1929 if (s >= EEPROM_TX_POWER_BANDS) {
1930 IWL_ERROR("Tx Power can not find channel %d ", channel);
1934 ch_i1 = priv->eeprom.calib_info.band_info[s].ch1.ch_num;
1935 ch_i2 = priv->eeprom.calib_info.band_info[s].ch2.ch_num;
1936 chan_info->ch_num = (u8) channel;
1938 IWL_DEBUG_TXPOWER("channel %d subband %d factory cal ch %d & %d\n",
1939 channel, s, ch_i1, ch_i2);
1941 for (c = 0; c < EEPROM_TX_POWER_TX_CHAINS; c++) {
1942 for (m = 0; m < EEPROM_TX_POWER_MEASUREMENTS; m++) {
1943 m1 = &(priv->eeprom.calib_info.band_info[s].ch1.
1944 measurements[c][m]);
1945 m2 = &(priv->eeprom.calib_info.band_info[s].ch2.
1946 measurements[c][m]);
1947 omeas = &(chan_info->measurements[c][m]);
1950 (u8) iwl4965_interpolate_value(channel, ch_i1,
1955 (u8) iwl4965_interpolate_value(channel, ch_i1,
1956 m1->gain_idx, ch_i2,
1958 omeas->temperature =
1959 (u8) iwl4965_interpolate_value(channel, ch_i1,
1964 (s8) iwl4965_interpolate_value(channel, ch_i1,
1969 ("chain %d meas %d AP1=%d AP2=%d AP=%d\n", c, m,
1970 m1->actual_pow, m2->actual_pow, omeas->actual_pow);
1972 ("chain %d meas %d NI1=%d NI2=%d NI=%d\n", c, m,
1973 m1->gain_idx, m2->gain_idx, omeas->gain_idx);
1975 ("chain %d meas %d PA1=%d PA2=%d PA=%d\n", c, m,
1976 m1->pa_det, m2->pa_det, omeas->pa_det);
1978 ("chain %d meas %d T1=%d T2=%d T=%d\n", c, m,
1979 m1->temperature, m2->temperature,
1980 omeas->temperature);
1987 /* bit-rate-dependent table to prevent Tx distortion, in half-dB units,
1988 * for OFDM 6, 12, 18, 24, 36, 48, 54, 60 MBit, and CCK all rates. */
1989 static s32 back_off_table[] = {
1990 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM SISO 20 MHz */
1991 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM MIMO 20 MHz */
1992 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM SISO 40 MHz */
1993 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM MIMO 40 MHz */
1997 /* Thermal compensation values for txpower for various frequency ranges ...
1998 * ratios from 3:1 to 4.5:1 of degrees (Celsius) per half-dB gain adjust */
1999 static struct iwl4965_txpower_comp_entry {
2000 s32 degrees_per_05db_a;
2001 s32 degrees_per_05db_a_denom;
2002 } tx_power_cmp_tble[CALIB_CH_GROUP_MAX] = {
2003 {9, 2}, /* group 0 5.2, ch 34-43 */
2004 {4, 1}, /* group 1 5.2, ch 44-70 */
2005 {4, 1}, /* group 2 5.2, ch 71-124 */
2006 {4, 1}, /* group 3 5.2, ch 125-200 */
2007 {3, 1} /* group 4 2.4, ch all */
2010 static s32 get_min_power_index(s32 rate_power_index, u32 band)
2013 if ((rate_power_index & 7) <= 4)
2014 return MIN_TX_GAIN_INDEX_52GHZ_EXT;
2016 return MIN_TX_GAIN_INDEX;
2024 static const struct gain_entry gain_table[2][108] = {
2025 /* 5.2GHz power gain index table */
2027 {123, 0x3F}, /* highest txpower */
2136 /* 2.4GHz power gain index table */
2138 {110, 0x3f}, /* highest txpower */
2249 static int iwl4965_fill_txpower_tbl(struct iwl4965_priv *priv, u8 band, u16 channel,
2250 u8 is_fat, u8 ctrl_chan_high,
2251 struct iwl4965_tx_power_db *tx_power_tbl)
2253 u8 saturation_power;
2255 s32 user_target_power;
2259 s32 current_regulatory;
2260 s32 txatten_grp = CALIB_CH_GROUP_MAX;
2263 const struct iwl4965_channel_info *ch_info = NULL;
2264 struct iwl4965_eeprom_calib_ch_info ch_eeprom_info;
2265 const struct iwl4965_eeprom_calib_measure *measurement;
2268 s32 voltage_compensation;
2269 s32 degrees_per_05db_num;
2270 s32 degrees_per_05db_denom;
2272 s32 temperature_comp[2];
2273 s32 factory_gain_index[2];
2274 s32 factory_actual_pwr[2];
2277 /* Sanity check requested level (dBm) */
2278 if (priv->user_txpower_limit < IWL_TX_POWER_TARGET_POWER_MIN) {
2279 IWL_WARNING("Requested user TXPOWER %d below limit.\n",
2280 priv->user_txpower_limit);
2283 if (priv->user_txpower_limit > IWL_TX_POWER_TARGET_POWER_MAX) {
2284 IWL_WARNING("Requested user TXPOWER %d above limit.\n",
2285 priv->user_txpower_limit);
2289 /* user_txpower_limit is in dBm, convert to half-dBm (half-dB units
2290 * are used for indexing into txpower table) */
2291 user_target_power = 2 * priv->user_txpower_limit;
2293 /* Get current (RXON) channel, band, width */
2295 iwl4965_get_channel_txpower_info(priv, priv->phymode, channel);
2297 IWL_DEBUG_TXPOWER("chan %d band %d is_fat %d\n", channel, band,
2303 /* get txatten group, used to select 1) thermal txpower adjustment
2304 * and 2) mimo txpower balance between Tx chains. */
2305 txatten_grp = iwl4965_get_tx_atten_grp(channel);
2306 if (txatten_grp < 0)
2309 IWL_DEBUG_TXPOWER("channel %d belongs to txatten group %d\n",
2310 channel, txatten_grp);
2319 /* hardware txpower limits ...
2320 * saturation (clipping distortion) txpowers are in half-dBm */
2322 saturation_power = priv->eeprom.calib_info.saturation_power24;
2324 saturation_power = priv->eeprom.calib_info.saturation_power52;
2326 if (saturation_power < IWL_TX_POWER_SATURATION_MIN ||
2327 saturation_power > IWL_TX_POWER_SATURATION_MAX) {
2329 saturation_power = IWL_TX_POWER_DEFAULT_SATURATION_24;
2331 saturation_power = IWL_TX_POWER_DEFAULT_SATURATION_52;
2334 /* regulatory txpower limits ... reg_limit values are in half-dBm,
2335 * max_power_avg values are in dBm, convert * 2 */
2337 reg_limit = ch_info->fat_max_power_avg * 2;
2339 reg_limit = ch_info->max_power_avg * 2;
2341 if ((reg_limit < IWL_TX_POWER_REGULATORY_MIN) ||
2342 (reg_limit > IWL_TX_POWER_REGULATORY_MAX)) {
2344 reg_limit = IWL_TX_POWER_DEFAULT_REGULATORY_24;
2346 reg_limit = IWL_TX_POWER_DEFAULT_REGULATORY_52;
2349 /* Interpolate txpower calibration values for this channel,
2350 * based on factory calibration tests on spaced channels. */
2351 iwl4965_interpolate_chan(priv, channel, &ch_eeprom_info);
2353 /* calculate tx gain adjustment based on power supply voltage */
2354 voltage = priv->eeprom.calib_info.voltage;
2355 init_voltage = (s32)le32_to_cpu(priv->card_alive_init.voltage);
2356 voltage_compensation =
2357 iwl4965_get_voltage_compensation(voltage, init_voltage);
2359 IWL_DEBUG_TXPOWER("curr volt %d eeprom volt %d volt comp %d\n",
2361 voltage, voltage_compensation);
2363 /* get current temperature (Celsius) */
2364 current_temp = max(priv->temperature, IWL_TX_POWER_TEMPERATURE_MIN);
2365 current_temp = min(priv->temperature, IWL_TX_POWER_TEMPERATURE_MAX);
2366 current_temp = KELVIN_TO_CELSIUS(current_temp);
2368 /* select thermal txpower adjustment params, based on channel group
2369 * (same frequency group used for mimo txatten adjustment) */
2370 degrees_per_05db_num =
2371 tx_power_cmp_tble[txatten_grp].degrees_per_05db_a;
2372 degrees_per_05db_denom =
2373 tx_power_cmp_tble[txatten_grp].degrees_per_05db_a_denom;
2375 /* get per-chain txpower values from factory measurements */
2376 for (c = 0; c < 2; c++) {
2377 measurement = &ch_eeprom_info.measurements[c][1];
2379 /* txgain adjustment (in half-dB steps) based on difference
2380 * between factory and current temperature */
2381 factory_temp = measurement->temperature;
2382 iwl4965_math_div_round((current_temp - factory_temp) *
2383 degrees_per_05db_denom,
2384 degrees_per_05db_num,
2385 &temperature_comp[c]);
2387 factory_gain_index[c] = measurement->gain_idx;
2388 factory_actual_pwr[c] = measurement->actual_pow;
2390 IWL_DEBUG_TXPOWER("chain = %d\n", c);
2391 IWL_DEBUG_TXPOWER("fctry tmp %d, "
2392 "curr tmp %d, comp %d steps\n",
2393 factory_temp, current_temp,
2394 temperature_comp[c]);
2396 IWL_DEBUG_TXPOWER("fctry idx %d, fctry pwr %d\n",
2397 factory_gain_index[c],
2398 factory_actual_pwr[c]);
2401 /* for each of 33 bit-rates (including 1 for CCK) */
2402 for (i = 0; i < POWER_TABLE_NUM_ENTRIES; i++) {
2404 union iwl4965_tx_power_dual_stream tx_power;
2406 /* for mimo, reduce each chain's txpower by half
2407 * (3dB, 6 steps), so total output power is regulatory
2410 current_regulatory = reg_limit -
2411 IWL_TX_POWER_MIMO_REGULATORY_COMPENSATION;
2414 current_regulatory = reg_limit;
2418 /* find txpower limit, either hardware or regulatory */
2419 power_limit = saturation_power - back_off_table[i];
2420 if (power_limit > current_regulatory)
2421 power_limit = current_regulatory;
2423 /* reduce user's txpower request if necessary
2424 * for this rate on this channel */
2425 target_power = user_target_power;
2426 if (target_power > power_limit)
2427 target_power = power_limit;
2429 IWL_DEBUG_TXPOWER("rate %d sat %d reg %d usr %d tgt %d\n",
2430 i, saturation_power - back_off_table[i],
2431 current_regulatory, user_target_power,
2434 /* for each of 2 Tx chains (radio transmitters) */
2435 for (c = 0; c < 2; c++) {
2440 (s32)le32_to_cpu(priv->card_alive_init.
2441 tx_atten[txatten_grp][c]);
2445 /* calculate index; higher index means lower txpower */
2446 power_index = (u8) (factory_gain_index[c] -
2448 factory_actual_pwr[c]) -
2449 temperature_comp[c] -
2450 voltage_compensation +
2453 /* IWL_DEBUG_TXPOWER("calculated txpower index %d\n",
2456 if (power_index < get_min_power_index(i, band))
2457 power_index = get_min_power_index(i, band);
2459 /* adjust 5 GHz index to support negative indexes */
2463 /* CCK, rate 32, reduce txpower for CCK */
2464 if (i == POWER_TABLE_CCK_ENTRY)
2466 IWL_TX_POWER_CCK_COMPENSATION_C_STEP;
2468 /* stay within the table! */
2469 if (power_index > 107) {
2470 IWL_WARNING("txpower index %d > 107\n",
2474 if (power_index < 0) {
2475 IWL_WARNING("txpower index %d < 0\n",
2480 /* fill txpower command for this rate/chain */
2481 tx_power.s.radio_tx_gain[c] =
2482 gain_table[band][power_index].radio;
2483 tx_power.s.dsp_predis_atten[c] =
2484 gain_table[band][power_index].dsp;
2486 IWL_DEBUG_TXPOWER("chain %d mimo %d index %d "
2487 "gain 0x%02x dsp %d\n",
2488 c, atten_value, power_index,
2489 tx_power.s.radio_tx_gain[c],
2490 tx_power.s.dsp_predis_atten[c]);
2491 }/* for each chain */
2493 tx_power_tbl->power_tbl[i].dw = cpu_to_le32(tx_power.dw);
2495 }/* for each rate */
2501 * iwl4965_hw_reg_send_txpower - Configure the TXPOWER level user limit
2503 * Uses the active RXON for channel, band, and characteristics (fat, high)
2504 * The power limit is taken from priv->user_txpower_limit.
2506 int iwl4965_hw_reg_send_txpower(struct iwl4965_priv *priv)
2508 struct iwl4965_txpowertable_cmd cmd = { 0 };
2512 u8 ctrl_chan_high = 0;
2514 if (test_bit(STATUS_SCANNING, &priv->status)) {
2515 /* If this gets hit a lot, switch it to a BUG() and catch
2516 * the stack trace to find out who is calling this during
2518 IWL_WARNING("TX Power requested while scanning!\n");
2522 band = ((priv->phymode == MODE_IEEE80211B) ||
2523 (priv->phymode == MODE_IEEE80211G));
2525 is_fat = is_fat_channel(priv->active_rxon.flags);
2528 (priv->active_rxon.flags & RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK))
2532 cmd.channel = priv->active_rxon.channel;
2534 rc = iwl4965_fill_txpower_tbl(priv, band,
2535 le16_to_cpu(priv->active_rxon.channel),
2536 is_fat, ctrl_chan_high, &cmd.tx_power);
2540 rc = iwl4965_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD, sizeof(cmd), &cmd);
2544 int iwl4965_hw_channel_switch(struct iwl4965_priv *priv, u16 channel)
2549 u8 ctrl_chan_high = 0;
2550 struct iwl4965_channel_switch_cmd cmd = { 0 };
2551 const struct iwl4965_channel_info *ch_info;
2553 band = ((priv->phymode == MODE_IEEE80211B) ||
2554 (priv->phymode == MODE_IEEE80211G));
2556 ch_info = iwl4965_get_channel_info(priv, priv->phymode, channel);
2558 is_fat = is_fat_channel(priv->staging_rxon.flags);
2561 (priv->active_rxon.flags & RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK))
2565 cmd.expect_beacon = 0;
2566 cmd.channel = cpu_to_le16(channel);
2567 cmd.rxon_flags = priv->active_rxon.flags;
2568 cmd.rxon_filter_flags = priv->active_rxon.filter_flags;
2569 cmd.switch_time = cpu_to_le32(priv->ucode_beacon_time);
2571 cmd.expect_beacon = is_channel_radar(ch_info);
2573 cmd.expect_beacon = 1;
2575 rc = iwl4965_fill_txpower_tbl(priv, band, channel, is_fat,
2576 ctrl_chan_high, &cmd.tx_power);
2578 IWL_DEBUG_11H("error:%d fill txpower_tbl\n", rc);
2582 rc = iwl4965_send_cmd_pdu(priv, REPLY_CHANNEL_SWITCH, sizeof(cmd), &cmd);
2586 #define RTS_HCCA_RETRY_LIMIT 3
2587 #define RTS_DFAULT_RETRY_LIMIT 60
2589 void iwl4965_hw_build_tx_cmd_rate(struct iwl4965_priv *priv,
2590 struct iwl4965_cmd *cmd,
2591 struct ieee80211_tx_control *ctrl,
2592 struct ieee80211_hdr *hdr, int sta_id,
2596 u8 rts_retry_limit = 0;
2597 u8 data_retry_limit = 0;
2599 u16 fc = le16_to_cpu(hdr->frame_control);
2601 tx_flags = cmd->cmd.tx.tx_flags;
2603 rate = iwl4965_rates[ctrl->tx_rate].plcp;
2605 rts_retry_limit = (is_hcca) ?
2606 RTS_HCCA_RETRY_LIMIT : RTS_DFAULT_RETRY_LIMIT;
2608 if (ieee80211_is_probe_response(fc)) {
2609 data_retry_limit = 3;
2610 if (data_retry_limit < rts_retry_limit)
2611 rts_retry_limit = data_retry_limit;
2613 data_retry_limit = IWL_DEFAULT_TX_RETRY;
2615 if (priv->data_retry_limit != -1)
2616 data_retry_limit = priv->data_retry_limit;
2618 if ((fc & IEEE80211_FCTL_FTYPE) == IEEE80211_FTYPE_MGMT) {
2619 switch (fc & IEEE80211_FCTL_STYPE) {
2620 case IEEE80211_STYPE_AUTH:
2621 case IEEE80211_STYPE_DEAUTH:
2622 case IEEE80211_STYPE_ASSOC_REQ:
2623 case IEEE80211_STYPE_REASSOC_REQ:
2624 if (tx_flags & TX_CMD_FLG_RTS_MSK) {
2625 tx_flags &= ~TX_CMD_FLG_RTS_MSK;
2626 tx_flags |= TX_CMD_FLG_CTS_MSK;
2634 cmd->cmd.tx.rts_retry_limit = rts_retry_limit;
2635 cmd->cmd.tx.data_retry_limit = data_retry_limit;
2636 cmd->cmd.tx.rate_n_flags = iwl4965_hw_set_rate_n_flags(rate, 0);
2637 cmd->cmd.tx.tx_flags = tx_flags;
2640 int iwl4965_hw_get_rx_read(struct iwl4965_priv *priv)
2642 struct iwl4965_shared *shared_data = priv->hw_setting.shared_virt;
2644 return IWL_GET_BITS(*shared_data, rb_closed_stts_rb_num);
2647 int iwl4965_hw_get_temperature(struct iwl4965_priv *priv)
2649 return priv->temperature;
2652 unsigned int iwl4965_hw_get_beacon_cmd(struct iwl4965_priv *priv,
2653 struct iwl4965_frame *frame, u8 rate)
2655 struct iwl4965_tx_beacon_cmd *tx_beacon_cmd;
2656 unsigned int frame_size;
2658 tx_beacon_cmd = &frame->u.beacon;
2659 memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
2661 tx_beacon_cmd->tx.sta_id = IWL4965_BROADCAST_ID;
2662 tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
2664 frame_size = iwl4965_fill_beacon_frame(priv,
2665 tx_beacon_cmd->frame,
2666 iwl4965_broadcast_addr,
2667 sizeof(frame->u) - sizeof(*tx_beacon_cmd));
2669 BUG_ON(frame_size > MAX_MPDU_SIZE);
2670 tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
2672 if ((rate == IWL_RATE_1M_PLCP) || (rate >= IWL_RATE_2M_PLCP))
2673 tx_beacon_cmd->tx.rate_n_flags =
2674 iwl4965_hw_set_rate_n_flags(rate, RATE_MCS_CCK_MSK);
2676 tx_beacon_cmd->tx.rate_n_flags =
2677 iwl4965_hw_set_rate_n_flags(rate, 0);
2679 tx_beacon_cmd->tx.tx_flags = (TX_CMD_FLG_SEQ_CTL_MSK |
2680 TX_CMD_FLG_TSF_MSK | TX_CMD_FLG_STA_RATE_MSK);
2681 return (sizeof(*tx_beacon_cmd) + frame_size);
2684 int iwl4965_hw_tx_queue_init(struct iwl4965_priv *priv, struct iwl4965_tx_queue *txq)
2687 unsigned long flags;
2688 int txq_id = txq->q.id;
2690 spin_lock_irqsave(&priv->lock, flags);
2691 rc = iwl4965_grab_nic_access(priv);
2693 spin_unlock_irqrestore(&priv->lock, flags);
2697 iwl4965_write_direct32(priv, FH_MEM_CBBC_QUEUE(txq_id),
2698 txq->q.dma_addr >> 8);
2699 iwl4965_write_direct32(
2700 priv, IWL_FH_TCSR_CHNL_TX_CONFIG_REG(txq_id),
2701 IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
2702 IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL);
2703 iwl4965_release_nic_access(priv);
2704 spin_unlock_irqrestore(&priv->lock, flags);
2709 static inline u8 iwl4965_get_dma_hi_address(dma_addr_t addr)
2711 return sizeof(addr) > sizeof(u32) ? (addr >> 16) >> 16 : 0;
2714 int iwl4965_hw_txq_attach_buf_to_tfd(struct iwl4965_priv *priv, void *ptr,
2715 dma_addr_t addr, u16 len)
2718 struct iwl4965_tfd_frame *tfd = ptr;
2719 u32 num_tbs = IWL_GET_BITS(*tfd, num_tbs);
2721 if ((num_tbs >= MAX_NUM_OF_TBS) || (num_tbs < 0)) {
2722 IWL_ERROR("Error can not send more than %d chunks\n",
2727 index = num_tbs / 2;
2728 is_odd = num_tbs & 0x1;
2731 tfd->pa[index].tb1_addr = cpu_to_le32(addr);
2732 IWL_SET_BITS(tfd->pa[index], tb1_addr_hi,
2733 iwl4965_get_dma_hi_address(addr));
2734 IWL_SET_BITS(tfd->pa[index], tb1_len, len);
2736 IWL_SET_BITS(tfd->pa[index], tb2_addr_lo16,
2737 (u32) (addr & 0xffff));
2738 IWL_SET_BITS(tfd->pa[index], tb2_addr_hi20, addr >> 16);
2739 IWL_SET_BITS(tfd->pa[index], tb2_len, len);
2742 IWL_SET_BITS(*tfd, num_tbs, num_tbs + 1);
2747 static void iwl4965_hw_card_show_info(struct iwl4965_priv *priv)
2749 u16 hw_version = priv->eeprom.board_revision_4965;
2751 IWL_DEBUG_INFO("4965ABGN HW Version %u.%u.%u\n",
2752 ((hw_version >> 8) & 0x0F),
2753 ((hw_version >> 8) >> 4), (hw_version & 0x00FF));
2755 IWL_DEBUG_INFO("4965ABGN PBA Number %.16s\n",
2756 priv->eeprom.board_pba_number_4965);
2759 #define IWL_TX_CRC_SIZE 4
2760 #define IWL_TX_DELIMITER_SIZE 4
2762 int iwl4965_tx_queue_update_wr_ptr(struct iwl4965_priv *priv,
2763 struct iwl4965_tx_queue *txq, u16 byte_cnt)
2766 int txq_id = txq->q.id;
2767 struct iwl4965_shared *shared_data = priv->hw_setting.shared_virt;
2769 if (txq->need_update == 0)
2772 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
2774 IWL_SET_BITS16(shared_data->queues_byte_cnt_tbls[txq_id].
2775 tfd_offset[txq->q.write_ptr], byte_cnt, len);
2777 if (txq->q.write_ptr < IWL4965_MAX_WIN_SIZE)
2778 IWL_SET_BITS16(shared_data->queues_byte_cnt_tbls[txq_id].
2779 tfd_offset[IWL4965_QUEUE_SIZE + txq->q.write_ptr],
2785 /* Set up Rx receiver/antenna/chain usage in "staging" RXON image.
2786 * This should not be used for scan command ... it puts data in wrong place. */
2787 void iwl4965_set_rxon_chain(struct iwl4965_priv *priv)
2789 u8 is_single = is_single_stream(priv);
2790 u8 idle_state, rx_state;
2792 priv->staging_rxon.rx_chain = 0;
2793 rx_state = idle_state = 3;
2795 /* Tell uCode which antennas are actually connected.
2796 * Before first association, we assume all antennas are connected.
2797 * Just after first association, iwl4965_noise_calibration()
2798 * checks which antennas actually *are* connected. */
2799 priv->staging_rxon.rx_chain |=
2800 cpu_to_le16(priv->valid_antenna << RXON_RX_CHAIN_VALID_POS);
2802 /* How many receivers should we use? */
2803 iwl4965_get_rx_chain_counter(priv, &idle_state, &rx_state);
2804 priv->staging_rxon.rx_chain |=
2805 cpu_to_le16(rx_state << RXON_RX_CHAIN_MIMO_CNT_POS);
2806 priv->staging_rxon.rx_chain |=
2807 cpu_to_le16(idle_state << RXON_RX_CHAIN_CNT_POS);
2809 if (!is_single && (rx_state >= 2) &&
2810 !test_bit(STATUS_POWER_PMI, &priv->status))
2811 priv->staging_rxon.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
2813 priv->staging_rxon.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
2815 IWL_DEBUG_ASSOC("rx chain %X\n", priv->staging_rxon.rx_chain);
2818 #ifdef CONFIG_IWL4965_HT
2819 #ifdef CONFIG_IWL4965_HT_AGG
2821 get the traffic load value for tid
2823 static u32 iwl4965_tl_get_load(struct iwl4965_priv *priv, u8 tid)
2826 u32 current_time = jiffies_to_msecs(jiffies);
2829 unsigned long flags;
2830 struct iwl4965_traffic_load *tid_ptr = NULL;
2832 if (tid >= TID_MAX_LOAD_COUNT)
2835 tid_ptr = &(priv->lq_mngr.agg_ctrl.traffic_load[tid]);
2837 current_time -= current_time % TID_ROUND_VALUE;
2839 spin_lock_irqsave(&priv->lq_mngr.lock, flags);
2840 if (!(tid_ptr->queue_count))
2843 time_diff = TIME_WRAP_AROUND(tid_ptr->time_stamp, current_time);
2844 index = time_diff / TID_QUEUE_CELL_SPACING;
2846 if (index >= TID_QUEUE_MAX_SIZE) {
2847 u32 oldest_time = current_time - TID_MAX_TIME_DIFF;
2849 while (tid_ptr->queue_count &&
2850 (tid_ptr->time_stamp < oldest_time)) {
2851 tid_ptr->total -= tid_ptr->packet_count[tid_ptr->head];
2852 tid_ptr->packet_count[tid_ptr->head] = 0;
2853 tid_ptr->time_stamp += TID_QUEUE_CELL_SPACING;
2854 tid_ptr->queue_count--;
2856 if (tid_ptr->head >= TID_QUEUE_MAX_SIZE)
2860 load = tid_ptr->total;
2863 spin_unlock_irqrestore(&priv->lq_mngr.lock, flags);
2868 increment traffic load value for tid and also remove
2869 any old values if passed the certian time period
2871 static void iwl4965_tl_add_packet(struct iwl4965_priv *priv, u8 tid)
2873 u32 current_time = jiffies_to_msecs(jiffies);
2876 unsigned long flags;
2877 struct iwl4965_traffic_load *tid_ptr = NULL;
2879 if (tid >= TID_MAX_LOAD_COUNT)
2882 tid_ptr = &(priv->lq_mngr.agg_ctrl.traffic_load[tid]);
2884 current_time -= current_time % TID_ROUND_VALUE;
2886 spin_lock_irqsave(&priv->lq_mngr.lock, flags);
2887 if (!(tid_ptr->queue_count)) {
2889 tid_ptr->time_stamp = current_time;
2890 tid_ptr->queue_count = 1;
2892 tid_ptr->packet_count[0] = 1;
2896 time_diff = TIME_WRAP_AROUND(tid_ptr->time_stamp, current_time);
2897 index = time_diff / TID_QUEUE_CELL_SPACING;
2899 if (index >= TID_QUEUE_MAX_SIZE) {
2900 u32 oldest_time = current_time - TID_MAX_TIME_DIFF;
2902 while (tid_ptr->queue_count &&
2903 (tid_ptr->time_stamp < oldest_time)) {
2904 tid_ptr->total -= tid_ptr->packet_count[tid_ptr->head];
2905 tid_ptr->packet_count[tid_ptr->head] = 0;
2906 tid_ptr->time_stamp += TID_QUEUE_CELL_SPACING;
2907 tid_ptr->queue_count--;
2909 if (tid_ptr->head >= TID_QUEUE_MAX_SIZE)
2914 index = (tid_ptr->head + index) % TID_QUEUE_MAX_SIZE;
2915 tid_ptr->packet_count[index] = tid_ptr->packet_count[index] + 1;
2916 tid_ptr->total = tid_ptr->total + 1;
2918 if ((index + 1) > tid_ptr->queue_count)
2919 tid_ptr->queue_count = index + 1;
2921 spin_unlock_irqrestore(&priv->lq_mngr.lock, flags);
2925 #define MMAC_SCHED_MAX_NUMBER_OF_HT_BACK_FLOWS 7
2927 BA_STATUS_FAILURE = 0,
2928 BA_STATUS_INITIATOR_DELBA,
2929 BA_STATUS_RECIPIENT_DELBA,
2930 BA_STATUS_RENEW_ADDBA_REQUEST,
2934 static u8 iwl4964_tl_ba_avail(struct iwl4965_priv *priv)
2937 struct iwl4965_lq_mngr *lq;
2941 lq = (struct iwl4965_lq_mngr *)&(priv->lq_mngr);
2942 for (i = 0; i < TID_MAX_LOAD_COUNT ; i++) {
2944 if ((lq->agg_ctrl.granted_ba & msk) ||
2945 (lq->agg_ctrl.wait_for_agg_status & msk))
2949 if (count < MMAC_SCHED_MAX_NUMBER_OF_HT_BACK_FLOWS)
2955 static void iwl4965_ba_status(struct iwl4965_priv *priv,
2956 u8 tid, enum HT_STATUS status);
2958 static int iwl4965_perform_addba(struct iwl4965_priv *priv, u8 tid, u32 length,
2963 rc = ieee80211_start_BA_session(priv->hw, priv->bssid, tid);
2965 iwl4965_ba_status(priv, tid, BA_STATUS_FAILURE);
2970 static int iwl4965_perform_delba(struct iwl4965_priv *priv, u8 tid)
2974 rc = ieee80211_stop_BA_session(priv->hw, priv->bssid, tid);
2976 iwl4965_ba_status(priv, tid, BA_STATUS_FAILURE);
2981 static void iwl4965_turn_on_agg_for_tid(struct iwl4965_priv *priv,
2982 struct iwl4965_lq_mngr *lq,
2983 u8 auto_agg, u8 tid)
2985 u32 tid_msk = (1 << tid);
2986 unsigned long flags;
2988 spin_lock_irqsave(&priv->lq_mngr.lock, flags);
2990 if ((auto_agg) && (!lq->enable_counter)){
2991 lq->agg_ctrl.next_retry = 0;
2992 lq->agg_ctrl.tid_retry = 0;
2993 spin_unlock_irqrestore(&priv->lq_mngr.lock, flags);
2997 if (!(lq->agg_ctrl.granted_ba & tid_msk) &&
2998 (lq->agg_ctrl.requested_ba & tid_msk)) {
2999 u8 available_queues;
3002 spin_unlock_irqrestore(&priv->lq_mngr.lock, flags);
3003 available_queues = iwl4964_tl_ba_avail(priv);
3004 load = iwl4965_tl_get_load(priv, tid);
3006 spin_lock_irqsave(&priv->lq_mngr.lock, flags);
3007 if (!available_queues) {
3009 lq->agg_ctrl.tid_retry |= tid_msk;
3011 lq->agg_ctrl.requested_ba &= ~tid_msk;
3012 lq->agg_ctrl.wait_for_agg_status &= ~tid_msk;
3014 } else if ((auto_agg) &&
3015 ((load <= lq->agg_ctrl.tid_traffic_load_threshold) ||
3016 ((lq->agg_ctrl.wait_for_agg_status & tid_msk))))
3017 lq->agg_ctrl.tid_retry |= tid_msk;
3019 lq->agg_ctrl.wait_for_agg_status |= tid_msk;
3020 spin_unlock_irqrestore(&priv->lq_mngr.lock, flags);
3021 iwl4965_perform_addba(priv, tid, 0x40,
3022 lq->agg_ctrl.ba_timeout);
3023 spin_lock_irqsave(&priv->lq_mngr.lock, flags);
3026 spin_unlock_irqrestore(&priv->lq_mngr.lock, flags);
3029 static void iwl4965_turn_on_agg(struct iwl4965_priv *priv, u8 tid)
3031 struct iwl4965_lq_mngr *lq;
3032 unsigned long flags;
3034 lq = (struct iwl4965_lq_mngr *)&(priv->lq_mngr);
3036 if ((tid < TID_MAX_LOAD_COUNT))
3037 iwl4965_turn_on_agg_for_tid(priv, lq, lq->agg_ctrl.auto_agg,
3039 else if (tid == TID_ALL_SPECIFIED) {
3040 if (lq->agg_ctrl.requested_ba) {
3041 for (tid = 0; tid < TID_MAX_LOAD_COUNT; tid++)
3042 iwl4965_turn_on_agg_for_tid(priv, lq,
3043 lq->agg_ctrl.auto_agg, tid);
3045 spin_lock_irqsave(&priv->lq_mngr.lock, flags);
3046 lq->agg_ctrl.tid_retry = 0;
3047 lq->agg_ctrl.next_retry = 0;
3048 spin_unlock_irqrestore(&priv->lq_mngr.lock, flags);
3054 void iwl4965_turn_off_agg(struct iwl4965_priv *priv, u8 tid)
3057 struct iwl4965_lq_mngr *lq;
3058 unsigned long flags;
3060 lq = (struct iwl4965_lq_mngr *)&(priv->lq_mngr);
3062 if ((tid < TID_MAX_LOAD_COUNT)) {
3064 spin_lock_irqsave(&priv->lq_mngr.lock, flags);
3065 lq->agg_ctrl.wait_for_agg_status |= tid_msk;
3066 lq->agg_ctrl.requested_ba &= ~tid_msk;
3067 spin_unlock_irqrestore(&priv->lq_mngr.lock, flags);
3068 iwl4965_perform_delba(priv, tid);
3069 } else if (tid == TID_ALL_SPECIFIED) {
3070 spin_lock_irqsave(&priv->lq_mngr.lock, flags);
3071 for (tid = 0; tid < TID_MAX_LOAD_COUNT; tid++) {
3073 lq->agg_ctrl.wait_for_agg_status |= tid_msk;
3074 spin_unlock_irqrestore(&priv->lq_mngr.lock, flags);
3075 iwl4965_perform_delba(priv, tid);
3076 spin_lock_irqsave(&priv->lq_mngr.lock, flags);
3078 lq->agg_ctrl.requested_ba = 0;
3079 spin_unlock_irqrestore(&priv->lq_mngr.lock, flags);
3083 static void iwl4965_ba_status(struct iwl4965_priv *priv,
3084 u8 tid, enum HT_STATUS status)
3086 struct iwl4965_lq_mngr *lq;
3087 u32 tid_msk = (1 << tid);
3088 unsigned long flags;
3090 lq = (struct iwl4965_lq_mngr *)&(priv->lq_mngr);
3092 if ((tid >= TID_MAX_LOAD_COUNT))
3095 spin_lock_irqsave(&priv->lq_mngr.lock, flags);
3097 case BA_STATUS_ACTIVE:
3098 if (!(lq->agg_ctrl.granted_ba & tid_msk))
3099 lq->agg_ctrl.granted_ba |= tid_msk;
3102 if ((lq->agg_ctrl.granted_ba & tid_msk))
3103 lq->agg_ctrl.granted_ba &= ~tid_msk;
3107 lq->agg_ctrl.wait_for_agg_status &= ~tid_msk;
3108 if (status != BA_STATUS_ACTIVE) {
3109 if (lq->agg_ctrl.auto_agg) {
3110 lq->agg_ctrl.tid_retry |= tid_msk;
3111 lq->agg_ctrl.next_retry =
3112 jiffies + msecs_to_jiffies(500);
3114 lq->agg_ctrl.requested_ba &= ~tid_msk;
3116 spin_unlock_irqrestore(&priv->lq_mngr.lock, flags);
3121 static void iwl4965_bg_agg_work(struct work_struct *work)
3123 struct iwl4965_priv *priv = container_of(work, struct iwl4965_priv,
3129 unsigned long flags;
3130 struct iwl4965_lq_mngr *lq = (struct iwl4965_lq_mngr *)&(priv->lq_mngr);
3132 spin_lock_irqsave(&priv->lq_mngr.lock, flags);
3133 retry_tid = lq->agg_ctrl.tid_retry;
3134 lq->agg_ctrl.tid_retry = 0;
3135 spin_unlock_irqrestore(&priv->lq_mngr.lock, flags);
3137 if (retry_tid == TID_ALL_SPECIFIED)
3138 iwl4965_turn_on_agg(priv, TID_ALL_SPECIFIED);
3140 for (tid = 0; tid < TID_MAX_LOAD_COUNT; tid++) {
3141 tid_msk = (1 << tid);
3142 if (retry_tid & tid_msk)
3143 iwl4965_turn_on_agg(priv, tid);
3147 spin_lock_irqsave(&priv->lq_mngr.lock, flags);
3148 if (lq->agg_ctrl.tid_retry)
3149 lq->agg_ctrl.next_retry = jiffies + msecs_to_jiffies(500);
3150 spin_unlock_irqrestore(&priv->lq_mngr.lock, flags);
3153 #endif /*CONFIG_IWL4965_HT_AGG */
3154 #endif /* CONFIG_IWL4965_HT */
3156 int iwl4965_tx_cmd(struct iwl4965_priv *priv, struct iwl4965_cmd *out_cmd,
3157 u8 sta_id, dma_addr_t txcmd_phys,
3158 struct ieee80211_hdr *hdr, u8 hdr_len,
3159 struct ieee80211_tx_control *ctrl, void *sta_in)
3161 struct iwl4965_tx_cmd cmd;
3162 struct iwl4965_tx_cmd *tx = (struct iwl4965_tx_cmd *)&out_cmd->cmd.payload[0];
3163 dma_addr_t scratch_phys;
3168 int rate_index = min(ctrl->tx_rate & 0xffff, IWL_RATE_COUNT - 1);
3169 #ifdef CONFIG_IWL4965_HT
3170 #ifdef CONFIG_IWL4965_HT_AGG
3172 #endif /*CONFIG_IWL4965_HT_AGG */
3173 #endif /* CONFIG_IWL4965_HT */
3175 unicast = !is_multicast_ether_addr(hdr->addr1);
3177 fc = le16_to_cpu(hdr->frame_control);
3178 if ((fc & IEEE80211_FCTL_FTYPE) != IEEE80211_FTYPE_DATA)
3181 memcpy(&cmd, &(out_cmd->cmd.tx), sizeof(struct iwl4965_tx_cmd));
3182 memset(tx, 0, sizeof(struct iwl4965_tx_cmd));
3183 memcpy(tx->hdr, hdr, hdr_len);
3186 tx->driver_txop = cmd.driver_txop;
3187 tx->stop_time.life_time = cmd.stop_time.life_time;
3188 tx->tx_flags = cmd.tx_flags;
3189 tx->sta_id = cmd.sta_id;
3190 tx->tid_tspec = cmd.tid_tspec;
3191 tx->timeout.pm_frame_timeout = cmd.timeout.pm_frame_timeout;
3192 tx->next_frame_len = cmd.next_frame_len;
3194 tx->sec_ctl = cmd.sec_ctl;
3195 memcpy(&(tx->key[0]), &(cmd.key[0]), 16);
3196 tx->tx_flags = cmd.tx_flags;
3198 tx->rts_retry_limit = cmd.rts_retry_limit;
3199 tx->data_retry_limit = cmd.data_retry_limit;
3201 scratch_phys = txcmd_phys + sizeof(struct iwl4965_cmd_header) +
3202 offsetof(struct iwl4965_tx_cmd, scratch);
3203 tx->dram_lsb_ptr = cpu_to_le32(scratch_phys);
3204 tx->dram_msb_ptr = iwl4965_get_dma_hi_address(scratch_phys);
3206 /* Hard coded to start at the highest retry fallback position
3207 * until the 4965 specific rate control algorithm is tied in */
3208 tx->initial_rate_index = LINK_QUAL_MAX_RETRY_NUM - 1;
3210 /* Alternate between antenna A and B for successive frames */
3211 if (priv->use_ant_b_for_management_frame) {
3212 priv->use_ant_b_for_management_frame = 0;
3213 rate_flags = RATE_MCS_ANT_B_MSK;
3215 priv->use_ant_b_for_management_frame = 1;
3216 rate_flags = RATE_MCS_ANT_A_MSK;
3219 if (!unicast || !is_data) {
3220 if ((rate_index >= IWL_FIRST_CCK_RATE) &&
3221 (rate_index <= IWL_LAST_CCK_RATE))
3222 rate_flags |= RATE_MCS_CCK_MSK;
3224 tx->initial_rate_index = 0;
3225 tx->tx_flags |= TX_CMD_FLG_STA_RATE_MSK;
3228 tx->rate_n_flags = iwl4965_hw_set_rate_n_flags(iwl4965_rates[rate_index].plcp,
3231 if (ieee80211_is_back_request(fc))
3232 tx->tx_flags |= TX_CMD_FLG_ACK_MSK |
3233 TX_CMD_FLG_IMM_BA_RSP_MASK;
3234 #ifdef CONFIG_IWL4965_HT
3235 #ifdef CONFIG_IWL4965_HT_AGG
3236 qc = ieee80211_get_qos_ctrl(hdr);
3238 (priv->iw_mode != IEEE80211_IF_TYPE_IBSS)) {
3240 tid = (u8) (le16_to_cpu(*qc) & 0xF);
3241 if (tid < TID_MAX_LOAD_COUNT)
3242 iwl4965_tl_add_packet(priv, tid);
3245 if (priv->lq_mngr.agg_ctrl.next_retry &&
3246 (time_after(priv->lq_mngr.agg_ctrl.next_retry, jiffies))) {
3247 unsigned long flags;
3249 spin_lock_irqsave(&priv->lq_mngr.lock, flags);
3250 priv->lq_mngr.agg_ctrl.next_retry = 0;
3251 spin_unlock_irqrestore(&priv->lq_mngr.lock, flags);
3252 schedule_work(&priv->agg_work);
3260 * sign_extend - Sign extend a value using specified bit as sign-bit
3262 * Example: sign_extend(9, 3) would return -7 as bit3 of 1001b is 1
3263 * and bit0..2 is 001b which when sign extended to 1111111111111001b is -7.
3265 * @param oper value to sign extend
3266 * @param index 0 based bit index (0<=index<32) to sign bit
3268 static s32 sign_extend(u32 oper, int index)
3270 u8 shift = 31 - index;
3272 return (s32)(oper << shift) >> shift;
3276 * iwl4965_get_temperature - return the calibrated temperature (in Kelvin)
3277 * @statistics: Provides the temperature reading from the uCode
3279 * A return of <0 indicates bogus data in the statistics
3281 int iwl4965_get_temperature(const struct iwl4965_priv *priv)
3288 if (test_bit(STATUS_TEMPERATURE, &priv->status) &&
3289 (priv->statistics.flag & STATISTICS_REPLY_FLG_FAT_MODE_MSK)) {
3290 IWL_DEBUG_TEMP("Running FAT temperature calibration\n");
3291 R1 = (s32)le32_to_cpu(priv->card_alive_init.therm_r1[1]);
3292 R2 = (s32)le32_to_cpu(priv->card_alive_init.therm_r2[1]);
3293 R3 = (s32)le32_to_cpu(priv->card_alive_init.therm_r3[1]);
3294 R4 = le32_to_cpu(priv->card_alive_init.therm_r4[1]);
3296 IWL_DEBUG_TEMP("Running temperature calibration\n");
3297 R1 = (s32)le32_to_cpu(priv->card_alive_init.therm_r1[0]);
3298 R2 = (s32)le32_to_cpu(priv->card_alive_init.therm_r2[0]);
3299 R3 = (s32)le32_to_cpu(priv->card_alive_init.therm_r3[0]);
3300 R4 = le32_to_cpu(priv->card_alive_init.therm_r4[0]);
3304 * Temperature is only 23 bits so sign extend out to 32
3306 * NOTE If we haven't received a statistics notification yet
3307 * with an updated temperature, use R4 provided to us in the
3308 * ALIVE response. */
3309 if (!test_bit(STATUS_TEMPERATURE, &priv->status))
3310 vt = sign_extend(R4, 23);
3313 le32_to_cpu(priv->statistics.general.temperature), 23);
3315 IWL_DEBUG_TEMP("Calib values R[1-3]: %d %d %d R4: %d\n",
3319 IWL_ERROR("Calibration conflict R1 == R3\n");
3323 /* Calculate temperature in degrees Kelvin, adjust by 97%.
3324 * Add offset to center the adjustment around 0 degrees Centigrade. */
3325 temperature = TEMPERATURE_CALIB_A_VAL * (vt - R2);
3326 temperature /= (R3 - R1);
3327 temperature = (temperature * 97) / 100 +
3328 TEMPERATURE_CALIB_KELVIN_OFFSET;
3330 IWL_DEBUG_TEMP("Calibrated temperature: %dK, %dC\n", temperature,
3331 KELVIN_TO_CELSIUS(temperature));
3336 /* Adjust Txpower only if temperature variance is greater than threshold. */
3337 #define IWL_TEMPERATURE_THRESHOLD 3
3340 * iwl4965_is_temp_calib_needed - determines if new calibration is needed
3342 * If the temperature changed has changed sufficiently, then a recalibration
3345 * Assumes caller will replace priv->last_temperature once calibration
3348 static int iwl4965_is_temp_calib_needed(struct iwl4965_priv *priv)
3352 if (!test_bit(STATUS_STATISTICS, &priv->status)) {
3353 IWL_DEBUG_TEMP("Temperature not updated -- no statistics.\n");
3357 temp_diff = priv->temperature - priv->last_temperature;
3359 /* get absolute value */
3360 if (temp_diff < 0) {
3361 IWL_DEBUG_POWER("Getting cooler, delta %d, \n", temp_diff);
3362 temp_diff = -temp_diff;
3363 } else if (temp_diff == 0)
3364 IWL_DEBUG_POWER("Same temp, \n");
3366 IWL_DEBUG_POWER("Getting warmer, delta %d, \n", temp_diff);
3368 if (temp_diff < IWL_TEMPERATURE_THRESHOLD) {
3369 IWL_DEBUG_POWER("Thermal txpower calib not needed\n");
3373 IWL_DEBUG_POWER("Thermal txpower calib needed\n");
3378 /* Calculate noise level, based on measurements during network silence just
3379 * before arriving beacon. This measurement can be done only if we know
3380 * exactly when to expect beacons, therefore only when we're associated. */
3381 static void iwl4965_rx_calc_noise(struct iwl4965_priv *priv)
3383 struct statistics_rx_non_phy *rx_info
3384 = &(priv->statistics.rx.general);
3385 int num_active_rx = 0;
3386 int total_silence = 0;
3388 le32_to_cpu(rx_info->beacon_silence_rssi_a) & IN_BAND_FILTER;
3390 le32_to_cpu(rx_info->beacon_silence_rssi_b) & IN_BAND_FILTER;
3392 le32_to_cpu(rx_info->beacon_silence_rssi_c) & IN_BAND_FILTER;
3394 if (bcn_silence_a) {
3395 total_silence += bcn_silence_a;
3398 if (bcn_silence_b) {
3399 total_silence += bcn_silence_b;
3402 if (bcn_silence_c) {
3403 total_silence += bcn_silence_c;
3407 /* Average among active antennas */
3409 priv->last_rx_noise = (total_silence / num_active_rx) - 107;
3411 priv->last_rx_noise = IWL_NOISE_MEAS_NOT_AVAILABLE;
3413 IWL_DEBUG_CALIB("inband silence a %u, b %u, c %u, dBm %d\n",
3414 bcn_silence_a, bcn_silence_b, bcn_silence_c,
3415 priv->last_rx_noise);
3418 void iwl4965_hw_rx_statistics(struct iwl4965_priv *priv, struct iwl4965_rx_mem_buffer *rxb)
3420 struct iwl4965_rx_packet *pkt = (void *)rxb->skb->data;
3424 IWL_DEBUG_RX("Statistics notification received (%d vs %d).\n",
3425 (int)sizeof(priv->statistics), pkt->len);
3427 change = ((priv->statistics.general.temperature !=
3428 pkt->u.stats.general.temperature) ||
3429 ((priv->statistics.flag &
3430 STATISTICS_REPLY_FLG_FAT_MODE_MSK) !=
3431 (pkt->u.stats.flag & STATISTICS_REPLY_FLG_FAT_MODE_MSK)));
3433 memcpy(&priv->statistics, &pkt->u.stats, sizeof(priv->statistics));
3435 set_bit(STATUS_STATISTICS, &priv->status);
3437 /* Reschedule the statistics timer to occur in
3438 * REG_RECALIB_PERIOD seconds to ensure we get a
3439 * thermal update even if the uCode doesn't give
3441 mod_timer(&priv->statistics_periodic, jiffies +
3442 msecs_to_jiffies(REG_RECALIB_PERIOD * 1000));
3444 if (unlikely(!test_bit(STATUS_SCANNING, &priv->status)) &&
3445 (pkt->hdr.cmd == STATISTICS_NOTIFICATION)) {
3446 iwl4965_rx_calc_noise(priv);
3447 #ifdef CONFIG_IWL4965_SENSITIVITY
3448 queue_work(priv->workqueue, &priv->sensitivity_work);
3452 /* If the hardware hasn't reported a change in
3453 * temperature then don't bother computing a
3454 * calibrated temperature value */
3458 temp = iwl4965_get_temperature(priv);
3462 if (priv->temperature != temp) {
3463 if (priv->temperature)
3464 IWL_DEBUG_TEMP("Temperature changed "
3465 "from %dC to %dC\n",
3466 KELVIN_TO_CELSIUS(priv->temperature),
3467 KELVIN_TO_CELSIUS(temp));
3469 IWL_DEBUG_TEMP("Temperature "
3470 "initialized to %dC\n",
3471 KELVIN_TO_CELSIUS(temp));
3474 priv->temperature = temp;
3475 set_bit(STATUS_TEMPERATURE, &priv->status);
3477 if (unlikely(!test_bit(STATUS_SCANNING, &priv->status)) &&
3478 iwl4965_is_temp_calib_needed(priv))
3479 queue_work(priv->workqueue, &priv->txpower_work);
3482 static void iwl4965_handle_data_packet(struct iwl4965_priv *priv, int is_data,
3484 struct iwl4965_rx_mem_buffer *rxb,
3485 struct ieee80211_rx_status *stats)
3487 struct iwl4965_rx_packet *pkt = (struct iwl4965_rx_packet *)rxb->skb->data;
3488 struct iwl4965_rx_phy_res *rx_start = (include_phy) ?
3489 (struct iwl4965_rx_phy_res *)&(pkt->u.raw[0]) : NULL;
3490 struct ieee80211_hdr *hdr;
3493 unsigned int skblen;
3496 if (!include_phy && priv->last_phy_res[0])
3497 rx_start = (struct iwl4965_rx_phy_res *)&priv->last_phy_res[1];
3500 IWL_ERROR("MPDU frame without a PHY data\n");
3504 hdr = (struct ieee80211_hdr *)((u8 *) & rx_start[1] +
3505 rx_start->cfg_phy_cnt);
3507 len = le16_to_cpu(rx_start->byte_count);
3509 rx_end = (__le32 *) ((u8 *) & pkt->u.raw[0] +
3510 sizeof(struct iwl4965_rx_phy_res) +
3511 rx_start->cfg_phy_cnt + len);
3514 struct iwl4965_rx_mpdu_res_start *amsdu =
3515 (struct iwl4965_rx_mpdu_res_start *)pkt->u.raw;
3517 hdr = (struct ieee80211_hdr *)(pkt->u.raw +
3518 sizeof(struct iwl4965_rx_mpdu_res_start));
3519 len = le16_to_cpu(amsdu->byte_count);
3520 rx_start->byte_count = amsdu->byte_count;
3521 rx_end = (__le32 *) (((u8 *) hdr) + len);
3523 if (len > IWL_RX_BUF_SIZE || len < 16) {
3524 IWL_WARNING("byte count out of range [16,4K]"
3529 ampdu_status = le32_to_cpu(*rx_end);
3530 skblen = ((u8 *) rx_end - (u8 *) & pkt->u.raw[0]) + sizeof(u32);
3532 /* start from MAC */
3533 skb_reserve(rxb->skb, (void *)hdr - (void *)pkt);
3534 skb_put(rxb->skb, len); /* end where data ends */
3536 /* We only process data packets if the interface is open */
3537 if (unlikely(!priv->is_open)) {
3538 IWL_DEBUG_DROP_LIMIT
3539 ("Dropping packet while interface is not open.\n");
3543 if (priv->iw_mode == IEEE80211_IF_TYPE_MNTR) {
3544 if (iwl4965_param_hwcrypto)
3545 iwl4965_set_decrypted_flag(priv, rxb->skb,
3546 ampdu_status, stats);
3547 iwl4965_handle_data_packet_monitor(priv, rxb, hdr, len, stats, 0);
3552 hdr = (struct ieee80211_hdr *)rxb->skb->data;
3554 if (iwl4965_param_hwcrypto)
3555 iwl4965_set_decrypted_flag(priv, rxb->skb, ampdu_status, stats);
3557 ieee80211_rx_irqsafe(priv->hw, rxb->skb, stats);
3558 priv->alloc_rxb_skb--;
3561 priv->led_packets += len;
3562 iwl4965_setup_activity_timer(priv);
3566 /* Calc max signal level (dBm) among 3 possible receivers */
3567 static int iwl4965_calc_rssi(struct iwl4965_rx_phy_res *rx_resp)
3569 /* data from PHY/DSP regarding signal strength, etc.,