39b278053056cfe0856d2a8b5aae47cd1e03d4da
[linux-2.6.git] / drivers / net / wireless / ath / ath9k / main.c
1 /*
2  * Copyright (c) 2008-2009 Atheros Communications Inc.
3  *
4  * Permission to use, copy, modify, and/or distribute this software for any
5  * purpose with or without fee is hereby granted, provided that the above
6  * copyright notice and this permission notice appear in all copies.
7  *
8  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15  */
16
17 #include <linux/nl80211.h>
18 #include "ath9k.h"
19 #include "btcoex.h"
20
21 static char *dev_info = "ath9k";
22
23 MODULE_AUTHOR("Atheros Communications");
24 MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
25 MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
26 MODULE_LICENSE("Dual BSD/GPL");
27
28 static int modparam_nohwcrypt;
29 module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
30 MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
31
32 static unsigned int ath9k_debug = ATH_DBG_DEFAULT;
33 module_param_named(debug, ath9k_debug, uint, 0);
34 MODULE_PARM_DESC(ath9k_debug, "Debugging mask");
35
36 /* We use the hw_value as an index into our private channel structure */
37
38 #define CHAN2G(_freq, _idx)  { \
39         .center_freq = (_freq), \
40         .hw_value = (_idx), \
41         .max_power = 20, \
42 }
43
44 #define CHAN5G(_freq, _idx) { \
45         .band = IEEE80211_BAND_5GHZ, \
46         .center_freq = (_freq), \
47         .hw_value = (_idx), \
48         .max_power = 20, \
49 }
50
51 /* Some 2 GHz radios are actually tunable on 2312-2732
52  * on 5 MHz steps, we support the channels which we know
53  * we have calibration data for all cards though to make
54  * this static */
55 static struct ieee80211_channel ath9k_2ghz_chantable[] = {
56         CHAN2G(2412, 0), /* Channel 1 */
57         CHAN2G(2417, 1), /* Channel 2 */
58         CHAN2G(2422, 2), /* Channel 3 */
59         CHAN2G(2427, 3), /* Channel 4 */
60         CHAN2G(2432, 4), /* Channel 5 */
61         CHAN2G(2437, 5), /* Channel 6 */
62         CHAN2G(2442, 6), /* Channel 7 */
63         CHAN2G(2447, 7), /* Channel 8 */
64         CHAN2G(2452, 8), /* Channel 9 */
65         CHAN2G(2457, 9), /* Channel 10 */
66         CHAN2G(2462, 10), /* Channel 11 */
67         CHAN2G(2467, 11), /* Channel 12 */
68         CHAN2G(2472, 12), /* Channel 13 */
69         CHAN2G(2484, 13), /* Channel 14 */
70 };
71
72 /* Some 5 GHz radios are actually tunable on XXXX-YYYY
73  * on 5 MHz steps, we support the channels which we know
74  * we have calibration data for all cards though to make
75  * this static */
76 static struct ieee80211_channel ath9k_5ghz_chantable[] = {
77         /* _We_ call this UNII 1 */
78         CHAN5G(5180, 14), /* Channel 36 */
79         CHAN5G(5200, 15), /* Channel 40 */
80         CHAN5G(5220, 16), /* Channel 44 */
81         CHAN5G(5240, 17), /* Channel 48 */
82         /* _We_ call this UNII 2 */
83         CHAN5G(5260, 18), /* Channel 52 */
84         CHAN5G(5280, 19), /* Channel 56 */
85         CHAN5G(5300, 20), /* Channel 60 */
86         CHAN5G(5320, 21), /* Channel 64 */
87         /* _We_ call this "Middle band" */
88         CHAN5G(5500, 22), /* Channel 100 */
89         CHAN5G(5520, 23), /* Channel 104 */
90         CHAN5G(5540, 24), /* Channel 108 */
91         CHAN5G(5560, 25), /* Channel 112 */
92         CHAN5G(5580, 26), /* Channel 116 */
93         CHAN5G(5600, 27), /* Channel 120 */
94         CHAN5G(5620, 28), /* Channel 124 */
95         CHAN5G(5640, 29), /* Channel 128 */
96         CHAN5G(5660, 30), /* Channel 132 */
97         CHAN5G(5680, 31), /* Channel 136 */
98         CHAN5G(5700, 32), /* Channel 140 */
99         /* _We_ call this UNII 3 */
100         CHAN5G(5745, 33), /* Channel 149 */
101         CHAN5G(5765, 34), /* Channel 153 */
102         CHAN5G(5785, 35), /* Channel 157 */
103         CHAN5G(5805, 36), /* Channel 161 */
104         CHAN5G(5825, 37), /* Channel 165 */
105 };
106
107 static void ath_cache_conf_rate(struct ath_softc *sc,
108                                 struct ieee80211_conf *conf)
109 {
110         switch (conf->channel->band) {
111         case IEEE80211_BAND_2GHZ:
112                 if (conf_is_ht20(conf))
113                         sc->cur_rate_table =
114                           sc->hw_rate_table[ATH9K_MODE_11NG_HT20];
115                 else if (conf_is_ht40_minus(conf))
116                         sc->cur_rate_table =
117                           sc->hw_rate_table[ATH9K_MODE_11NG_HT40MINUS];
118                 else if (conf_is_ht40_plus(conf))
119                         sc->cur_rate_table =
120                           sc->hw_rate_table[ATH9K_MODE_11NG_HT40PLUS];
121                 else
122                         sc->cur_rate_table =
123                           sc->hw_rate_table[ATH9K_MODE_11G];
124                 break;
125         case IEEE80211_BAND_5GHZ:
126                 if (conf_is_ht20(conf))
127                         sc->cur_rate_table =
128                           sc->hw_rate_table[ATH9K_MODE_11NA_HT20];
129                 else if (conf_is_ht40_minus(conf))
130                         sc->cur_rate_table =
131                           sc->hw_rate_table[ATH9K_MODE_11NA_HT40MINUS];
132                 else if (conf_is_ht40_plus(conf))
133                         sc->cur_rate_table =
134                           sc->hw_rate_table[ATH9K_MODE_11NA_HT40PLUS];
135                 else
136                         sc->cur_rate_table =
137                           sc->hw_rate_table[ATH9K_MODE_11A];
138                 break;
139         default:
140                 BUG_ON(1);
141                 break;
142         }
143 }
144
145 static void ath_update_txpow(struct ath_softc *sc)
146 {
147         struct ath_hw *ah = sc->sc_ah;
148         u32 txpow;
149
150         if (sc->curtxpow != sc->config.txpowlimit) {
151                 ath9k_hw_set_txpowerlimit(ah, sc->config.txpowlimit);
152                 /* read back in case value is clamped */
153                 ath9k_hw_getcapability(ah, ATH9K_CAP_TXPOW, 1, &txpow);
154                 sc->curtxpow = txpow;
155         }
156 }
157
158 static u8 parse_mpdudensity(u8 mpdudensity)
159 {
160         /*
161          * 802.11n D2.0 defined values for "Minimum MPDU Start Spacing":
162          *   0 for no restriction
163          *   1 for 1/4 us
164          *   2 for 1/2 us
165          *   3 for 1 us
166          *   4 for 2 us
167          *   5 for 4 us
168          *   6 for 8 us
169          *   7 for 16 us
170          */
171         switch (mpdudensity) {
172         case 0:
173                 return 0;
174         case 1:
175         case 2:
176         case 3:
177                 /* Our lower layer calculations limit our precision to
178                    1 microsecond */
179                 return 1;
180         case 4:
181                 return 2;
182         case 5:
183                 return 4;
184         case 6:
185                 return 8;
186         case 7:
187                 return 16;
188         default:
189                 return 0;
190         }
191 }
192
193 static void ath_setup_rates(struct ath_softc *sc, enum ieee80211_band band)
194 {
195         const struct ath_rate_table *rate_table = NULL;
196         struct ieee80211_supported_band *sband;
197         struct ieee80211_rate *rate;
198         int i, maxrates;
199
200         switch (band) {
201         case IEEE80211_BAND_2GHZ:
202                 rate_table = sc->hw_rate_table[ATH9K_MODE_11G];
203                 break;
204         case IEEE80211_BAND_5GHZ:
205                 rate_table = sc->hw_rate_table[ATH9K_MODE_11A];
206                 break;
207         default:
208                 break;
209         }
210
211         if (rate_table == NULL)
212                 return;
213
214         sband = &sc->sbands[band];
215         rate = sc->rates[band];
216
217         if (rate_table->rate_cnt > ATH_RATE_MAX)
218                 maxrates = ATH_RATE_MAX;
219         else
220                 maxrates = rate_table->rate_cnt;
221
222         for (i = 0; i < maxrates; i++) {
223                 rate[i].bitrate = rate_table->info[i].ratekbps / 100;
224                 rate[i].hw_value = rate_table->info[i].ratecode;
225                 if (rate_table->info[i].short_preamble) {
226                         rate[i].hw_value_short = rate_table->info[i].ratecode |
227                                 rate_table->info[i].short_preamble;
228                         rate[i].flags = IEEE80211_RATE_SHORT_PREAMBLE;
229                 }
230                 sband->n_bitrates++;
231
232                 ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_CONFIG,
233                           "Rate: %2dMbps, ratecode: %2d\n",
234                           rate[i].bitrate / 10, rate[i].hw_value);
235         }
236 }
237
238 static struct ath9k_channel *ath_get_curchannel(struct ath_softc *sc,
239                                                 struct ieee80211_hw *hw)
240 {
241         struct ieee80211_channel *curchan = hw->conf.channel;
242         struct ath9k_channel *channel;
243         u8 chan_idx;
244
245         chan_idx = curchan->hw_value;
246         channel = &sc->sc_ah->channels[chan_idx];
247         ath9k_update_ichannel(sc, hw, channel);
248         return channel;
249 }
250
251 static bool ath9k_setpower(struct ath_softc *sc, enum ath9k_power_mode mode)
252 {
253         unsigned long flags;
254         bool ret;
255
256         spin_lock_irqsave(&sc->sc_pm_lock, flags);
257         ret = ath9k_hw_setpower(sc->sc_ah, mode);
258         spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
259
260         return ret;
261 }
262
263 void ath9k_ps_wakeup(struct ath_softc *sc)
264 {
265         unsigned long flags;
266
267         spin_lock_irqsave(&sc->sc_pm_lock, flags);
268         if (++sc->ps_usecount != 1)
269                 goto unlock;
270
271         ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
272
273  unlock:
274         spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
275 }
276
277 void ath9k_ps_restore(struct ath_softc *sc)
278 {
279         unsigned long flags;
280
281         spin_lock_irqsave(&sc->sc_pm_lock, flags);
282         if (--sc->ps_usecount != 0)
283                 goto unlock;
284
285         if (sc->ps_enabled &&
286             !(sc->sc_flags & (SC_OP_WAIT_FOR_BEACON |
287                               SC_OP_WAIT_FOR_CAB |
288                               SC_OP_WAIT_FOR_PSPOLL_DATA |
289                               SC_OP_WAIT_FOR_TX_ACK)))
290                 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_NETWORK_SLEEP);
291
292  unlock:
293         spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
294 }
295
296 /*
297  * Set/change channels.  If the channel is really being changed, it's done
298  * by reseting the chip.  To accomplish this we must first cleanup any pending
299  * DMA, then restart stuff.
300 */
301 int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
302                     struct ath9k_channel *hchan)
303 {
304         struct ath_hw *ah = sc->sc_ah;
305         struct ath_common *common = ath9k_hw_common(ah);
306         struct ieee80211_conf *conf = &common->hw->conf;
307         bool fastcc = true, stopped;
308         struct ieee80211_channel *channel = hw->conf.channel;
309         int r;
310
311         if (sc->sc_flags & SC_OP_INVALID)
312                 return -EIO;
313
314         ath9k_ps_wakeup(sc);
315
316         /*
317          * This is only performed if the channel settings have
318          * actually changed.
319          *
320          * To switch channels clear any pending DMA operations;
321          * wait long enough for the RX fifo to drain, reset the
322          * hardware at the new frequency, and then re-enable
323          * the relevant bits of the h/w.
324          */
325         ath9k_hw_set_interrupts(ah, 0);
326         ath_drain_all_txq(sc, false);
327         stopped = ath_stoprecv(sc);
328
329         /* XXX: do not flush receive queue here. We don't want
330          * to flush data frames already in queue because of
331          * changing channel. */
332
333         if (!stopped || (sc->sc_flags & SC_OP_FULL_RESET))
334                 fastcc = false;
335
336         ath_print(common, ATH_DBG_CONFIG,
337                   "(%u MHz) -> (%u MHz), conf_is_ht40: %d\n",
338                   sc->sc_ah->curchan->channel,
339                   channel->center_freq, conf_is_ht40(conf));
340
341         spin_lock_bh(&sc->sc_resetlock);
342
343         r = ath9k_hw_reset(ah, hchan, fastcc);
344         if (r) {
345                 ath_print(common, ATH_DBG_FATAL,
346                           "Unable to reset channel (%u Mhz) "
347                           "reset status %d\n",
348                           channel->center_freq, r);
349                 spin_unlock_bh(&sc->sc_resetlock);
350                 goto ps_restore;
351         }
352         spin_unlock_bh(&sc->sc_resetlock);
353
354         sc->sc_flags &= ~SC_OP_FULL_RESET;
355
356         if (ath_startrecv(sc) != 0) {
357                 ath_print(common, ATH_DBG_FATAL,
358                           "Unable to restart recv logic\n");
359                 r = -EIO;
360                 goto ps_restore;
361         }
362
363         ath_cache_conf_rate(sc, &hw->conf);
364         ath_update_txpow(sc);
365         ath9k_hw_set_interrupts(ah, sc->imask);
366
367  ps_restore:
368         ath9k_ps_restore(sc);
369         return r;
370 }
371
372 /*
373  *  This routine performs the periodic noise floor calibration function
374  *  that is used to adjust and optimize the chip performance.  This
375  *  takes environmental changes (location, temperature) into account.
376  *  When the task is complete, it reschedules itself depending on the
377  *  appropriate interval that was calculated.
378  */
379 static void ath_ani_calibrate(unsigned long data)
380 {
381         struct ath_softc *sc = (struct ath_softc *)data;
382         struct ath_hw *ah = sc->sc_ah;
383         struct ath_common *common = ath9k_hw_common(ah);
384         bool longcal = false;
385         bool shortcal = false;
386         bool aniflag = false;
387         unsigned int timestamp = jiffies_to_msecs(jiffies);
388         u32 cal_interval, short_cal_interval;
389
390         short_cal_interval = (ah->opmode == NL80211_IFTYPE_AP) ?
391                 ATH_AP_SHORT_CALINTERVAL : ATH_STA_SHORT_CALINTERVAL;
392
393         /*
394         * don't calibrate when we're scanning.
395         * we are most likely not on our home channel.
396         */
397         spin_lock(&sc->ani_lock);
398         if (sc->sc_flags & SC_OP_SCANNING)
399                 goto set_timer;
400
401         /* Only calibrate if awake */
402         if (sc->sc_ah->power_mode != ATH9K_PM_AWAKE)
403                 goto set_timer;
404
405         ath9k_ps_wakeup(sc);
406
407         /* Long calibration runs independently of short calibration. */
408         if ((timestamp - sc->ani.longcal_timer) >= ATH_LONG_CALINTERVAL) {
409                 longcal = true;
410                 ath_print(common, ATH_DBG_ANI, "longcal @%lu\n", jiffies);
411                 sc->ani.longcal_timer = timestamp;
412         }
413
414         /* Short calibration applies only while caldone is false */
415         if (!sc->ani.caldone) {
416                 if ((timestamp - sc->ani.shortcal_timer) >= short_cal_interval) {
417                         shortcal = true;
418                         ath_print(common, ATH_DBG_ANI,
419                                   "shortcal @%lu\n", jiffies);
420                         sc->ani.shortcal_timer = timestamp;
421                         sc->ani.resetcal_timer = timestamp;
422                 }
423         } else {
424                 if ((timestamp - sc->ani.resetcal_timer) >=
425                     ATH_RESTART_CALINTERVAL) {
426                         sc->ani.caldone = ath9k_hw_reset_calvalid(ah);
427                         if (sc->ani.caldone)
428                                 sc->ani.resetcal_timer = timestamp;
429                 }
430         }
431
432         /* Verify whether we must check ANI */
433         if ((timestamp - sc->ani.checkani_timer) >= ATH_ANI_POLLINTERVAL) {
434                 aniflag = true;
435                 sc->ani.checkani_timer = timestamp;
436         }
437
438         /* Skip all processing if there's nothing to do. */
439         if (longcal || shortcal || aniflag) {
440                 /* Call ANI routine if necessary */
441                 if (aniflag)
442                         ath9k_hw_ani_monitor(ah, ah->curchan);
443
444                 /* Perform calibration if necessary */
445                 if (longcal || shortcal) {
446                         sc->ani.caldone =
447                                 ath9k_hw_calibrate(ah,
448                                                    ah->curchan,
449                                                    common->rx_chainmask,
450                                                    longcal);
451
452                         if (longcal)
453                                 sc->ani.noise_floor = ath9k_hw_getchan_noise(ah,
454                                                                      ah->curchan);
455
456                         ath_print(common, ATH_DBG_ANI,
457                                   " calibrate chan %u/%x nf: %d\n",
458                                   ah->curchan->channel,
459                                   ah->curchan->channelFlags,
460                                   sc->ani.noise_floor);
461                 }
462         }
463
464         ath9k_ps_restore(sc);
465
466 set_timer:
467         spin_unlock(&sc->ani_lock);
468         /*
469         * Set timer interval based on previous results.
470         * The interval must be the shortest necessary to satisfy ANI,
471         * short calibration and long calibration.
472         */
473         cal_interval = ATH_LONG_CALINTERVAL;
474         if (sc->sc_ah->config.enable_ani)
475                 cal_interval = min(cal_interval, (u32)ATH_ANI_POLLINTERVAL);
476         if (!sc->ani.caldone)
477                 cal_interval = min(cal_interval, (u32)short_cal_interval);
478
479         mod_timer(&sc->ani.timer, jiffies + msecs_to_jiffies(cal_interval));
480 }
481
482 static void ath_start_ani(struct ath_softc *sc)
483 {
484         unsigned long timestamp = jiffies_to_msecs(jiffies);
485
486         sc->ani.longcal_timer = timestamp;
487         sc->ani.shortcal_timer = timestamp;
488         sc->ani.checkani_timer = timestamp;
489
490         mod_timer(&sc->ani.timer,
491                   jiffies + msecs_to_jiffies(ATH_ANI_POLLINTERVAL));
492 }
493
494 /*
495  * Update tx/rx chainmask. For legacy association,
496  * hard code chainmask to 1x1, for 11n association, use
497  * the chainmask configuration, for bt coexistence, use
498  * the chainmask configuration even in legacy mode.
499  */
500 void ath_update_chainmask(struct ath_softc *sc, int is_ht)
501 {
502         struct ath_hw *ah = sc->sc_ah;
503         struct ath_common *common = ath9k_hw_common(ah);
504
505         if ((sc->sc_flags & SC_OP_SCANNING) || is_ht ||
506             (ah->btcoex_hw.scheme != ATH_BTCOEX_CFG_NONE)) {
507                 common->tx_chainmask = ah->caps.tx_chainmask;
508                 common->rx_chainmask = ah->caps.rx_chainmask;
509         } else {
510                 common->tx_chainmask = 1;
511                 common->rx_chainmask = 1;
512         }
513
514         ath_print(common, ATH_DBG_CONFIG,
515                   "tx chmask: %d, rx chmask: %d\n",
516                   common->tx_chainmask,
517                   common->rx_chainmask);
518 }
519
520 static void ath_node_attach(struct ath_softc *sc, struct ieee80211_sta *sta)
521 {
522         struct ath_node *an;
523
524         an = (struct ath_node *)sta->drv_priv;
525
526         if (sc->sc_flags & SC_OP_TXAGGR) {
527                 ath_tx_node_init(sc, an);
528                 an->maxampdu = 1 << (IEEE80211_HT_MAX_AMPDU_FACTOR +
529                                      sta->ht_cap.ampdu_factor);
530                 an->mpdudensity = parse_mpdudensity(sta->ht_cap.ampdu_density);
531                 an->last_rssi = ATH_RSSI_DUMMY_MARKER;
532         }
533 }
534
535 static void ath_node_detach(struct ath_softc *sc, struct ieee80211_sta *sta)
536 {
537         struct ath_node *an = (struct ath_node *)sta->drv_priv;
538
539         if (sc->sc_flags & SC_OP_TXAGGR)
540                 ath_tx_node_cleanup(sc, an);
541 }
542
543 static void ath9k_tasklet(unsigned long data)
544 {
545         struct ath_softc *sc = (struct ath_softc *)data;
546         struct ath_hw *ah = sc->sc_ah;
547         struct ath_common *common = ath9k_hw_common(ah);
548
549         u32 status = sc->intrstatus;
550
551         ath9k_ps_wakeup(sc);
552
553         if (status & ATH9K_INT_FATAL) {
554                 ath_reset(sc, false);
555                 ath9k_ps_restore(sc);
556                 return;
557         }
558
559         if (status & (ATH9K_INT_RX | ATH9K_INT_RXEOL | ATH9K_INT_RXORN)) {
560                 spin_lock_bh(&sc->rx.rxflushlock);
561                 ath_rx_tasklet(sc, 0);
562                 spin_unlock_bh(&sc->rx.rxflushlock);
563         }
564
565         if (status & ATH9K_INT_TX)
566                 ath_tx_tasklet(sc);
567
568         if ((status & ATH9K_INT_TSFOOR) && sc->ps_enabled) {
569                 /*
570                  * TSF sync does not look correct; remain awake to sync with
571                  * the next Beacon.
572                  */
573                 ath_print(common, ATH_DBG_PS,
574                           "TSFOOR - Sync with next Beacon\n");
575                 sc->sc_flags |= SC_OP_WAIT_FOR_BEACON | SC_OP_BEACON_SYNC;
576         }
577
578         if (ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
579                 if (status & ATH9K_INT_GENTIMER)
580                         ath_gen_timer_isr(sc->sc_ah);
581
582         /* re-enable hardware interrupt */
583         ath9k_hw_set_interrupts(ah, sc->imask);
584         ath9k_ps_restore(sc);
585 }
586
587 irqreturn_t ath_isr(int irq, void *dev)
588 {
589 #define SCHED_INTR (                            \
590                 ATH9K_INT_FATAL |               \
591                 ATH9K_INT_RXORN |               \
592                 ATH9K_INT_RXEOL |               \
593                 ATH9K_INT_RX |                  \
594                 ATH9K_INT_TX |                  \
595                 ATH9K_INT_BMISS |               \
596                 ATH9K_INT_CST |                 \
597                 ATH9K_INT_TSFOOR |              \
598                 ATH9K_INT_GENTIMER)
599
600         struct ath_softc *sc = dev;
601         struct ath_hw *ah = sc->sc_ah;
602         enum ath9k_int status;
603         bool sched = false;
604
605         /*
606          * The hardware is not ready/present, don't
607          * touch anything. Note this can happen early
608          * on if the IRQ is shared.
609          */
610         if (sc->sc_flags & SC_OP_INVALID)
611                 return IRQ_NONE;
612
613
614         /* shared irq, not for us */
615
616         if (!ath9k_hw_intrpend(ah))
617                 return IRQ_NONE;
618
619         /*
620          * Figure out the reason(s) for the interrupt.  Note
621          * that the hal returns a pseudo-ISR that may include
622          * bits we haven't explicitly enabled so we mask the
623          * value to insure we only process bits we requested.
624          */
625         ath9k_hw_getisr(ah, &status);   /* NB: clears ISR too */
626         status &= sc->imask;    /* discard unasked-for bits */
627
628         /*
629          * If there are no status bits set, then this interrupt was not
630          * for me (should have been caught above).
631          */
632         if (!status)
633                 return IRQ_NONE;
634
635         /* Cache the status */
636         sc->intrstatus = status;
637
638         if (status & SCHED_INTR)
639                 sched = true;
640
641         /*
642          * If a FATAL or RXORN interrupt is received, we have to reset the
643          * chip immediately.
644          */
645         if (status & (ATH9K_INT_FATAL | ATH9K_INT_RXORN))
646                 goto chip_reset;
647
648         if (status & ATH9K_INT_SWBA)
649                 tasklet_schedule(&sc->bcon_tasklet);
650
651         if (status & ATH9K_INT_TXURN)
652                 ath9k_hw_updatetxtriglevel(ah, true);
653
654         if (status & ATH9K_INT_MIB) {
655                 /*
656                  * Disable interrupts until we service the MIB
657                  * interrupt; otherwise it will continue to
658                  * fire.
659                  */
660                 ath9k_hw_set_interrupts(ah, 0);
661                 /*
662                  * Let the hal handle the event. We assume
663                  * it will clear whatever condition caused
664                  * the interrupt.
665                  */
666                 ath9k_hw_procmibevent(ah);
667                 ath9k_hw_set_interrupts(ah, sc->imask);
668         }
669
670         if (!(ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
671                 if (status & ATH9K_INT_TIM_TIMER) {
672                         /* Clear RxAbort bit so that we can
673                          * receive frames */
674                         ath9k_setpower(sc, ATH9K_PM_AWAKE);
675                         ath9k_hw_setrxabort(sc->sc_ah, 0);
676                         sc->sc_flags |= SC_OP_WAIT_FOR_BEACON;
677                 }
678
679 chip_reset:
680
681         ath_debug_stat_interrupt(sc, status);
682
683         if (sched) {
684                 /* turn off every interrupt except SWBA */
685                 ath9k_hw_set_interrupts(ah, (sc->imask & ATH9K_INT_SWBA));
686                 tasklet_schedule(&sc->intr_tq);
687         }
688
689         return IRQ_HANDLED;
690
691 #undef SCHED_INTR
692 }
693
694 static u32 ath_get_extchanmode(struct ath_softc *sc,
695                                struct ieee80211_channel *chan,
696                                enum nl80211_channel_type channel_type)
697 {
698         u32 chanmode = 0;
699
700         switch (chan->band) {
701         case IEEE80211_BAND_2GHZ:
702                 switch(channel_type) {
703                 case NL80211_CHAN_NO_HT:
704                 case NL80211_CHAN_HT20:
705                         chanmode = CHANNEL_G_HT20;
706                         break;
707                 case NL80211_CHAN_HT40PLUS:
708                         chanmode = CHANNEL_G_HT40PLUS;
709                         break;
710                 case NL80211_CHAN_HT40MINUS:
711                         chanmode = CHANNEL_G_HT40MINUS;
712                         break;
713                 }
714                 break;
715         case IEEE80211_BAND_5GHZ:
716                 switch(channel_type) {
717                 case NL80211_CHAN_NO_HT:
718                 case NL80211_CHAN_HT20:
719                         chanmode = CHANNEL_A_HT20;
720                         break;
721                 case NL80211_CHAN_HT40PLUS:
722                         chanmode = CHANNEL_A_HT40PLUS;
723                         break;
724                 case NL80211_CHAN_HT40MINUS:
725                         chanmode = CHANNEL_A_HT40MINUS;
726                         break;
727                 }
728                 break;
729         default:
730                 break;
731         }
732
733         return chanmode;
734 }
735
736 static int ath_setkey_tkip(struct ath_softc *sc, u16 keyix, const u8 *key,
737                            struct ath9k_keyval *hk, const u8 *addr,
738                            bool authenticator)
739 {
740         const u8 *key_rxmic;
741         const u8 *key_txmic;
742
743         key_txmic = key + NL80211_TKIP_DATA_OFFSET_TX_MIC_KEY;
744         key_rxmic = key + NL80211_TKIP_DATA_OFFSET_RX_MIC_KEY;
745
746         if (addr == NULL) {
747                 /*
748                  * Group key installation - only two key cache entries are used
749                  * regardless of splitmic capability since group key is only
750                  * used either for TX or RX.
751                  */
752                 if (authenticator) {
753                         memcpy(hk->kv_mic, key_txmic, sizeof(hk->kv_mic));
754                         memcpy(hk->kv_txmic, key_txmic, sizeof(hk->kv_mic));
755                 } else {
756                         memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
757                         memcpy(hk->kv_txmic, key_rxmic, sizeof(hk->kv_mic));
758                 }
759                 return ath9k_hw_set_keycache_entry(sc->sc_ah, keyix, hk, addr);
760         }
761         if (!sc->splitmic) {
762                 /* TX and RX keys share the same key cache entry. */
763                 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
764                 memcpy(hk->kv_txmic, key_txmic, sizeof(hk->kv_txmic));
765                 return ath9k_hw_set_keycache_entry(sc->sc_ah, keyix, hk, addr);
766         }
767
768         /* Separate key cache entries for TX and RX */
769
770         /* TX key goes at first index, RX key at +32. */
771         memcpy(hk->kv_mic, key_txmic, sizeof(hk->kv_mic));
772         if (!ath9k_hw_set_keycache_entry(sc->sc_ah, keyix, hk, NULL)) {
773                 /* TX MIC entry failed. No need to proceed further */
774                 ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_FATAL,
775                           "Setting TX MIC Key Failed\n");
776                 return 0;
777         }
778
779         memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
780         /* XXX delete tx key on failure? */
781         return ath9k_hw_set_keycache_entry(sc->sc_ah, keyix + 32, hk, addr);
782 }
783
784 static int ath_reserve_key_cache_slot_tkip(struct ath_softc *sc)
785 {
786         int i;
787
788         for (i = IEEE80211_WEP_NKID; i < sc->keymax / 2; i++) {
789                 if (test_bit(i, sc->keymap) ||
790                     test_bit(i + 64, sc->keymap))
791                         continue; /* At least one part of TKIP key allocated */
792                 if (sc->splitmic &&
793                     (test_bit(i + 32, sc->keymap) ||
794                      test_bit(i + 64 + 32, sc->keymap)))
795                         continue; /* At least one part of TKIP key allocated */
796
797                 /* Found a free slot for a TKIP key */
798                 return i;
799         }
800         return -1;
801 }
802
803 static int ath_reserve_key_cache_slot(struct ath_softc *sc)
804 {
805         int i;
806
807         /* First, try to find slots that would not be available for TKIP. */
808         if (sc->splitmic) {
809                 for (i = IEEE80211_WEP_NKID; i < sc->keymax / 4; i++) {
810                         if (!test_bit(i, sc->keymap) &&
811                             (test_bit(i + 32, sc->keymap) ||
812                              test_bit(i + 64, sc->keymap) ||
813                              test_bit(i + 64 + 32, sc->keymap)))
814                                 return i;
815                         if (!test_bit(i + 32, sc->keymap) &&
816                             (test_bit(i, sc->keymap) ||
817                              test_bit(i + 64, sc->keymap) ||
818                              test_bit(i + 64 + 32, sc->keymap)))
819                                 return i + 32;
820                         if (!test_bit(i + 64, sc->keymap) &&
821                             (test_bit(i , sc->keymap) ||
822                              test_bit(i + 32, sc->keymap) ||
823                              test_bit(i + 64 + 32, sc->keymap)))
824                                 return i + 64;
825                         if (!test_bit(i + 64 + 32, sc->keymap) &&
826                             (test_bit(i, sc->keymap) ||
827                              test_bit(i + 32, sc->keymap) ||
828                              test_bit(i + 64, sc->keymap)))
829                                 return i + 64 + 32;
830                 }
831         } else {
832                 for (i = IEEE80211_WEP_NKID; i < sc->keymax / 2; i++) {
833                         if (!test_bit(i, sc->keymap) &&
834                             test_bit(i + 64, sc->keymap))
835                                 return i;
836                         if (test_bit(i, sc->keymap) &&
837                             !test_bit(i + 64, sc->keymap))
838                                 return i + 64;
839                 }
840         }
841
842         /* No partially used TKIP slots, pick any available slot */
843         for (i = IEEE80211_WEP_NKID; i < sc->keymax; i++) {
844                 /* Do not allow slots that could be needed for TKIP group keys
845                  * to be used. This limitation could be removed if we know that
846                  * TKIP will not be used. */
847                 if (i >= 64 && i < 64 + IEEE80211_WEP_NKID)
848                         continue;
849                 if (sc->splitmic) {
850                         if (i >= 32 && i < 32 + IEEE80211_WEP_NKID)
851                                 continue;
852                         if (i >= 64 + 32 && i < 64 + 32 + IEEE80211_WEP_NKID)
853                                 continue;
854                 }
855
856                 if (!test_bit(i, sc->keymap))
857                         return i; /* Found a free slot for a key */
858         }
859
860         /* No free slot found */
861         return -1;
862 }
863
864 static int ath_key_config(struct ath_softc *sc,
865                           struct ieee80211_vif *vif,
866                           struct ieee80211_sta *sta,
867                           struct ieee80211_key_conf *key)
868 {
869         struct ath9k_keyval hk;
870         const u8 *mac = NULL;
871         int ret = 0;
872         int idx;
873
874         memset(&hk, 0, sizeof(hk));
875
876         switch (key->alg) {
877         case ALG_WEP:
878                 hk.kv_type = ATH9K_CIPHER_WEP;
879                 break;
880         case ALG_TKIP:
881                 hk.kv_type = ATH9K_CIPHER_TKIP;
882                 break;
883         case ALG_CCMP:
884                 hk.kv_type = ATH9K_CIPHER_AES_CCM;
885                 break;
886         default:
887                 return -EOPNOTSUPP;
888         }
889
890         hk.kv_len = key->keylen;
891         memcpy(hk.kv_val, key->key, key->keylen);
892
893         if (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
894                 /* For now, use the default keys for broadcast keys. This may
895                  * need to change with virtual interfaces. */
896                 idx = key->keyidx;
897         } else if (key->keyidx) {
898                 if (WARN_ON(!sta))
899                         return -EOPNOTSUPP;
900                 mac = sta->addr;
901
902                 if (vif->type != NL80211_IFTYPE_AP) {
903                         /* Only keyidx 0 should be used with unicast key, but
904                          * allow this for client mode for now. */
905                         idx = key->keyidx;
906                 } else
907                         return -EIO;
908         } else {
909                 if (WARN_ON(!sta))
910                         return -EOPNOTSUPP;
911                 mac = sta->addr;
912
913                 if (key->alg == ALG_TKIP)
914                         idx = ath_reserve_key_cache_slot_tkip(sc);
915                 else
916                         idx = ath_reserve_key_cache_slot(sc);
917                 if (idx < 0)
918                         return -ENOSPC; /* no free key cache entries */
919         }
920
921         if (key->alg == ALG_TKIP)
922                 ret = ath_setkey_tkip(sc, idx, key->key, &hk, mac,
923                                       vif->type == NL80211_IFTYPE_AP);
924         else
925                 ret = ath9k_hw_set_keycache_entry(sc->sc_ah, idx, &hk, mac);
926
927         if (!ret)
928                 return -EIO;
929
930         set_bit(idx, sc->keymap);
931         if (key->alg == ALG_TKIP) {
932                 set_bit(idx + 64, sc->keymap);
933                 if (sc->splitmic) {
934                         set_bit(idx + 32, sc->keymap);
935                         set_bit(idx + 64 + 32, sc->keymap);
936                 }
937         }
938
939         return idx;
940 }
941
942 static void ath_key_delete(struct ath_softc *sc, struct ieee80211_key_conf *key)
943 {
944         ath9k_hw_keyreset(sc->sc_ah, key->hw_key_idx);
945         if (key->hw_key_idx < IEEE80211_WEP_NKID)
946                 return;
947
948         clear_bit(key->hw_key_idx, sc->keymap);
949         if (key->alg != ALG_TKIP)
950                 return;
951
952         clear_bit(key->hw_key_idx + 64, sc->keymap);
953         if (sc->splitmic) {
954                 clear_bit(key->hw_key_idx + 32, sc->keymap);
955                 clear_bit(key->hw_key_idx + 64 + 32, sc->keymap);
956         }
957 }
958
959 static void setup_ht_cap(struct ath_softc *sc,
960                          struct ieee80211_sta_ht_cap *ht_info)
961 {
962         struct ath_common *common = ath9k_hw_common(sc->sc_ah);
963         u8 tx_streams, rx_streams;
964
965         ht_info->ht_supported = true;
966         ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
967                        IEEE80211_HT_CAP_SM_PS |
968                        IEEE80211_HT_CAP_SGI_40 |
969                        IEEE80211_HT_CAP_DSSSCCK40;
970
971         ht_info->ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
972         ht_info->ampdu_density = IEEE80211_HT_MPDU_DENSITY_8;
973
974         /* set up supported mcs set */
975         memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
976         tx_streams = !(common->tx_chainmask & (common->tx_chainmask - 1)) ?
977                      1 : 2;
978         rx_streams = !(common->rx_chainmask & (common->rx_chainmask - 1)) ?
979                      1 : 2;
980
981         if (tx_streams != rx_streams) {
982                 ath_print(common, ATH_DBG_CONFIG,
983                           "TX streams %d, RX streams: %d\n",
984                           tx_streams, rx_streams);
985                 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
986                 ht_info->mcs.tx_params |= ((tx_streams - 1) <<
987                                 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
988         }
989
990         ht_info->mcs.rx_mask[0] = 0xff;
991         if (rx_streams >= 2)
992                 ht_info->mcs.rx_mask[1] = 0xff;
993
994         ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_DEFINED;
995 }
996
997 static void ath9k_bss_assoc_info(struct ath_softc *sc,
998                                  struct ieee80211_vif *vif,
999                                  struct ieee80211_bss_conf *bss_conf)
1000 {
1001         struct ath_hw *ah = sc->sc_ah;
1002         struct ath_common *common = ath9k_hw_common(ah);
1003
1004         if (bss_conf->assoc) {
1005                 ath_print(common, ATH_DBG_CONFIG,
1006                           "Bss Info ASSOC %d, bssid: %pM\n",
1007                            bss_conf->aid, common->curbssid);
1008
1009                 /* New association, store aid */
1010                 common->curaid = bss_conf->aid;
1011                 ath9k_hw_write_associd(ah);
1012
1013                 /*
1014                  * Request a re-configuration of Beacon related timers
1015                  * on the receipt of the first Beacon frame (i.e.,
1016                  * after time sync with the AP).
1017                  */
1018                 sc->sc_flags |= SC_OP_BEACON_SYNC;
1019
1020                 /* Configure the beacon */
1021                 ath_beacon_config(sc, vif);
1022
1023                 /* Reset rssi stats */
1024                 sc->sc_ah->stats.avgbrssi = ATH_RSSI_DUMMY_MARKER;
1025
1026                 ath_start_ani(sc);
1027         } else {
1028                 ath_print(common, ATH_DBG_CONFIG, "Bss Info DISASSOC\n");
1029                 common->curaid = 0;
1030                 /* Stop ANI */
1031                 del_timer_sync(&sc->ani.timer);
1032         }
1033 }
1034
1035 /********************************/
1036 /*       LED functions          */
1037 /********************************/
1038
1039 static void ath_led_blink_work(struct work_struct *work)
1040 {
1041         struct ath_softc *sc = container_of(work, struct ath_softc,
1042                                             ath_led_blink_work.work);
1043
1044         if (!(sc->sc_flags & SC_OP_LED_ASSOCIATED))
1045                 return;
1046
1047         if ((sc->led_on_duration == ATH_LED_ON_DURATION_IDLE) ||
1048             (sc->led_off_duration == ATH_LED_OFF_DURATION_IDLE))
1049                 ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 0);
1050         else
1051                 ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin,
1052                                   (sc->sc_flags & SC_OP_LED_ON) ? 1 : 0);
1053
1054         ieee80211_queue_delayed_work(sc->hw,
1055                                      &sc->ath_led_blink_work,
1056                                      (sc->sc_flags & SC_OP_LED_ON) ?
1057                                         msecs_to_jiffies(sc->led_off_duration) :
1058                                         msecs_to_jiffies(sc->led_on_duration));
1059
1060         sc->led_on_duration = sc->led_on_cnt ?
1061                         max((ATH_LED_ON_DURATION_IDLE - sc->led_on_cnt), 25) :
1062                         ATH_LED_ON_DURATION_IDLE;
1063         sc->led_off_duration = sc->led_off_cnt ?
1064                         max((ATH_LED_OFF_DURATION_IDLE - sc->led_off_cnt), 10) :
1065                         ATH_LED_OFF_DURATION_IDLE;
1066         sc->led_on_cnt = sc->led_off_cnt = 0;
1067         if (sc->sc_flags & SC_OP_LED_ON)
1068                 sc->sc_flags &= ~SC_OP_LED_ON;
1069         else
1070                 sc->sc_flags |= SC_OP_LED_ON;
1071 }
1072
1073 static void ath_led_brightness(struct led_classdev *led_cdev,
1074                                enum led_brightness brightness)
1075 {
1076         struct ath_led *led = container_of(led_cdev, struct ath_led, led_cdev);
1077         struct ath_softc *sc = led->sc;
1078
1079         switch (brightness) {
1080         case LED_OFF:
1081                 if (led->led_type == ATH_LED_ASSOC ||
1082                     led->led_type == ATH_LED_RADIO) {
1083                         ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin,
1084                                 (led->led_type == ATH_LED_RADIO));
1085                         sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
1086                         if (led->led_type == ATH_LED_RADIO)
1087                                 sc->sc_flags &= ~SC_OP_LED_ON;
1088                 } else {
1089                         sc->led_off_cnt++;
1090                 }
1091                 break;
1092         case LED_FULL:
1093                 if (led->led_type == ATH_LED_ASSOC) {
1094                         sc->sc_flags |= SC_OP_LED_ASSOCIATED;
1095                         ieee80211_queue_delayed_work(sc->hw,
1096                                                      &sc->ath_led_blink_work, 0);
1097                 } else if (led->led_type == ATH_LED_RADIO) {
1098                         ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 0);
1099                         sc->sc_flags |= SC_OP_LED_ON;
1100                 } else {
1101                         sc->led_on_cnt++;
1102                 }
1103                 break;
1104         default:
1105                 break;
1106         }
1107 }
1108
1109 static int ath_register_led(struct ath_softc *sc, struct ath_led *led,
1110                             char *trigger)
1111 {
1112         int ret;
1113
1114         led->sc = sc;
1115         led->led_cdev.name = led->name;
1116         led->led_cdev.default_trigger = trigger;
1117         led->led_cdev.brightness_set = ath_led_brightness;
1118
1119         ret = led_classdev_register(wiphy_dev(sc->hw->wiphy), &led->led_cdev);
1120         if (ret)
1121                 ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_FATAL,
1122                           "Failed to register led:%s", led->name);
1123         else
1124                 led->registered = 1;
1125         return ret;
1126 }
1127
1128 static void ath_unregister_led(struct ath_led *led)
1129 {
1130         if (led->registered) {
1131                 led_classdev_unregister(&led->led_cdev);
1132                 led->registered = 0;
1133         }
1134 }
1135
1136 static void ath_deinit_leds(struct ath_softc *sc)
1137 {
1138         ath_unregister_led(&sc->assoc_led);
1139         sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
1140         ath_unregister_led(&sc->tx_led);
1141         ath_unregister_led(&sc->rx_led);
1142         ath_unregister_led(&sc->radio_led);
1143         ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 1);
1144 }
1145
1146 static void ath_init_leds(struct ath_softc *sc)
1147 {
1148         char *trigger;
1149         int ret;
1150
1151         if (AR_SREV_9287(sc->sc_ah))
1152                 sc->sc_ah->led_pin = ATH_LED_PIN_9287;
1153         else
1154                 sc->sc_ah->led_pin = ATH_LED_PIN_DEF;
1155
1156         /* Configure gpio 1 for output */
1157         ath9k_hw_cfg_output(sc->sc_ah, sc->sc_ah->led_pin,
1158                             AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1159         /* LED off, active low */
1160         ath9k_hw_set_gpio(sc->sc_ah, sc->sc_ah->led_pin, 1);
1161
1162         INIT_DELAYED_WORK(&sc->ath_led_blink_work, ath_led_blink_work);
1163
1164         trigger = ieee80211_get_radio_led_name(sc->hw);
1165         snprintf(sc->radio_led.name, sizeof(sc->radio_led.name),
1166                 "ath9k-%s::radio", wiphy_name(sc->hw->wiphy));
1167         ret = ath_register_led(sc, &sc->radio_led, trigger);
1168         sc->radio_led.led_type = ATH_LED_RADIO;
1169         if (ret)
1170                 goto fail;
1171
1172         trigger = ieee80211_get_assoc_led_name(sc->hw);
1173         snprintf(sc->assoc_led.name, sizeof(sc->assoc_led.name),
1174                 "ath9k-%s::assoc", wiphy_name(sc->hw->wiphy));
1175         ret = ath_register_led(sc, &sc->assoc_led, trigger);
1176         sc->assoc_led.led_type = ATH_LED_ASSOC;
1177         if (ret)
1178                 goto fail;
1179
1180         trigger = ieee80211_get_tx_led_name(sc->hw);
1181         snprintf(sc->tx_led.name, sizeof(sc->tx_led.name),
1182                 "ath9k-%s::tx", wiphy_name(sc->hw->wiphy));
1183         ret = ath_register_led(sc, &sc->tx_led, trigger);
1184         sc->tx_led.led_type = ATH_LED_TX;
1185         if (ret)
1186                 goto fail;
1187
1188         trigger = ieee80211_get_rx_led_name(sc->hw);
1189         snprintf(sc->rx_led.name, sizeof(sc->rx_led.name),
1190                 "ath9k-%s::rx", wiphy_name(sc->hw->wiphy));
1191         ret = ath_register_led(sc, &sc->rx_led, trigger);
1192         sc->rx_led.led_type = ATH_LED_RX;
1193         if (ret)
1194                 goto fail;
1195
1196         return;
1197
1198 fail:
1199         cancel_delayed_work_sync(&sc->ath_led_blink_work);
1200         ath_deinit_leds(sc);
1201 }
1202
1203 void ath_radio_enable(struct ath_softc *sc)
1204 {
1205         struct ath_hw *ah = sc->sc_ah;
1206         struct ath_common *common = ath9k_hw_common(ah);
1207         struct ieee80211_channel *channel = sc->hw->conf.channel;
1208         int r;
1209
1210         ath9k_ps_wakeup(sc);
1211         ath9k_hw_configpcipowersave(ah, 0, 0);
1212
1213         if (!ah->curchan)
1214                 ah->curchan = ath_get_curchannel(sc, sc->hw);
1215
1216         spin_lock_bh(&sc->sc_resetlock);
1217         r = ath9k_hw_reset(ah, ah->curchan, false);
1218         if (r) {
1219                 ath_print(common, ATH_DBG_FATAL,
1220                           "Unable to reset channel %u (%uMhz) ",
1221                           "reset status %d\n",
1222                           channel->center_freq, r);
1223         }
1224         spin_unlock_bh(&sc->sc_resetlock);
1225
1226         ath_update_txpow(sc);
1227         if (ath_startrecv(sc) != 0) {
1228                 ath_print(common, ATH_DBG_FATAL,
1229                           "Unable to restart recv logic\n");
1230                 return;
1231         }
1232
1233         if (sc->sc_flags & SC_OP_BEACONS)
1234                 ath_beacon_config(sc, NULL);    /* restart beacons */
1235
1236         /* Re-Enable  interrupts */
1237         ath9k_hw_set_interrupts(ah, sc->imask);
1238
1239         /* Enable LED */
1240         ath9k_hw_cfg_output(ah, ah->led_pin,
1241                             AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1242         ath9k_hw_set_gpio(ah, ah->led_pin, 0);
1243
1244         ieee80211_wake_queues(sc->hw);
1245         ath9k_ps_restore(sc);
1246 }
1247
1248 void ath_radio_disable(struct ath_softc *sc)
1249 {
1250         struct ath_hw *ah = sc->sc_ah;
1251         struct ieee80211_channel *channel = sc->hw->conf.channel;
1252         int r;
1253
1254         ath9k_ps_wakeup(sc);
1255         ieee80211_stop_queues(sc->hw);
1256
1257         /* Disable LED */
1258         ath9k_hw_set_gpio(ah, ah->led_pin, 1);
1259         ath9k_hw_cfg_gpio_input(ah, ah->led_pin);
1260
1261         /* Disable interrupts */
1262         ath9k_hw_set_interrupts(ah, 0);
1263
1264         ath_drain_all_txq(sc, false);   /* clear pending tx frames */
1265         ath_stoprecv(sc);               /* turn off frame recv */
1266         ath_flushrecv(sc);              /* flush recv queue */
1267
1268         if (!ah->curchan)
1269                 ah->curchan = ath_get_curchannel(sc, sc->hw);
1270
1271         spin_lock_bh(&sc->sc_resetlock);
1272         r = ath9k_hw_reset(ah, ah->curchan, false);
1273         if (r) {
1274                 ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_FATAL,
1275                           "Unable to reset channel %u (%uMhz) "
1276                           "reset status %d\n",
1277                           channel->center_freq, r);
1278         }
1279         spin_unlock_bh(&sc->sc_resetlock);
1280
1281         ath9k_hw_phy_disable(ah);
1282         ath9k_hw_configpcipowersave(ah, 1, 1);
1283         ath9k_ps_restore(sc);
1284         ath9k_setpower(sc, ATH9K_PM_FULL_SLEEP);
1285 }
1286
1287 /*******************/
1288 /*      Rfkill     */
1289 /*******************/
1290
1291 static bool ath_is_rfkill_set(struct ath_softc *sc)
1292 {
1293         struct ath_hw *ah = sc->sc_ah;
1294
1295         return ath9k_hw_gpio_get(ah, ah->rfkill_gpio) ==
1296                                   ah->rfkill_polarity;
1297 }
1298
1299 static void ath9k_rfkill_poll_state(struct ieee80211_hw *hw)
1300 {
1301         struct ath_wiphy *aphy = hw->priv;
1302         struct ath_softc *sc = aphy->sc;
1303         bool blocked = !!ath_is_rfkill_set(sc);
1304
1305         wiphy_rfkill_set_hw_state(hw->wiphy, blocked);
1306 }
1307
1308 static void ath_start_rfkill_poll(struct ath_softc *sc)
1309 {
1310         struct ath_hw *ah = sc->sc_ah;
1311
1312         if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1313                 wiphy_rfkill_start_polling(sc->hw->wiphy);
1314 }
1315
1316 static void ath_clean_core(struct ath_softc *sc);
1317 static void ath9k_uninit_hw(struct ath_softc *sc);
1318
1319 void ath_cleanup(struct ath_softc *sc)
1320 {
1321         struct ath_hw *ah = sc->sc_ah;
1322         struct ath_common *common = ath9k_hw_common(ah);
1323
1324         ath_clean_core(sc);
1325         free_irq(sc->irq, sc);
1326         ath_bus_cleanup(common);
1327         kfree(sc->sec_wiphy);
1328         ieee80211_free_hw(sc->hw);
1329
1330         ath9k_uninit_hw(sc);
1331 }
1332
1333 static void ath9k_uninit_hw(struct ath_softc *sc)
1334 {
1335         struct ath_hw *ah = sc->sc_ah;
1336
1337         BUG_ON(!ah);
1338
1339         ath9k_exit_debug(ah);
1340         ath9k_hw_detach(ah);
1341         sc->sc_ah = NULL;
1342 }
1343
1344 static void ath_clean_core(struct ath_softc *sc)
1345 {
1346         struct ieee80211_hw *hw = sc->hw;
1347         struct ath_hw *ah = sc->sc_ah;
1348         int i = 0;
1349
1350         ath9k_ps_wakeup(sc);
1351
1352         dev_dbg(sc->dev, "Detach ATH hw\n");
1353
1354         ath_deinit_leds(sc);
1355         wiphy_rfkill_stop_polling(sc->hw->wiphy);
1356
1357         for (i = 0; i < sc->num_sec_wiphy; i++) {
1358                 struct ath_wiphy *aphy = sc->sec_wiphy[i];
1359                 if (aphy == NULL)
1360                         continue;
1361                 sc->sec_wiphy[i] = NULL;
1362                 ieee80211_unregister_hw(aphy->hw);
1363                 ieee80211_free_hw(aphy->hw);
1364         }
1365         ieee80211_unregister_hw(hw);
1366         ath_rx_cleanup(sc);
1367         ath_tx_cleanup(sc);
1368
1369         tasklet_kill(&sc->intr_tq);
1370         tasklet_kill(&sc->bcon_tasklet);
1371
1372         if (!(sc->sc_flags & SC_OP_INVALID))
1373                 ath9k_setpower(sc, ATH9K_PM_AWAKE);
1374
1375         /* cleanup tx queues */
1376         for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1377                 if (ATH_TXQ_SETUP(sc, i))
1378                         ath_tx_cleanupq(sc, &sc->tx.txq[i]);
1379
1380         if ((sc->btcoex.no_stomp_timer) &&
1381             ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
1382                 ath_gen_timer_free(ah, sc->btcoex.no_stomp_timer);
1383 }
1384
1385 void ath_detach(struct ath_softc *sc)
1386 {
1387         ath_clean_core(sc);
1388         ath9k_uninit_hw(sc);
1389 }
1390
1391 static int ath9k_reg_notifier(struct wiphy *wiphy,
1392                               struct regulatory_request *request)
1393 {
1394         struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
1395         struct ath_wiphy *aphy = hw->priv;
1396         struct ath_softc *sc = aphy->sc;
1397         struct ath_regulatory *reg = ath9k_hw_regulatory(sc->sc_ah);
1398
1399         return ath_reg_notifier_apply(wiphy, request, reg);
1400 }
1401
1402 /*
1403  * Detects if there is any priority bt traffic
1404  */
1405 static void ath_detect_bt_priority(struct ath_softc *sc)
1406 {
1407         struct ath_btcoex *btcoex = &sc->btcoex;
1408         struct ath_hw *ah = sc->sc_ah;
1409
1410         if (ath9k_hw_gpio_get(sc->sc_ah, ah->btcoex_hw.btpriority_gpio))
1411                 btcoex->bt_priority_cnt++;
1412
1413         if (time_after(jiffies, btcoex->bt_priority_time +
1414                         msecs_to_jiffies(ATH_BT_PRIORITY_TIME_THRESHOLD))) {
1415                 if (btcoex->bt_priority_cnt >= ATH_BT_CNT_THRESHOLD) {
1416                         ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_BTCOEX,
1417                                   "BT priority traffic detected");
1418                         sc->sc_flags |= SC_OP_BT_PRIORITY_DETECTED;
1419                 } else {
1420                         sc->sc_flags &= ~SC_OP_BT_PRIORITY_DETECTED;
1421                 }
1422
1423                 btcoex->bt_priority_cnt = 0;
1424                 btcoex->bt_priority_time = jiffies;
1425         }
1426 }
1427
1428 /*
1429  * Configures appropriate weight based on stomp type.
1430  */
1431 static void ath9k_btcoex_bt_stomp(struct ath_softc *sc,
1432                                   enum ath_stomp_type stomp_type)
1433 {
1434         struct ath_hw *ah = sc->sc_ah;
1435
1436         switch (stomp_type) {
1437         case ATH_BTCOEX_STOMP_ALL:
1438                 ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT,
1439                                            AR_STOMP_ALL_WLAN_WGHT);
1440                 break;
1441         case ATH_BTCOEX_STOMP_LOW:
1442                 ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT,
1443                                            AR_STOMP_LOW_WLAN_WGHT);
1444                 break;
1445         case ATH_BTCOEX_STOMP_NONE:
1446                 ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT,
1447                                            AR_STOMP_NONE_WLAN_WGHT);
1448                 break;
1449         default:
1450                 ath_print(ath9k_hw_common(ah), ATH_DBG_BTCOEX,
1451                           "Invalid Stomptype\n");
1452                 break;
1453         }
1454
1455         ath9k_hw_btcoex_enable(ah);
1456 }
1457
1458 static void ath9k_gen_timer_start(struct ath_hw *ah,
1459                                   struct ath_gen_timer *timer,
1460                                   u32 timer_next,
1461                                   u32 timer_period)
1462 {
1463         struct ath_common *common = ath9k_hw_common(ah);
1464         struct ath_softc *sc = (struct ath_softc *) common->priv;
1465
1466         ath9k_hw_gen_timer_start(ah, timer, timer_next, timer_period);
1467
1468         if ((sc->imask & ATH9K_INT_GENTIMER) == 0) {
1469                 ath9k_hw_set_interrupts(ah, 0);
1470                 sc->imask |= ATH9K_INT_GENTIMER;
1471                 ath9k_hw_set_interrupts(ah, sc->imask);
1472         }
1473 }
1474
1475 static void ath9k_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
1476 {
1477         struct ath_common *common = ath9k_hw_common(ah);
1478         struct ath_softc *sc = (struct ath_softc *) common->priv;
1479         struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
1480
1481         ath9k_hw_gen_timer_stop(ah, timer);
1482
1483         /* if no timer is enabled, turn off interrupt mask */
1484         if (timer_table->timer_mask.val == 0) {
1485                 ath9k_hw_set_interrupts(ah, 0);
1486                 sc->imask &= ~ATH9K_INT_GENTIMER;
1487                 ath9k_hw_set_interrupts(ah, sc->imask);
1488         }
1489 }
1490
1491 /*
1492  * This is the master bt coex timer which runs for every
1493  * 45ms, bt traffic will be given priority during 55% of this
1494  * period while wlan gets remaining 45%
1495  */
1496 static void ath_btcoex_period_timer(unsigned long data)
1497 {
1498         struct ath_softc *sc = (struct ath_softc *) data;
1499         struct ath_hw *ah = sc->sc_ah;
1500         struct ath_btcoex *btcoex = &sc->btcoex;
1501
1502         ath_detect_bt_priority(sc);
1503
1504         spin_lock_bh(&btcoex->btcoex_lock);
1505
1506         ath9k_btcoex_bt_stomp(sc, btcoex->bt_stomp_type);
1507
1508         spin_unlock_bh(&btcoex->btcoex_lock);
1509
1510         if (btcoex->btcoex_period != btcoex->btcoex_no_stomp) {
1511                 if (btcoex->hw_timer_enabled)
1512                         ath9k_gen_timer_stop(ah, btcoex->no_stomp_timer);
1513
1514                 ath9k_gen_timer_start(ah,
1515                                       btcoex->no_stomp_timer,
1516                                       (ath9k_hw_gettsf32(ah) +
1517                                        btcoex->btcoex_no_stomp),
1518                                        btcoex->btcoex_no_stomp * 10);
1519                 btcoex->hw_timer_enabled = true;
1520         }
1521
1522         mod_timer(&btcoex->period_timer, jiffies +
1523                                   msecs_to_jiffies(ATH_BTCOEX_DEF_BT_PERIOD));
1524 }
1525
1526 /*
1527  * Generic tsf based hw timer which configures weight
1528  * registers to time slice between wlan and bt traffic
1529  */
1530 static void ath_btcoex_no_stomp_timer(void *arg)
1531 {
1532         struct ath_softc *sc = (struct ath_softc *)arg;
1533         struct ath_hw *ah = sc->sc_ah;
1534         struct ath_btcoex *btcoex = &sc->btcoex;
1535
1536         ath_print(ath9k_hw_common(ah), ATH_DBG_BTCOEX,
1537                   "no stomp timer running \n");
1538
1539         spin_lock_bh(&btcoex->btcoex_lock);
1540
1541         if (btcoex->bt_stomp_type == ATH_BTCOEX_STOMP_LOW)
1542                 ath9k_btcoex_bt_stomp(sc, ATH_BTCOEX_STOMP_NONE);
1543          else if (btcoex->bt_stomp_type == ATH_BTCOEX_STOMP_ALL)
1544                 ath9k_btcoex_bt_stomp(sc, ATH_BTCOEX_STOMP_LOW);
1545
1546         spin_unlock_bh(&btcoex->btcoex_lock);
1547 }
1548
1549 static int ath_init_btcoex_timer(struct ath_softc *sc)
1550 {
1551         struct ath_btcoex *btcoex = &sc->btcoex;
1552
1553         btcoex->btcoex_period = ATH_BTCOEX_DEF_BT_PERIOD * 1000;
1554         btcoex->btcoex_no_stomp = (100 - ATH_BTCOEX_DEF_DUTY_CYCLE) *
1555                 btcoex->btcoex_period / 100;
1556
1557         setup_timer(&btcoex->period_timer, ath_btcoex_period_timer,
1558                         (unsigned long) sc);
1559
1560         spin_lock_init(&btcoex->btcoex_lock);
1561
1562         btcoex->no_stomp_timer = ath_gen_timer_alloc(sc->sc_ah,
1563                         ath_btcoex_no_stomp_timer,
1564                         ath_btcoex_no_stomp_timer,
1565                         (void *) sc, AR_FIRST_NDP_TIMER);
1566
1567         if (!btcoex->no_stomp_timer)
1568                 return -ENOMEM;
1569
1570         return 0;
1571 }
1572
1573 /*
1574  * Read and write, they both share the same lock. We do this to serialize
1575  * reads and writes on Atheros 802.11n PCI devices only. This is required
1576  * as the FIFO on these devices can only accept sanely 2 requests. After
1577  * that the device goes bananas. Serializing the reads/writes prevents this
1578  * from happening.
1579  */
1580
1581 static void ath9k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
1582 {
1583         struct ath_hw *ah = (struct ath_hw *) hw_priv;
1584         struct ath_common *common = ath9k_hw_common(ah);
1585         struct ath_softc *sc = (struct ath_softc *) common->priv;
1586
1587         if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
1588                 unsigned long flags;
1589                 spin_lock_irqsave(&sc->sc_serial_rw, flags);
1590                 iowrite32(val, sc->mem + reg_offset);
1591                 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
1592         } else
1593                 iowrite32(val, sc->mem + reg_offset);
1594 }
1595
1596 static unsigned int ath9k_ioread32(void *hw_priv, u32 reg_offset)
1597 {
1598         struct ath_hw *ah = (struct ath_hw *) hw_priv;
1599         struct ath_common *common = ath9k_hw_common(ah);
1600         struct ath_softc *sc = (struct ath_softc *) common->priv;
1601         u32 val;
1602
1603         if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
1604                 unsigned long flags;
1605                 spin_lock_irqsave(&sc->sc_serial_rw, flags);
1606                 val = ioread32(sc->mem + reg_offset);
1607                 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
1608         } else
1609                 val = ioread32(sc->mem + reg_offset);
1610         return val;
1611 }
1612
1613 static const struct ath_ops ath9k_common_ops = {
1614         .read = ath9k_ioread32,
1615         .write = ath9k_iowrite32,
1616 };
1617
1618 /*
1619  * Initialize and fill ath_softc, ath_sofct is the
1620  * "Software Carrier" struct. Historically it has existed
1621  * to allow the separation between hardware specific
1622  * variables (now in ath_hw) and driver specific variables.
1623  */
1624 static int ath_init_softc(u16 devid, struct ath_softc *sc, u16 subsysid,
1625                           const struct ath_bus_ops *bus_ops)
1626 {
1627         struct ath_hw *ah = NULL;
1628         struct ath_common *common;
1629         int r = 0, i;
1630         int csz = 0;
1631         int qnum;
1632
1633         /* XXX: hardware will not be ready until ath_open() being called */
1634         sc->sc_flags |= SC_OP_INVALID;
1635
1636         spin_lock_init(&sc->wiphy_lock);
1637         spin_lock_init(&sc->sc_resetlock);
1638         spin_lock_init(&sc->sc_serial_rw);
1639         spin_lock_init(&sc->ani_lock);
1640         spin_lock_init(&sc->sc_pm_lock);
1641         mutex_init(&sc->mutex);
1642         tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
1643         tasklet_init(&sc->bcon_tasklet, ath_beacon_tasklet,
1644                      (unsigned long)sc);
1645
1646         ah = kzalloc(sizeof(struct ath_hw), GFP_KERNEL);
1647         if (!ah)
1648                 return -ENOMEM;
1649
1650         ah->hw_version.devid = devid;
1651         ah->hw_version.subsysid = subsysid;
1652         sc->sc_ah = ah;
1653
1654         common = ath9k_hw_common(ah);
1655         common->ops = &ath9k_common_ops;
1656         common->bus_ops = bus_ops;
1657         common->ah = ah;
1658         common->hw = sc->hw;
1659         common->priv = sc;
1660         common->debug_mask = ath9k_debug;
1661
1662         /*
1663          * Cache line size is used to size and align various
1664          * structures used to communicate with the hardware.
1665          */
1666         ath_read_cachesize(common, &csz);
1667         /* XXX assert csz is non-zero */
1668         common->cachelsz = csz << 2;    /* convert to bytes */
1669
1670         r = ath9k_hw_init(ah);
1671         if (r) {
1672                 ath_print(common, ATH_DBG_FATAL,
1673                           "Unable to initialize hardware; "
1674                           "initialization status: %d\n", r);
1675                 goto bad_free_hw;
1676         }
1677
1678         if (ath9k_init_debug(ah) < 0) {
1679                 ath_print(common, ATH_DBG_FATAL,
1680                           "Unable to create debugfs files\n");
1681                 goto bad_free_hw;
1682         }
1683
1684         /* Get the hardware key cache size. */
1685         sc->keymax = ah->caps.keycache_size;
1686         if (sc->keymax > ATH_KEYMAX) {
1687                 ath_print(common, ATH_DBG_ANY,
1688                           "Warning, using only %u entries in %u key cache\n",
1689                           ATH_KEYMAX, sc->keymax);
1690                 sc->keymax = ATH_KEYMAX;
1691         }
1692
1693         /*
1694          * Reset the key cache since some parts do not
1695          * reset the contents on initial power up.
1696          */
1697         for (i = 0; i < sc->keymax; i++)
1698                 ath9k_hw_keyreset(ah, (u16) i);
1699
1700         /* default to MONITOR mode */
1701         sc->sc_ah->opmode = NL80211_IFTYPE_MONITOR;
1702
1703         /* Setup rate tables */
1704
1705         ath_rate_attach(sc);
1706         ath_setup_rates(sc, IEEE80211_BAND_2GHZ);
1707         ath_setup_rates(sc, IEEE80211_BAND_5GHZ);
1708
1709         /*
1710          * Allocate hardware transmit queues: one queue for
1711          * beacon frames and one data queue for each QoS
1712          * priority.  Note that the hal handles reseting
1713          * these queues at the needed time.
1714          */
1715         sc->beacon.beaconq = ath_beaconq_setup(ah);
1716         if (sc->beacon.beaconq == -1) {
1717                 ath_print(common, ATH_DBG_FATAL,
1718                           "Unable to setup a beacon xmit queue\n");
1719                 r = -EIO;
1720                 goto bad2;
1721         }
1722         sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
1723         if (sc->beacon.cabq == NULL) {
1724                 ath_print(common, ATH_DBG_FATAL,
1725                           "Unable to setup CAB xmit queue\n");
1726                 r = -EIO;
1727                 goto bad2;
1728         }
1729
1730         sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
1731         ath_cabq_update(sc);
1732
1733         for (i = 0; i < ARRAY_SIZE(sc->tx.hwq_map); i++)
1734                 sc->tx.hwq_map[i] = -1;
1735
1736         /* Setup data queues */
1737         /* NB: ensure BK queue is the lowest priority h/w queue */
1738         if (!ath_tx_setup(sc, ATH9K_WME_AC_BK)) {
1739                 ath_print(common, ATH_DBG_FATAL,
1740                           "Unable to setup xmit queue for BK traffic\n");
1741                 r = -EIO;
1742                 goto bad2;
1743         }
1744
1745         if (!ath_tx_setup(sc, ATH9K_WME_AC_BE)) {
1746                 ath_print(common, ATH_DBG_FATAL,
1747                           "Unable to setup xmit queue for BE traffic\n");
1748                 r = -EIO;
1749                 goto bad2;
1750         }
1751         if (!ath_tx_setup(sc, ATH9K_WME_AC_VI)) {
1752                 ath_print(common, ATH_DBG_FATAL,
1753                           "Unable to setup xmit queue for VI traffic\n");
1754                 r = -EIO;
1755                 goto bad2;
1756         }
1757         if (!ath_tx_setup(sc, ATH9K_WME_AC_VO)) {
1758                 ath_print(common, ATH_DBG_FATAL,
1759                           "Unable to setup xmit queue for VO traffic\n");
1760                 r = -EIO;
1761                 goto bad2;
1762         }
1763
1764         /* Initializes the noise floor to a reasonable default value.
1765          * Later on this will be updated during ANI processing. */
1766
1767         sc->ani.noise_floor = ATH_DEFAULT_NOISE_FLOOR;
1768         setup_timer(&sc->ani.timer, ath_ani_calibrate, (unsigned long)sc);
1769
1770         if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
1771                                    ATH9K_CIPHER_TKIP, NULL)) {
1772                 /*
1773                  * Whether we should enable h/w TKIP MIC.
1774                  * XXX: if we don't support WME TKIP MIC, then we wouldn't
1775                  * report WMM capable, so it's always safe to turn on
1776                  * TKIP MIC in this case.
1777                  */
1778                 ath9k_hw_setcapability(sc->sc_ah, ATH9K_CAP_TKIP_MIC,
1779                                        0, 1, NULL);
1780         }
1781
1782         /*
1783          * Check whether the separate key cache entries
1784          * are required to handle both tx+rx MIC keys.
1785          * With split mic keys the number of stations is limited
1786          * to 27 otherwise 59.
1787          */
1788         if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
1789                                    ATH9K_CIPHER_TKIP, NULL)
1790             && ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
1791                                       ATH9K_CIPHER_MIC, NULL)
1792             && ath9k_hw_getcapability(ah, ATH9K_CAP_TKIP_SPLIT,
1793                                       0, NULL))
1794                 sc->splitmic = 1;
1795
1796         /* turn on mcast key search if possible */
1797         if (!ath9k_hw_getcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 0, NULL))
1798                 (void)ath9k_hw_setcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 1,
1799                                              1, NULL);
1800
1801         sc->config.txpowlimit = ATH_TXPOWER_MAX;
1802
1803         /* 11n Capabilities */
1804         if (ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
1805                 sc->sc_flags |= SC_OP_TXAGGR;
1806                 sc->sc_flags |= SC_OP_RXAGGR;
1807         }
1808
1809         common->tx_chainmask = ah->caps.tx_chainmask;
1810         common->rx_chainmask = ah->caps.rx_chainmask;
1811
1812         ath9k_hw_setcapability(ah, ATH9K_CAP_DIVERSITY, 1, true, NULL);
1813         sc->rx.defant = ath9k_hw_getdefantenna(ah);
1814
1815         if (ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK)
1816                 memcpy(common->bssidmask, ath_bcast_mac, ETH_ALEN);
1817
1818         sc->beacon.slottime = ATH9K_SLOT_TIME_9;        /* default to short slot time */
1819
1820         /* initialize beacon slots */
1821         for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++) {
1822                 sc->beacon.bslot[i] = NULL;
1823                 sc->beacon.bslot_aphy[i] = NULL;
1824         }
1825
1826         /* setup channels and rates */
1827
1828         sc->sbands[IEEE80211_BAND_2GHZ].channels = ath9k_2ghz_chantable;
1829         sc->sbands[IEEE80211_BAND_2GHZ].bitrates =
1830                 sc->rates[IEEE80211_BAND_2GHZ];
1831         sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
1832         sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
1833                 ARRAY_SIZE(ath9k_2ghz_chantable);
1834
1835         if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes)) {
1836                 sc->sbands[IEEE80211_BAND_5GHZ].channels = ath9k_5ghz_chantable;
1837                 sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
1838                         sc->rates[IEEE80211_BAND_5GHZ];
1839                 sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
1840                 sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
1841                         ARRAY_SIZE(ath9k_5ghz_chantable);
1842         }
1843
1844         switch (ah->btcoex_hw.scheme) {
1845         case ATH_BTCOEX_CFG_NONE:
1846                 break;
1847         case ATH_BTCOEX_CFG_2WIRE:
1848                 ath9k_hw_btcoex_init_2wire(ah);
1849                 break;
1850         case ATH_BTCOEX_CFG_3WIRE:
1851                 ath9k_hw_btcoex_init_3wire(ah);
1852                 r = ath_init_btcoex_timer(sc);
1853                 if (r)
1854                         goto bad2;
1855                 qnum = ath_tx_get_qnum(sc, ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_BE);
1856                 ath9k_hw_init_btcoex_hw(ah, qnum);
1857                 sc->btcoex.bt_stomp_type = ATH_BTCOEX_STOMP_LOW;
1858                 break;
1859         default:
1860                 WARN_ON(1);
1861                 break;
1862         }
1863
1864         return 0;
1865 bad2:
1866         /* cleanup tx queues */
1867         for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1868                 if (ATH_TXQ_SETUP(sc, i))
1869                         ath_tx_cleanupq(sc, &sc->tx.txq[i]);
1870
1871 bad_free_hw:
1872         ath9k_uninit_hw(sc);
1873         return r;
1874 }
1875
1876 void ath_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
1877 {
1878         hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
1879                 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
1880                 IEEE80211_HW_SIGNAL_DBM |
1881                 IEEE80211_HW_AMPDU_AGGREGATION |
1882                 IEEE80211_HW_SUPPORTS_PS |
1883                 IEEE80211_HW_PS_NULLFUNC_STACK |
1884                 IEEE80211_HW_SPECTRUM_MGMT;
1885
1886         if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || modparam_nohwcrypt)
1887                 hw->flags |= IEEE80211_HW_MFP_CAPABLE;
1888
1889         hw->wiphy->interface_modes =
1890                 BIT(NL80211_IFTYPE_AP) |
1891                 BIT(NL80211_IFTYPE_STATION) |
1892                 BIT(NL80211_IFTYPE_ADHOC) |
1893                 BIT(NL80211_IFTYPE_MESH_POINT);
1894
1895         hw->queues = 4;
1896         hw->max_rates = 4;
1897         hw->channel_change_time = 5000;
1898         hw->max_listen_interval = 10;
1899         /* Hardware supports 10 but we use 4 */
1900         hw->max_rate_tries = 4;
1901         hw->sta_data_size = sizeof(struct ath_node);
1902         hw->vif_data_size = sizeof(struct ath_vif);
1903
1904         hw->rate_control_algorithm = "ath9k_rate_control";
1905
1906         hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
1907                 &sc->sbands[IEEE80211_BAND_2GHZ];
1908         if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes))
1909                 hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
1910                         &sc->sbands[IEEE80211_BAND_5GHZ];
1911 }
1912
1913 /* Device driver core initialization */
1914 int ath_init_device(u16 devid, struct ath_softc *sc, u16 subsysid,
1915                     const struct ath_bus_ops *bus_ops)
1916 {
1917         struct ieee80211_hw *hw = sc->hw;
1918         struct ath_common *common;
1919         struct ath_hw *ah;
1920         int error = 0, i;
1921         struct ath_regulatory *reg;
1922
1923         dev_dbg(sc->dev, "Attach ATH hw\n");
1924
1925         error = ath_init_softc(devid, sc, subsysid, bus_ops);
1926         if (error != 0)
1927                 return error;
1928
1929         ah = sc->sc_ah;
1930         common = ath9k_hw_common(ah);
1931
1932         /* get mac address from hardware and set in mac80211 */
1933
1934         SET_IEEE80211_PERM_ADDR(hw, common->macaddr);
1935
1936         ath_set_hw_capab(sc, hw);
1937
1938         error = ath_regd_init(&common->regulatory, sc->hw->wiphy,
1939                               ath9k_reg_notifier);
1940         if (error)
1941                 return error;
1942
1943         reg = &common->regulatory;
1944
1945         if (ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
1946                 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
1947                 if (test_bit(ATH9K_MODE_11A, ah->caps.wireless_modes))
1948                         setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
1949         }
1950
1951         /* initialize tx/rx engine */
1952         error = ath_tx_init(sc, ATH_TXBUF);
1953         if (error != 0)
1954                 goto error_attach;
1955
1956         error = ath_rx_init(sc, ATH_RXBUF);
1957         if (error != 0)
1958                 goto error_attach;
1959
1960         INIT_WORK(&sc->chan_work, ath9k_wiphy_chan_work);
1961         INIT_DELAYED_WORK(&sc->wiphy_work, ath9k_wiphy_work);
1962         sc->wiphy_scheduler_int = msecs_to_jiffies(500);
1963
1964         error = ieee80211_register_hw(hw);
1965
1966         if (!ath_is_world_regd(reg)) {
1967                 error = regulatory_hint(hw->wiphy, reg->alpha2);
1968                 if (error)
1969                         goto error_attach;
1970         }
1971
1972         /* Initialize LED control */
1973         ath_init_leds(sc);
1974
1975         ath_start_rfkill_poll(sc);
1976
1977         return 0;
1978
1979 error_attach:
1980         /* cleanup tx queues */
1981         for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1982                 if (ATH_TXQ_SETUP(sc, i))
1983                         ath_tx_cleanupq(sc, &sc->tx.txq[i]);
1984
1985         ath9k_uninit_hw(sc);
1986
1987         return error;
1988 }
1989
1990 int ath_reset(struct ath_softc *sc, bool retry_tx)
1991 {
1992         struct ath_hw *ah = sc->sc_ah;
1993         struct ath_common *common = ath9k_hw_common(ah);
1994         struct ieee80211_hw *hw = sc->hw;
1995         int r;
1996
1997         ath9k_hw_set_interrupts(ah, 0);
1998         ath_drain_all_txq(sc, retry_tx);
1999         ath_stoprecv(sc);
2000         ath_flushrecv(sc);
2001
2002         spin_lock_bh(&sc->sc_resetlock);
2003         r = ath9k_hw_reset(ah, sc->sc_ah->curchan, false);
2004         if (r)
2005                 ath_print(common, ATH_DBG_FATAL,
2006                           "Unable to reset hardware; reset status %d\n", r);
2007         spin_unlock_bh(&sc->sc_resetlock);
2008
2009         if (ath_startrecv(sc) != 0)
2010                 ath_print(common, ATH_DBG_FATAL,
2011                           "Unable to start recv logic\n");
2012
2013         /*
2014          * We may be doing a reset in response to a request
2015          * that changes the channel so update any state that
2016          * might change as a result.
2017          */
2018         ath_cache_conf_rate(sc, &hw->conf);
2019
2020         ath_update_txpow(sc);
2021
2022         if (sc->sc_flags & SC_OP_BEACONS)
2023                 ath_beacon_config(sc, NULL);    /* restart beacons */
2024
2025         ath9k_hw_set_interrupts(ah, sc->imask);
2026
2027         if (retry_tx) {
2028                 int i;
2029                 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
2030                         if (ATH_TXQ_SETUP(sc, i)) {
2031                                 spin_lock_bh(&sc->tx.txq[i].axq_lock);
2032                                 ath_txq_schedule(sc, &sc->tx.txq[i]);
2033                                 spin_unlock_bh(&sc->tx.txq[i].axq_lock);
2034                         }
2035                 }
2036         }
2037
2038         return r;
2039 }
2040
2041 /*
2042  *  This function will allocate both the DMA descriptor structure, and the
2043  *  buffers it contains.  These are used to contain the descriptors used
2044  *  by the system.
2045 */
2046 int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
2047                       struct list_head *head, const char *name,
2048                       int nbuf, int ndesc)
2049 {
2050 #define DS2PHYS(_dd, _ds)                                               \
2051         ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
2052 #define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
2053 #define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
2054         struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2055         struct ath_desc *ds;
2056         struct ath_buf *bf;
2057         int i, bsize, error;
2058
2059         ath_print(common, ATH_DBG_CONFIG, "%s DMA: %u buffers %u desc/buf\n",
2060                   name, nbuf, ndesc);
2061
2062         INIT_LIST_HEAD(head);
2063         /* ath_desc must be a multiple of DWORDs */
2064         if ((sizeof(struct ath_desc) % 4) != 0) {
2065                 ath_print(common, ATH_DBG_FATAL,
2066                           "ath_desc not DWORD aligned\n");
2067                 BUG_ON((sizeof(struct ath_desc) % 4) != 0);
2068                 error = -ENOMEM;
2069                 goto fail;
2070         }
2071
2072         dd->dd_desc_len = sizeof(struct ath_desc) * nbuf * ndesc;
2073
2074         /*
2075          * Need additional DMA memory because we can't use
2076          * descriptors that cross the 4K page boundary. Assume
2077          * one skipped descriptor per 4K page.
2078          */
2079         if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
2080                 u32 ndesc_skipped =
2081                         ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
2082                 u32 dma_len;
2083
2084                 while (ndesc_skipped) {
2085                         dma_len = ndesc_skipped * sizeof(struct ath_desc);
2086                         dd->dd_desc_len += dma_len;
2087
2088                         ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
2089                 };
2090         }
2091
2092         /* allocate descriptors */
2093         dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
2094                                          &dd->dd_desc_paddr, GFP_KERNEL);
2095         if (dd->dd_desc == NULL) {
2096                 error = -ENOMEM;
2097                 goto fail;
2098         }
2099         ds = dd->dd_desc;
2100         ath_print(common, ATH_DBG_CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
2101                   name, ds, (u32) dd->dd_desc_len,
2102                   ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
2103
2104         /* allocate buffers */
2105         bsize = sizeof(struct ath_buf) * nbuf;
2106         bf = kzalloc(bsize, GFP_KERNEL);
2107         if (bf == NULL) {
2108                 error = -ENOMEM;
2109                 goto fail2;
2110         }
2111         dd->dd_bufptr = bf;
2112
2113         for (i = 0; i < nbuf; i++, bf++, ds += ndesc) {
2114                 bf->bf_desc = ds;
2115                 bf->bf_daddr = DS2PHYS(dd, ds);
2116
2117                 if (!(sc->sc_ah->caps.hw_caps &
2118                       ATH9K_HW_CAP_4KB_SPLITTRANS)) {
2119                         /*
2120                          * Skip descriptor addresses which can cause 4KB
2121                          * boundary crossing (addr + length) with a 32 dword
2122                          * descriptor fetch.
2123                          */
2124                         while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
2125                                 BUG_ON((caddr_t) bf->bf_desc >=
2126                                        ((caddr_t) dd->dd_desc +
2127                                         dd->dd_desc_len));
2128
2129                                 ds += ndesc;
2130                                 bf->bf_desc = ds;
2131                                 bf->bf_daddr = DS2PHYS(dd, ds);
2132                         }
2133                 }
2134                 list_add_tail(&bf->list, head);
2135         }
2136         return 0;
2137 fail2:
2138         dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
2139                           dd->dd_desc_paddr);
2140 fail:
2141         memset(dd, 0, sizeof(*dd));
2142         return error;
2143 #undef ATH_DESC_4KB_BOUND_CHECK
2144 #undef ATH_DESC_4KB_BOUND_NUM_SKIPPED
2145 #undef DS2PHYS
2146 }
2147
2148 void ath_descdma_cleanup(struct ath_softc *sc,
2149                          struct ath_descdma *dd,
2150                          struct list_head *head)
2151 {
2152         dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
2153                           dd->dd_desc_paddr);
2154
2155         INIT_LIST_HEAD(head);
2156         kfree(dd->dd_bufptr);
2157         memset(dd, 0, sizeof(*dd));
2158 }
2159
2160 int ath_get_hal_qnum(u16 queue, struct ath_softc *sc)
2161 {
2162         int qnum;
2163
2164         switch (queue) {
2165         case 0:
2166                 qnum = sc->tx.hwq_map[ATH9K_WME_AC_VO];
2167                 break;
2168         case 1:
2169                 qnum = sc->tx.hwq_map[ATH9K_WME_AC_VI];
2170                 break;
2171         case 2:
2172                 qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
2173                 break;
2174         case 3:
2175                 qnum = sc->tx.hwq_map[ATH9K_WME_AC_BK];
2176                 break;
2177         default:
2178                 qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
2179                 break;
2180         }
2181
2182         return qnum;
2183 }
2184
2185 int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc)
2186 {
2187         int qnum;
2188
2189         switch (queue) {
2190         case ATH9K_WME_AC_VO:
2191                 qnum = 0;
2192                 break;
2193         case ATH9K_WME_AC_VI:
2194                 qnum = 1;
2195                 break;
2196         case ATH9K_WME_AC_BE:
2197                 qnum = 2;
2198                 break;
2199         case ATH9K_WME_AC_BK:
2200                 qnum = 3;
2201                 break;
2202         default:
2203                 qnum = -1;
2204                 break;
2205         }
2206
2207         return qnum;
2208 }
2209
2210 /* XXX: Remove me once we don't depend on ath9k_channel for all
2211  * this redundant data */
2212 void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
2213                            struct ath9k_channel *ichan)
2214 {
2215         struct ieee80211_channel *chan = hw->conf.channel;
2216         struct ieee80211_conf *conf = &hw->conf;
2217
2218         ichan->channel = chan->center_freq;
2219         ichan->chan = chan;
2220
2221         if (chan->band == IEEE80211_BAND_2GHZ) {
2222                 ichan->chanmode = CHANNEL_G;
2223                 ichan->channelFlags = CHANNEL_2GHZ | CHANNEL_OFDM | CHANNEL_G;
2224         } else {
2225                 ichan->chanmode = CHANNEL_A;
2226                 ichan->channelFlags = CHANNEL_5GHZ | CHANNEL_OFDM;
2227         }
2228
2229         if (conf_is_ht(conf))
2230                 ichan->chanmode = ath_get_extchanmode(sc, chan,
2231                                             conf->channel_type);
2232 }
2233
2234 /**********************/
2235 /* mac80211 callbacks */
2236 /**********************/
2237
2238 /*
2239  * (Re)start btcoex timers
2240  */
2241 static void ath9k_btcoex_timer_resume(struct ath_softc *sc)
2242 {
2243         struct ath_btcoex *btcoex = &sc->btcoex;
2244         struct ath_hw *ah = sc->sc_ah;
2245
2246         ath_print(ath9k_hw_common(ah), ATH_DBG_BTCOEX,
2247                   "Starting btcoex timers");
2248
2249         /* make sure duty cycle timer is also stopped when resuming */
2250         if (btcoex->hw_timer_enabled)
2251                 ath9k_gen_timer_stop(sc->sc_ah, btcoex->no_stomp_timer);
2252
2253         btcoex->bt_priority_cnt = 0;
2254         btcoex->bt_priority_time = jiffies;
2255         sc->sc_flags &= ~SC_OP_BT_PRIORITY_DETECTED;
2256
2257         mod_timer(&btcoex->period_timer, jiffies);
2258 }
2259
2260 static int ath9k_start(struct ieee80211_hw *hw)
2261 {
2262         struct ath_wiphy *aphy = hw->priv;
2263         struct ath_softc *sc = aphy->sc;
2264         struct ath_hw *ah = sc->sc_ah;
2265         struct ath_common *common = ath9k_hw_common(ah);
2266         struct ieee80211_channel *curchan = hw->conf.channel;
2267         struct ath9k_channel *init_channel;
2268         int r;
2269
2270         ath_print(common, ATH_DBG_CONFIG,
2271                   "Starting driver with initial channel: %d MHz\n",
2272                   curchan->center_freq);
2273
2274         mutex_lock(&sc->mutex);
2275
2276         if (ath9k_wiphy_started(sc)) {
2277                 if (sc->chan_idx == curchan->hw_value) {
2278                         /*
2279                          * Already on the operational channel, the new wiphy
2280                          * can be marked active.
2281                          */
2282                         aphy->state = ATH_WIPHY_ACTIVE;
2283                         ieee80211_wake_queues(hw);
2284                 } else {
2285                         /*
2286                          * Another wiphy is on another channel, start the new
2287                          * wiphy in paused state.
2288                          */
2289                         aphy->state = ATH_WIPHY_PAUSED;
2290                         ieee80211_stop_queues(hw);
2291                 }
2292                 mutex_unlock(&sc->mutex);
2293                 return 0;
2294         }
2295         aphy->state = ATH_WIPHY_ACTIVE;
2296
2297         /* setup initial channel */
2298
2299         sc->chan_idx = curchan->hw_value;
2300
2301         init_channel = ath_get_curchannel(sc, hw);
2302
2303         /* Reset SERDES registers */
2304         ath9k_hw_configpcipowersave(ah, 0, 0);
2305
2306         /*
2307          * The basic interface to setting the hardware in a good
2308          * state is ``reset''.  On return the hardware is known to
2309          * be powered up and with interrupts disabled.  This must
2310          * be followed by initialization of the appropriate bits
2311          * and then setup of the interrupt mask.
2312          */
2313         spin_lock_bh(&sc->sc_resetlock);
2314         r = ath9k_hw_reset(ah, init_channel, false);
2315         if (r) {
2316                 ath_print(common, ATH_DBG_FATAL,
2317                           "Unable to reset hardware; reset status %d "
2318                           "(freq %u MHz)\n", r,
2319                           curchan->center_freq);
2320                 spin_unlock_bh(&sc->sc_resetlock);
2321                 goto mutex_unlock;
2322         }
2323         spin_unlock_bh(&sc->sc_resetlock);
2324
2325         /*
2326          * This is needed only to setup initial state
2327          * but it's best done after a reset.
2328          */
2329         ath_update_txpow(sc);
2330
2331         /*
2332          * Setup the hardware after reset:
2333          * The receive engine is set going.
2334          * Frame transmit is handled entirely
2335          * in the frame output path; there's nothing to do
2336          * here except setup the interrupt mask.
2337          */
2338         if (ath_startrecv(sc) != 0) {
2339                 ath_print(common, ATH_DBG_FATAL,
2340                           "Unable to start recv logic\n");
2341                 r = -EIO;
2342                 goto mutex_unlock;
2343         }
2344
2345         /* Setup our intr mask. */
2346         sc->imask = ATH9K_INT_RX | ATH9K_INT_TX
2347                 | ATH9K_INT_RXEOL | ATH9K_INT_RXORN
2348                 | ATH9K_INT_FATAL | ATH9K_INT_GLOBAL;
2349
2350         if (ah->caps.hw_caps & ATH9K_HW_CAP_GTT)
2351                 sc->imask |= ATH9K_INT_GTT;
2352
2353         if (ah->caps.hw_caps & ATH9K_HW_CAP_HT)
2354                 sc->imask |= ATH9K_INT_CST;
2355
2356         ath_cache_conf_rate(sc, &hw->conf);
2357
2358         sc->sc_flags &= ~SC_OP_INVALID;
2359
2360         /* Disable BMISS interrupt when we're not associated */
2361         sc->imask &= ~(ATH9K_INT_SWBA | ATH9K_INT_BMISS);
2362         ath9k_hw_set_interrupts(ah, sc->imask);
2363
2364         ieee80211_wake_queues(hw);
2365
2366         ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work, 0);
2367
2368         if ((ah->btcoex_hw.scheme != ATH_BTCOEX_CFG_NONE) &&
2369             !ah->btcoex_hw.enabled) {
2370                 ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT,
2371                                            AR_STOMP_LOW_WLAN_WGHT);
2372                 ath9k_hw_btcoex_enable(ah);
2373
2374                 if (common->bus_ops->bt_coex_prep)
2375                         common->bus_ops->bt_coex_prep(common);
2376                 if (ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
2377                         ath9k_btcoex_timer_resume(sc);
2378         }
2379
2380 mutex_unlock:
2381         mutex_unlock(&sc->mutex);
2382
2383         return r;
2384 }
2385
2386 static int ath9k_tx(struct ieee80211_hw *hw,
2387                     struct sk_buff *skb)
2388 {
2389         struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
2390         struct ath_wiphy *aphy = hw->priv;
2391         struct ath_softc *sc = aphy->sc;
2392         struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2393         struct ath_tx_control txctl;
2394         int hdrlen, padsize;
2395
2396         if (aphy->state != ATH_WIPHY_ACTIVE && aphy->state != ATH_WIPHY_SCAN) {
2397                 ath_print(common, ATH_DBG_XMIT,
2398                           "ath9k: %s: TX in unexpected wiphy state "
2399                           "%d\n", wiphy_name(hw->wiphy), aphy->state);
2400                 goto exit;
2401         }
2402
2403         if (sc->ps_enabled) {
2404                 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
2405                 /*
2406                  * mac80211 does not set PM field for normal data frames, so we
2407                  * need to update that based on the current PS mode.
2408                  */
2409                 if (ieee80211_is_data(hdr->frame_control) &&
2410                     !ieee80211_is_nullfunc(hdr->frame_control) &&
2411                     !ieee80211_has_pm(hdr->frame_control)) {
2412                         ath_print(common, ATH_DBG_PS, "Add PM=1 for a TX frame "
2413                                   "while in PS mode\n");
2414                         hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
2415                 }
2416         }
2417
2418         if (unlikely(sc->sc_ah->power_mode != ATH9K_PM_AWAKE)) {
2419                 /*
2420                  * We are using PS-Poll and mac80211 can request TX while in
2421                  * power save mode. Need to wake up hardware for the TX to be
2422                  * completed and if needed, also for RX of buffered frames.
2423                  */
2424                 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
2425                 ath9k_ps_wakeup(sc);
2426                 ath9k_hw_setrxabort(sc->sc_ah, 0);
2427                 if (ieee80211_is_pspoll(hdr->frame_control)) {
2428                         ath_print(common, ATH_DBG_PS,
2429                                   "Sending PS-Poll to pick a buffered frame\n");
2430                         sc->sc_flags |= SC_OP_WAIT_FOR_PSPOLL_DATA;
2431                 } else {
2432                         ath_print(common, ATH_DBG_PS,
2433                                   "Wake up to complete TX\n");
2434                         sc->sc_flags |= SC_OP_WAIT_FOR_TX_ACK;
2435                 }
2436                 /*
2437                  * The actual restore operation will happen only after
2438                  * the sc_flags bit is cleared. We are just dropping
2439                  * the ps_usecount here.
2440                  */
2441                 ath9k_ps_restore(sc);
2442         }
2443
2444         memset(&txctl, 0, sizeof(struct ath_tx_control));
2445
2446         /*
2447          * As a temporary workaround, assign seq# here; this will likely need
2448          * to be cleaned up to work better with Beacon transmission and virtual
2449          * BSSes.
2450          */
2451         if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
2452                 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
2453                 if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
2454                         sc->tx.seq_no += 0x10;
2455                 hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
2456                 hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
2457         }
2458
2459         /* Add the padding after the header if this is not already done */
2460         hdrlen = ieee80211_get_hdrlen_from_skb(skb);
2461         if (hdrlen & 3) {
2462                 padsize = hdrlen % 4;
2463                 if (skb_headroom(skb) < padsize)
2464                         return -1;
2465                 skb_push(skb, padsize);
2466                 memmove(skb->data, skb->data + padsize, hdrlen);
2467         }
2468
2469         /* Check if a tx queue is available */
2470
2471         txctl.txq = ath_test_get_txq(sc, skb);
2472         if (!txctl.txq)
2473                 goto exit;
2474
2475         ath_print(common, ATH_DBG_XMIT, "transmitting packet, skb: %p\n", skb);
2476
2477         if (ath_tx_start(hw, skb, &txctl) != 0) {
2478                 ath_print(common, ATH_DBG_XMIT, "TX failed\n");
2479                 goto exit;
2480         }
2481
2482         return 0;
2483 exit:
2484         dev_kfree_skb_any(skb);
2485         return 0;
2486 }
2487
2488 /*
2489  * Pause btcoex timer and bt duty cycle timer
2490  */
2491 static void ath9k_btcoex_timer_pause(struct ath_softc *sc)
2492 {
2493         struct ath_btcoex *btcoex = &sc->btcoex;
2494         struct ath_hw *ah = sc->sc_ah;
2495
2496         del_timer_sync(&btcoex->period_timer);
2497
2498         if (btcoex->hw_timer_enabled)
2499                 ath9k_gen_timer_stop(ah, btcoex->no_stomp_timer);
2500
2501         btcoex->hw_timer_enabled = false;
2502 }
2503
2504 static void ath9k_stop(struct ieee80211_hw *hw)
2505 {
2506         struct ath_wiphy *aphy = hw->priv;
2507         struct ath_softc *sc = aphy->sc;
2508         struct ath_hw *ah = sc->sc_ah;
2509         struct ath_common *common = ath9k_hw_common(ah);
2510
2511         mutex_lock(&sc->mutex);
2512
2513         aphy->state = ATH_WIPHY_INACTIVE;
2514
2515         cancel_delayed_work_sync(&sc->ath_led_blink_work);
2516         cancel_delayed_work_sync(&sc->tx_complete_work);
2517
2518         if (!sc->num_sec_wiphy) {
2519                 cancel_delayed_work_sync(&sc->wiphy_work);
2520                 cancel_work_sync(&sc->chan_work);
2521         }
2522
2523         if (sc->sc_flags & SC_OP_INVALID) {
2524                 ath_print(common, ATH_DBG_ANY, "Device not present\n");
2525                 mutex_unlock(&sc->mutex);
2526                 return;
2527         }
2528
2529         if (ath9k_wiphy_started(sc)) {
2530                 mutex_unlock(&sc->mutex);
2531                 return; /* another wiphy still in use */
2532         }
2533
2534         if (ah->btcoex_hw.enabled) {
2535                 ath9k_hw_btcoex_disable(ah);
2536                 if (ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
2537                         ath9k_btcoex_timer_pause(sc);
2538         }
2539
2540         /* make sure h/w will not generate any interrupt
2541          * before setting the invalid flag. */
2542         ath9k_hw_set_interrupts(ah, 0);
2543
2544         if (!(sc->sc_flags & SC_OP_INVALID)) {
2545                 ath_drain_all_txq(sc, false);
2546                 ath_stoprecv(sc);
2547                 ath9k_hw_phy_disable(ah);
2548         } else
2549                 sc->rx.rxlink = NULL;
2550
2551         /* disable HAL and put h/w to sleep */
2552         ath9k_hw_disable(ah);
2553         ath9k_hw_configpcipowersave(ah, 1, 1);
2554         ath9k_setpower(sc, ATH9K_PM_FULL_SLEEP);
2555
2556         sc->sc_flags |= SC_OP_INVALID;
2557
2558         mutex_unlock(&sc->mutex);
2559
2560         ath_print(common, ATH_DBG_CONFIG, "Driver halt\n");
2561 }
2562
2563 static int ath9k_add_interface(struct ieee80211_hw *hw,
2564                                struct ieee80211_if_init_conf *conf)
2565 {
2566         struct ath_wiphy *aphy = hw->priv;
2567         struct ath_softc *sc = aphy->sc;
2568         struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2569         struct ath_vif *avp = (void *)conf->vif->drv_priv;
2570         enum nl80211_iftype ic_opmode = NL80211_IFTYPE_UNSPECIFIED;
2571         int ret = 0;
2572
2573         mutex_lock(&sc->mutex);
2574
2575         if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK) &&
2576             sc->nvifs > 0) {
2577                 ret = -ENOBUFS;
2578                 goto out;
2579         }
2580
2581         switch (conf->type) {
2582         case NL80211_IFTYPE_STATION:
2583                 ic_opmode = NL80211_IFTYPE_STATION;
2584                 break;
2585         case NL80211_IFTYPE_ADHOC:
2586         case NL80211_IFTYPE_AP:
2587         case NL80211_IFTYPE_MESH_POINT:
2588                 if (sc->nbcnvifs >= ATH_BCBUF) {
2589                         ret = -ENOBUFS;
2590                         goto out;
2591                 }
2592                 ic_opmode = conf->type;
2593                 break;
2594         default:
2595                 ath_print(common, ATH_DBG_FATAL,
2596                         "Interface type %d not yet supported\n", conf->type);
2597                 ret = -EOPNOTSUPP;
2598                 goto out;
2599         }
2600
2601         ath_print(common, ATH_DBG_CONFIG,
2602                   "Attach a VIF of type: %d\n", ic_opmode);
2603
2604         /* Set the VIF opmode */
2605         avp->av_opmode = ic_opmode;
2606         avp->av_bslot = -1;
2607
2608         sc->nvifs++;
2609
2610         if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK)
2611                 ath9k_set_bssid_mask(hw);
2612
2613         if (sc->nvifs > 1)
2614                 goto out; /* skip global settings for secondary vif */
2615
2616         if (ic_opmode == NL80211_IFTYPE_AP) {
2617                 ath9k_hw_set_tsfadjust(sc->sc_ah, 1);
2618                 sc->sc_flags |= SC_OP_TSF_RESET;
2619         }
2620
2621         /* Set the device opmode */
2622         sc->sc_ah->opmode = ic_opmode;
2623
2624         /*
2625          * Enable MIB interrupts when there are hardware phy counters.
2626          * Note we only do this (at the moment) for station mode.
2627          */
2628         if ((conf->type == NL80211_IFTYPE_STATION) ||
2629             (conf->type == NL80211_IFTYPE_ADHOC) ||
2630             (conf->type == NL80211_IFTYPE_MESH_POINT)) {
2631                 sc->imask |= ATH9K_INT_MIB;
2632                 sc->imask |= ATH9K_INT_TSFOOR;
2633         }
2634
2635         ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
2636
2637         if (conf->type == NL80211_IFTYPE_AP    ||
2638             conf->type == NL80211_IFTYPE_ADHOC ||
2639             conf->type == NL80211_IFTYPE_MONITOR)
2640                 ath_start_ani(sc);
2641
2642 out:
2643         mutex_unlock(&sc->mutex);
2644         return ret;
2645 }
2646
2647 static void ath9k_remove_interface(struct ieee80211_hw *hw,
2648                                    struct ieee80211_if_init_conf *conf)
2649 {
2650         struct ath_wiphy *aphy = hw->priv;
2651         struct ath_softc *sc = aphy->sc;
2652         struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2653         struct ath_vif *avp = (void *)conf->vif->drv_priv;
2654         int i;
2655
2656         ath_print(common, ATH_DBG_CONFIG, "Detach Interface\n");
2657
2658         mutex_lock(&sc->mutex);
2659
2660         /* Stop ANI */
2661         del_timer_sync(&sc->ani.timer);
2662
2663         /* Reclaim beacon resources */
2664         if ((sc->sc_ah->opmode == NL80211_IFTYPE_AP) ||
2665             (sc->sc_ah->opmode == NL80211_IFTYPE_ADHOC) ||
2666             (sc->sc_ah->opmode == NL80211_IFTYPE_MESH_POINT)) {
2667                 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
2668                 ath_beacon_return(sc, avp);
2669         }
2670
2671         sc->sc_flags &= ~SC_OP_BEACONS;
2672
2673         for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++) {
2674                 if (sc->beacon.bslot[i] == conf->vif) {
2675                         printk(KERN_DEBUG "%s: vif had allocated beacon "
2676                                "slot\n", __func__);
2677                         sc->beacon.bslot[i] = NULL;
2678                         sc->beacon.bslot_aphy[i] = NULL;
2679                 }
2680         }
2681
2682         sc->nvifs--;
2683
2684         mutex_unlock(&sc->mutex);
2685 }
2686
2687 static int ath9k_config(struct ieee80211_hw *hw, u32 changed)
2688 {
2689         struct ath_wiphy *aphy = hw->priv;
2690         struct ath_softc *sc = aphy->sc;
2691         struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2692         struct ieee80211_conf *conf = &hw->conf;
2693         struct ath_hw *ah = sc->sc_ah;
2694         bool all_wiphys_idle = false, disable_radio = false;
2695
2696         mutex_lock(&sc->mutex);
2697
2698         /* Leave this as the first check */
2699         if (changed & IEEE80211_CONF_CHANGE_IDLE) {
2700
2701                 spin_lock_bh(&sc->wiphy_lock);
2702                 all_wiphys_idle =  ath9k_all_wiphys_idle(sc);
2703                 spin_unlock_bh(&sc->wiphy_lock);
2704
2705                 if (conf->flags & IEEE80211_CONF_IDLE){
2706                         if (all_wiphys_idle)
2707                                 disable_radio = true;
2708                 }
2709                 else if (all_wiphys_idle) {
2710                         ath_radio_enable(sc);
2711                         ath_print(common, ATH_DBG_CONFIG,
2712                                   "not-idle: enabling radio\n");
2713                 }
2714         }
2715
2716         if (changed & IEEE80211_CONF_CHANGE_PS) {
2717                 if (conf->flags & IEEE80211_CONF_PS) {
2718                         if (!(ah->caps.hw_caps &
2719                               ATH9K_HW_CAP_AUTOSLEEP)) {
2720                                 if ((sc->imask & ATH9K_INT_TIM_TIMER) == 0) {
2721                                         sc->imask |= ATH9K_INT_TIM_TIMER;
2722                                         ath9k_hw_set_interrupts(sc->sc_ah,
2723                                                         sc->imask);
2724                                 }
2725                                 ath9k_hw_setrxabort(sc->sc_ah, 1);
2726                         }
2727                         sc->ps_enabled = true;
2728                 } else {
2729                         sc->ps_enabled = false;
2730                         ath9k_setpower(sc, ATH9K_PM_AWAKE);
2731                         if (!(ah->caps.hw_caps &
2732                               ATH9K_HW_CAP_AUTOSLEEP)) {
2733                                 ath9k_hw_setrxabort(sc->sc_ah, 0);
2734                                 sc->sc_flags &= ~(SC_OP_WAIT_FOR_BEACON |
2735                                                   SC_OP_WAIT_FOR_CAB |
2736                                                   SC_OP_WAIT_FOR_PSPOLL_DATA |
2737                                                   SC_OP_WAIT_FOR_TX_ACK);
2738                                 if (sc->imask & ATH9K_INT_TIM_TIMER) {
2739                                         sc->imask &= ~ATH9K_INT_TIM_TIMER;
2740                                         ath9k_hw_set_interrupts(sc->sc_ah,
2741                                                         sc->imask);
2742                                 }
2743                         }
2744                 }
2745         }
2746
2747         if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
2748                 struct ieee80211_channel *curchan = hw->conf.channel;
2749                 int pos = curchan->hw_value;
2750
2751                 aphy->chan_idx = pos;
2752                 aphy->chan_is_ht = conf_is_ht(conf);
2753
2754                 if (aphy->state == ATH_WIPHY_SCAN ||
2755                     aphy->state == ATH_WIPHY_ACTIVE)
2756                         ath9k_wiphy_pause_all_forced(sc, aphy);
2757                 else {
2758                         /*
2759                          * Do not change operational channel based on a paused
2760                          * wiphy changes.
2761                          */
2762                         goto skip_chan_change;
2763                 }
2764
2765                 ath_print(common, ATH_DBG_CONFIG, "Set channel: %d MHz\n",
2766                           curchan->center_freq);
2767
2768                 /* XXX: remove me eventualy */
2769                 ath9k_update_ichannel(sc, hw, &sc->sc_ah->channels[pos]);
2770
2771                 ath_update_chainmask(sc, conf_is_ht(conf));
2772
2773                 if (ath_set_channel(sc, hw, &sc->sc_ah->channels[pos]) < 0) {
2774                         ath_print(common, ATH_DBG_FATAL,
2775                                   "Unable to set channel\n");
2776                         mutex_unlock(&sc->mutex);
2777                         return -EINVAL;
2778                 }
2779         }
2780
2781 skip_chan_change:
2782         if (changed & IEEE80211_CONF_CHANGE_POWER)
2783                 sc->config.txpowlimit = 2 * conf->power_level;
2784
2785         if (disable_radio) {
2786                 ath_print(common, ATH_DBG_CONFIG, "idle: disabling radio\n");
2787                 ath_radio_disable(sc);
2788         }
2789
2790         mutex_unlock(&sc->mutex);
2791
2792         return 0;
2793 }
2794
2795 #define SUPPORTED_FILTERS                       \
2796         (FIF_PROMISC_IN_BSS |                   \
2797         FIF_ALLMULTI |                          \
2798         FIF_CONTROL |                           \
2799         FIF_PSPOLL |                            \
2800         FIF_OTHER_BSS |                         \
2801         FIF_BCN_PRBRESP_PROMISC |               \
2802         FIF_FCSFAIL)
2803
2804 /* FIXME: sc->sc_full_reset ? */
2805 static void ath9k_configure_filter(struct ieee80211_hw *hw,
2806                                    unsigned int changed_flags,
2807                                    unsigned int *total_flags,
2808                                    u64 multicast)
2809 {
2810         struct ath_wiphy *aphy = hw->priv;
2811         struct ath_softc *sc = aphy->sc;
2812         u32 rfilt;
2813
2814         changed_flags &= SUPPORTED_FILTERS;
2815         *total_flags &= SUPPORTED_FILTERS;
2816
2817         sc->rx.rxfilter = *total_flags;
2818         ath9k_ps_wakeup(sc);
2819         rfilt = ath_calcrxfilter(sc);
2820         ath9k_hw_setrxfilter(sc->sc_ah, rfilt);
2821         ath9k_ps_restore(sc);
2822
2823         ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_CONFIG,
2824                   "Set HW RX filter: 0x%x\n", rfilt);
2825 }
2826
2827 static void ath9k_sta_notify(struct ieee80211_hw *hw,
2828                              struct ieee80211_vif *vif,
2829                              enum sta_notify_cmd cmd,
2830                              struct ieee80211_sta *sta)
2831 {
2832         struct ath_wiphy *aphy = hw->priv;
2833         struct ath_softc *sc = aphy->sc;
2834
2835         switch (cmd) {
2836         case STA_NOTIFY_ADD:
2837                 ath_node_attach(sc, sta);
2838                 break;
2839         case STA_NOTIFY_REMOVE:
2840                 ath_node_detach(sc, sta);
2841                 break;
2842         default:
2843                 break;
2844         }
2845 }
2846
2847 static int ath9k_conf_tx(struct ieee80211_hw *hw, u16 queue,
2848                          const struct ieee80211_tx_queue_params *params)
2849 {
2850         struct ath_wiphy *aphy = hw->priv;
2851         struct ath_softc *sc = aphy->sc;
2852         struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2853         struct ath9k_tx_queue_info qi;
2854         int ret = 0, qnum;
2855
2856         if (queue >= WME_NUM_AC)
2857                 return 0;
2858
2859         mutex_lock(&sc->mutex);
2860
2861         memset(&qi, 0, sizeof(struct ath9k_tx_queue_info));
2862
2863         qi.tqi_aifs = params->aifs;
2864         qi.tqi_cwmin = params->cw_min;
2865         qi.tqi_cwmax = params->cw_max;
2866         qi.tqi_burstTime = params->txop;
2867         qnum = ath_get_hal_qnum(queue, sc);
2868
2869         ath_print(common, ATH_DBG_CONFIG,
2870                   "Configure tx [queue/halq] [%d/%d],  "
2871                   "aifs: %d, cw_min: %d, cw_max: %d, txop: %d\n",
2872                   queue, qnum, params->aifs, params->cw_min,
2873                   params->cw_max, params->txop);
2874
2875         ret = ath_txq_update(sc, qnum, &qi);
2876         if (ret)
2877                 ath_print(common, ATH_DBG_FATAL, "TXQ Update failed\n");
2878
2879         mutex_unlock(&sc->mutex);
2880
2881         return ret;
2882 }
2883
2884 static int ath9k_set_key(struct ieee80211_hw *hw,
2885                          enum set_key_cmd cmd,
2886                          struct ieee80211_vif *vif,
2887                          struct ieee80211_sta *sta,
2888                          struct ieee80211_key_conf *key)
2889 {
2890         struct ath_wiphy *aphy = hw->priv;
2891         struct ath_softc *sc = aphy->sc;
2892         struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2893         int ret = 0;
2894
2895         if (modparam_nohwcrypt)
2896                 return -ENOSPC;
2897
2898         mutex_lock(&sc->mutex);
2899         ath9k_ps_wakeup(sc);
2900         ath_print(common, ATH_DBG_CONFIG, "Set HW Key\n");
2901
2902         switch (cmd) {
2903         case SET_KEY:
2904                 ret = ath_key_config(sc, vif, sta, key);
2905                 if (ret >= 0) {
2906                         key->hw_key_idx = ret;
2907                         /* push IV and Michael MIC generation to stack */
2908                         key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
2909                         if (key->alg == ALG_TKIP)
2910                                 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
2911                         if (sc->sc_ah->sw_mgmt_crypto && key->alg == ALG_CCMP)
2912                                 key->flags |= IEEE80211_KEY_FLAG_SW_MGMT;
2913                         ret = 0;
2914                 }
2915                 break;
2916         case DISABLE_KEY:
2917                 ath_key_delete(sc, key);
2918                 break;
2919         default:
2920                 ret = -EINVAL;
2921         }
2922
2923         ath9k_ps_restore(sc);
2924         mutex_unlock(&sc->mutex);
2925
2926         return ret;
2927 }
2928
2929 static void ath9k_bss_info_changed(struct ieee80211_hw *hw,
2930                                    struct ieee80211_vif *vif,
2931                                    struct ieee80211_bss_conf *bss_conf,
2932                                    u32 changed)
2933 {
2934         struct ath_wiphy *aphy = hw->priv;
2935         struct ath_softc *sc = aphy->sc;
2936         struct ath_hw *ah = sc->sc_ah;
2937         struct ath_common *common = ath9k_hw_common(ah);
2938         struct ath_vif *avp = (void *)vif->drv_priv;
2939         u32 rfilt = 0;
2940         int error, i;
2941
2942         mutex_lock(&sc->mutex);
2943
2944         /*
2945          * TODO: Need to decide which hw opmode to use for
2946          *       multi-interface cases
2947          * XXX: This belongs into add_interface!
2948          */
2949         if (vif->type == NL80211_IFTYPE_AP &&
2950             ah->opmode != NL80211_IFTYPE_AP) {
2951                 ah->opmode = NL80211_IFTYPE_STATION;
2952                 ath9k_hw_setopmode(ah);
2953                 memcpy(common->curbssid, common->macaddr, ETH_ALEN);
2954                 common->curaid = 0;
2955                 ath9k_hw_write_associd(ah);
2956                 /* Request full reset to get hw opmode changed properly */
2957                 sc->sc_flags |= SC_OP_FULL_RESET;
2958         }
2959
2960         if ((changed & BSS_CHANGED_BSSID) &&
2961             !is_zero_ether_addr(bss_conf->bssid)) {
2962                 switch (vif->type) {
2963                 case NL80211_IFTYPE_STATION:
2964                 case NL80211_IFTYPE_ADHOC:
2965                 case NL80211_IFTYPE_MESH_POINT:
2966                         /* Set BSSID */
2967                         memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
2968                         memcpy(avp->bssid, bss_conf->bssid, ETH_ALEN);
2969                         common->curaid = 0;
2970                         ath9k_hw_write_associd(ah);
2971
2972                         /* Set aggregation protection mode parameters */
2973                         sc->config.ath_aggr_prot = 0;
2974
2975                         ath_print(common, ATH_DBG_CONFIG,
2976                                   "RX filter 0x%x bssid %pM aid 0x%x\n",
2977                                   rfilt, common->curbssid, common->curaid);
2978
2979                         /* need to reconfigure the beacon */
2980                         sc->sc_flags &= ~SC_OP_BEACONS ;
2981
2982                         break;
2983                 default:
2984                         break;
2985                 }
2986         }
2987
2988         if ((vif->type == NL80211_IFTYPE_ADHOC) ||
2989             (vif->type == NL80211_IFTYPE_AP) ||
2990             (vif->type == NL80211_IFTYPE_MESH_POINT)) {
2991                 if ((changed & BSS_CHANGED_BEACON) ||
2992                     (changed & BSS_CHANGED_BEACON_ENABLED &&
2993                      bss_conf->enable_beacon)) {
2994                         /*
2995                          * Allocate and setup the beacon frame.
2996                          *
2997                          * Stop any previous beacon DMA.  This may be
2998                          * necessary, for example, when an ibss merge
2999                          * causes reconfiguration; we may be called
3000                          * with beacon transmission active.
3001                          */
3002                         ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
3003
3004                         error = ath_beacon_alloc(aphy, vif);
3005                         if (!error)
3006                                 ath_beacon_config(sc, vif);
3007                 }
3008         }
3009
3010         /* Check for WLAN_CAPABILITY_PRIVACY ? */
3011         if ((avp->av_opmode != NL80211_IFTYPE_STATION)) {
3012                 for (i = 0; i < IEEE80211_WEP_NKID; i++)
3013                         if (ath9k_hw_keyisvalid(sc->sc_ah, (u16)i))
3014                                 ath9k_hw_keysetmac(sc->sc_ah,
3015                                                    (u16)i,
3016                                                    common->curbssid);
3017         }
3018
3019         /* Only legacy IBSS for now */
3020         if (vif->type == NL80211_IFTYPE_ADHOC)
3021                 ath_update_chainmask(sc, 0);
3022
3023         if (changed & BSS_CHANGED_ERP_PREAMBLE) {
3024                 ath_print(common, ATH_DBG_CONFIG, "BSS Changed PREAMBLE %d\n",
3025                           bss_conf->use_short_preamble);
3026                 if (bss_conf->use_short_preamble)
3027                         sc->sc_flags |= SC_OP_PREAMBLE_SHORT;
3028                 else
3029                         sc->sc_flags &= ~SC_OP_PREAMBLE_SHORT;
3030         }
3031
3032         if (changed & BSS_CHANGED_ERP_CTS_PROT) {
3033                 ath_print(common, ATH_DBG_CONFIG, "BSS Changed CTS PROT %d\n",
3034                           bss_conf->use_cts_prot);
3035                 if (bss_conf->use_cts_prot &&
3036                     hw->conf.channel->band != IEEE80211_BAND_5GHZ)
3037                         sc->sc_flags |= SC_OP_PROTECT_ENABLE;
3038                 else
3039                         sc->sc_flags &= ~SC_OP_PROTECT_ENABLE;
3040         }
3041
3042         if (changed & BSS_CHANGED_ASSOC) {
3043                 ath_print(common, ATH_DBG_CONFIG, "BSS Changed ASSOC %d\n",
3044                         bss_conf->assoc);
3045                 ath9k_bss_assoc_info(sc, vif, bss_conf);
3046         }
3047
3048         /*
3049          * The HW TSF has to be reset when the beacon interval changes.
3050          * We set the flag here, and ath_beacon_config_ap() would take this
3051          * into account when it gets called through the subsequent
3052          * config_interface() call - with IFCC_BEACON in the changed field.
3053          */
3054
3055         if (changed & BSS_CHANGED_BEACON_INT) {
3056                 sc->sc_flags |= SC_OP_TSF_RESET;
3057                 sc->beacon_interval = bss_conf->beacon_int;
3058         }
3059
3060         mutex_unlock(&sc->mutex);
3061 }
3062
3063 static u64 ath9k_get_tsf(struct ieee80211_hw *hw)
3064 {
3065         u64 tsf;
3066         struct ath_wiphy *aphy = hw->priv;
3067         struct ath_softc *sc = aphy->sc;
3068
3069         mutex_lock(&sc->mutex);
3070         tsf = ath9k_hw_gettsf64(sc->sc_ah);
3071         mutex_unlock(&sc->mutex);
3072
3073         return tsf;
3074 }
3075
3076 static void ath9k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
3077 {
3078         struct ath_wiphy *aphy = hw->priv;
3079         struct ath_softc *sc = aphy->sc;
3080
3081         mutex_lock(&sc->mutex);
3082         ath9k_hw_settsf64(sc->sc_ah, tsf);
3083         mutex_unlock(&sc->mutex);
3084 }
3085
3086 static void ath9k_reset_tsf(struct ieee80211_hw *hw)
3087 {
3088         struct ath_wiphy *aphy = hw->priv;
3089         struct ath_softc *sc = aphy->sc;
3090
3091         mutex_lock(&sc->mutex);
3092
3093         ath9k_ps_wakeup(sc);
3094         ath9k_hw_reset_tsf(sc->sc_ah);
3095         ath9k_ps_restore(sc);
3096
3097         mutex_unlock(&sc->mutex);
3098 }
3099
3100 static int ath9k_ampdu_action(struct ieee80211_hw *hw,
3101                               enum ieee80211_ampdu_mlme_action action,
3102                               struct ieee80211_sta *sta,
3103                               u16 tid, u16 *ssn)
3104 {
3105         struct ath_wiphy *aphy = hw->priv;
3106         struct ath_softc *sc = aphy->sc;
3107         int ret = 0;
3108
3109         switch (action) {
3110         case IEEE80211_AMPDU_RX_START:
3111                 if (!(sc->sc_flags & SC_OP_RXAGGR))
3112                         ret = -ENOTSUPP;
3113                 break;
3114         case IEEE80211_AMPDU_RX_STOP:
3115                 break;
3116         case IEEE80211_AMPDU_TX_START:
3117                 ath_tx_aggr_start(sc, sta, tid, ssn);
3118                 ieee80211_start_tx_ba_cb_irqsafe(hw, sta->addr, tid);
3119                 break;
3120         case IEEE80211_AMPDU_TX_STOP:
3121                 ath_tx_aggr_stop(sc, sta, tid);
3122                 ieee80211_stop_tx_ba_cb_irqsafe(hw, sta->addr, tid);
3123                 break;
3124         case IEEE80211_AMPDU_TX_OPERATIONAL:
3125                 ath_tx_aggr_resume(sc, sta, tid);
3126                 break;
3127         default:
3128                 ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_FATAL,
3129                           "Unknown AMPDU action\n");
3130         }
3131
3132         return ret;
3133 }
3134
3135 static void ath9k_sw_scan_start(struct ieee80211_hw *hw)
3136 {
3137         struct ath_wiphy *aphy = hw->priv;
3138         struct ath_softc *sc = aphy->sc;
3139
3140         mutex_lock(&sc->mutex);
3141         if (ath9k_wiphy_scanning(sc)) {
3142                 printk(KERN_DEBUG "ath9k: Two wiphys trying to scan at the "
3143                        "same time\n");
3144                 /*
3145                  * Do not allow the concurrent scanning state for now. This
3146                  * could be improved with scanning control moved into ath9k.
3147                  */
3148                 mutex_unlock(&sc->mutex);
3149                 return;
3150         }
3151
3152         aphy->state = ATH_WIPHY_SCAN;
3153         ath9k_wiphy_pause_all_forced(sc, aphy);
3154
3155         spin_lock_bh(&sc->ani_lock);
3156         sc->sc_flags |= SC_OP_SCANNING;
3157         spin_unlock_bh(&sc->ani_lock);
3158         mutex_unlock(&sc->mutex);
3159 }
3160
3161 static void ath9k_sw_scan_complete(struct ieee80211_hw *hw)
3162 {
3163         struct ath_wiphy *aphy = hw->priv;
3164         struct ath_softc *sc = aphy->sc;
3165
3166         mutex_lock(&sc->mutex);
3167         spin_lock_bh(&sc->ani_lock);
3168         aphy->state = ATH_WIPHY_ACTIVE;
3169         sc->sc_flags &= ~SC_OP_SCANNING;
3170         sc->sc_flags |= SC_OP_FULL_RESET;
3171         spin_unlock_bh(&sc->ani_lock);
3172         ath_beacon_config(sc, NULL);
3173         mutex_unlock(&sc->mutex);
3174 }
3175
3176 struct ieee80211_ops ath9k_ops = {
3177         .tx                 = ath9k_tx,
3178         .start              = ath9k_start,
3179         .stop               = ath9k_stop,
3180         .add_interface      = ath9k_add_interface,
3181         .remove_interface   = ath9k_remove_interface,
3182         .config             = ath9k_config,
3183         .configure_filter   = ath9k_configure_filter,
3184         .sta_notify         = ath9k_sta_notify,
3185         .conf_tx            = ath9k_conf_tx,
3186         .bss_info_changed   = ath9k_bss_info_changed,
3187         .set_key            = ath9k_set_key,
3188         .get_tsf            = ath9k_get_tsf,
3189         .set_tsf            = ath9k_set_tsf,
3190         .reset_tsf          = ath9k_reset_tsf,
3191         .ampdu_action       = ath9k_ampdu_action,
3192         .sw_scan_start      = ath9k_sw_scan_start,
3193         .sw_scan_complete   = ath9k_sw_scan_complete,
3194         .rfkill_poll        = ath9k_rfkill_poll_state,
3195 };
3196
3197 static struct {
3198         u32 version;
3199         const char * name;
3200 } ath_mac_bb_names[] = {
3201         { AR_SREV_VERSION_5416_PCI,     "5416" },
3202         { AR_SREV_VERSION_5416_PCIE,    "5418" },
3203         { AR_SREV_VERSION_9100,         "9100" },
3204         { AR_SREV_VERSION_9160,         "9160" },
3205         { AR_SREV_VERSION_9280,         "9280" },
3206         { AR_SREV_VERSION_9285,         "9285" },
3207         { AR_SREV_VERSION_9287,         "9287" }
3208 };
3209
3210 static struct {
3211         u16 version;
3212         const char * name;
3213 } ath_rf_names[] = {
3214         { 0,                            "5133" },
3215         { AR_RAD5133_SREV_MAJOR,        "5133" },
3216         { AR_RAD5122_SREV_MAJOR,        "5122" },
3217         { AR_RAD2133_SREV_MAJOR,        "2133" },
3218         { AR_RAD2122_SREV_MAJOR,        "2122" }
3219 };
3220
3221 /*
3222  * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
3223  */
3224 const char *
3225 ath_mac_bb_name(u32 mac_bb_version)
3226 {
3227         int i;
3228
3229         for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
3230                 if (ath_mac_bb_names[i].version == mac_bb_version) {
3231                         return ath_mac_bb_names[i].name;
3232                 }
3233         }
3234
3235         return "????";
3236 }
3237
3238 /*
3239  * Return the RF name. "????" is returned if the RF is unknown.
3240  */
3241 const char *
3242 ath_rf_name(u16 rf_version)
3243 {
3244         int i;
3245
3246         for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
3247                 if (ath_rf_names[i].version == rf_version) {
3248                         return ath_rf_names[i].name;
3249                 }
3250         }
3251
3252         return "????";
3253 }
3254
3255 static int __init ath9k_init(void)
3256 {
3257         int error;
3258
3259         /* Register rate control algorithm */
3260         error = ath_rate_control_register();
3261         if (error != 0) {
3262                 printk(KERN_ERR
3263                         "ath9k: Unable to register rate control "
3264                         "algorithm: %d\n",
3265                         error);
3266                 goto err_out;
3267         }
3268
3269         error = ath9k_debug_create_root();
3270         if (error) {
3271                 printk(KERN_ERR
3272                         "ath9k: Unable to create debugfs root: %d\n",
3273                         error);
3274                 goto err_rate_unregister;
3275         }
3276
3277         error = ath_pci_init();
3278         if (error < 0) {
3279                 printk(KERN_ERR
3280                         "ath9k: No PCI devices found, driver not installed.\n");
3281                 error = -ENODEV;
3282                 goto err_remove_root;
3283         }
3284
3285         error = ath_ahb_init();
3286         if (error < 0) {
3287                 error = -ENODEV;
3288                 goto err_pci_exit;
3289         }
3290
3291         return 0;
3292
3293  err_pci_exit:
3294         ath_pci_exit();
3295
3296  err_remove_root:
3297         ath9k_debug_remove_root();
3298  err_rate_unregister:
3299         ath_rate_control_unregister();
3300  err_out:
3301         return error;
3302 }
3303 module_init(ath9k_init);
3304
3305 static void __exit ath9k_exit(void)
3306 {
3307         ath_ahb_exit();
3308         ath_pci_exit();
3309         ath9k_debug_remove_root();
3310         ath_rate_control_unregister();
3311         printk(KERN_INFO "%s: Driver unloaded\n", dev_info);
3312 }
3313 module_exit(ath9k_exit);