ARM: tegra: cardhu: Add 416MHz entry to EMC DFS table
Alex Frid [Fri, 8 Apr 2011 02:25:21 +0000 (19:25 -0700)]
Original-Change-Id: I838b589dbf6e551d1b47e4482df78f828c8b9f20
Reviewed-on: http://git-master/r/27136
Tested-by: Aleksandr Frid <afrid@nvidia.com>
Reviewed-by: Bo Yan <byan@nvidia.com>
Reviewed-by: Scott Williams <scwilliams@nvidia.com>
Original-Change-Id: I7c1ae5bf2bc1be29ec5f558f512b784661e78418

Rebase-Id: Re31d21677edd806b52e2fdda48962c90589862fb

arch/arm/mach-tegra/board-cardhu-memory.c

index 199652c..0e95179 100644 (file)
@@ -374,6 +374,122 @@ static const struct tegra_emc_table cardhu_emc_tables_h5tc2g[] = {
        },
        {
                0x30,           /* Rev 3.0 */
+               416000,         /* SDRAM frequency */
+               {
+                       0x00000013,   /* EMC_RC */
+                       0x00000041,   /* EMC_RFC */
+                       0x0000000d,   /* EMC_RAS */
+                       0x00000004,   /* EMC_RP */
+                       0x00000002,   /* EMC_R2W */
+                       0x00000009,   /* EMC_W2R */
+                       0x00000002,   /* EMC_R2P */
+                       0x0000000c,   /* EMC_W2P */
+                       0x00000004,   /* EMC_RD_RCD */
+                       0x00000004,   /* EMC_WR_RCD */
+                       0x00000002,   /* EMC_RRD */
+                       0x00000001,   /* EMC_REXT */
+                       0x00000000,   /* EMC_WEXT */
+                       0x00000005,   /* EMC_WDV */
+                       0x00000008,   /* EMC_QUSE */
+                       0x00000006,   /* EMC_QRST */
+                       0x00000008,   /* EMC_QSAFE */
+                       0x00000010,   /* EMC_RDV */
+                       0x00000c6c,   /* EMC_REFRESH */
+                       0x00000000,   /* EMC_BURST_REFRESH_NUM */
+                       0x0000031b,   /* EMC_PRE_REFRESH_REQ_CNT */
+                       0x00000001,   /* EMC_PDEX2WR */
+                       0x00000001,   /* EMC_PDEX2RD */
+                       0x00000001,   /* EMC_PCHG2PDEN */
+                       0x00000000,   /* EMC_ACT2PDEN */
+                       0x00000008,   /* EMC_AR2PDEN */
+                       0x00000011,   /* EMC_RW2PDEN */
+                       0x00000047,   /* EMC_TXSR */
+                       0x00000200,   /* EMC_TXSRDLL */
+                       0x00000004,   /* EMC_TCKE */
+                       0x0000000d,   /* EMC_TFAW */
+                       0x00000000,   /* EMC_TRPAB */
+                       0x00000004,   /* EMC_TCLKSTABLE */
+                       0x00000005,   /* EMC_TCLKSTOP */
+                       0x00000cad,   /* EMC_TREFBW */
+                       0x00000000,   /* EMC_QUSE_EXTRA */
+                       0x00000006,   /* EMC_FBIO_CFG6 */
+                       0x00000000,   /* EMC_ODT_WRITE */
+                       0x00000000,   /* EMC_ODT_READ */
+                       0x00007088,   /* EMC_FBIO_CFG5 */
+                       0xf0120441,   /* EMC_CFG_DIG_DLL */
+                       0x00008000,   /* EMC_CFG_DIG_DLL_PERIOD */
+                       0x00010000,   /* EMC_DLL_XFORM_DQS0 */
+                       0x00010000,   /* EMC_DLL_XFORM_DQS1 */
+                       0x00010000,   /* EMC_DLL_XFORM_DQS2 */
+                       0x00010000,   /* EMC_DLL_XFORM_DQS3 */
+                       0x00010000,   /* EMC_DLL_XFORM_DQS4 */
+                       0x00010000,   /* EMC_DLL_XFORM_DQS5 */
+                       0x00010000,   /* EMC_DLL_XFORM_DQS6 */
+                       0x00010000,   /* EMC_DLL_XFORM_DQS7 */
+                       0x00000000,   /* EMC_DLL_XFORM_QUSE0 */
+                       0x00000000,   /* EMC_DLL_XFORM_QUSE1 */
+                       0x00000000,   /* EMC_DLL_XFORM_QUSE2 */
+                       0x00000000,   /* EMC_DLL_XFORM_QUSE3 */
+                       0x00000000,   /* EMC_DLL_XFORM_QUSE4 */
+                       0x00000000,   /* EMC_DLL_XFORM_QUSE5 */
+                       0x00000000,   /* EMC_DLL_XFORM_QUSE6 */
+                       0x00000000,   /* EMC_DLL_XFORM_QUSE7 */
+                       0x00000000,   /* EMC_DLI_TRIM_TXDQS0 */
+                       0x00000000,   /* EMC_DLI_TRIM_TXDQS1 */
+                       0x00000000,   /* EMC_DLI_TRIM_TXDQS2 */
+                       0x00000000,   /* EMC_DLI_TRIM_TXDQS3 */
+                       0x00000000,   /* EMC_DLI_TRIM_TXDQS4 */
+                       0x00000000,   /* EMC_DLI_TRIM_TXDQS5 */
+                       0x00000000,   /* EMC_DLI_TRIM_TXDQS6 */
+                       0x00000000,   /* EMC_DLI_TRIM_TXDQS7 */
+                       0x00020000,   /* EMC_DLL_XFORM_DQ0 */
+                       0x00020000,   /* EMC_DLL_XFORM_DQ1 */
+                       0x00020000,   /* EMC_DLL_XFORM_DQ2 */
+                       0x00020000,   /* EMC_DLL_XFORM_DQ3 */
+                       0x000006a0,   /* EMC_XM2CMDPADCTRL */
+                       0x0800013d,   /* EMC_XM2DQSPADCTRL2 */
+                       0x00000000,   /* EMC_XM2DQPADCTRL2 */
+                       0x77ffc084,   /* EMC_XM2CLKPADCTRL */
+                       0x01f1f50f,   /* EMC_XM2COMPPADCTRL */
+                       0x07077404,   /* EMC_XM2VTTGENPADCTRL */
+                       0x00000007,   /* EMC_XM2VTTGENPADCTRL2 */
+                       0x0800011d,   /* EMC_XM2QUSEPADCTRL */
+                       0x08000021,   /* EMC_XM2DQSPADCTRL3 */
+                       0x00000802,   /* EMC_CTT_TERM_CTRL */
+                       0x00000000,   /* EMC_ZCAL_INTERVAL */
+                       0x00000040,   /* EMC_ZCAL_WAIT_CNT */
+                       0x01be000c,   /* EMC_MRS_WAIT_CNT */
+                       0xa0f10404,   /* EMC_AUTO_CAL_CONFIG */
+                       0x00000000,   /* EMC_CTT */
+                       0x00000000,   /* EMC_CTT_DURATION */
+                       0x000020ae,   /* EMC_DYN_SELF_REF_CONTROL */
+                       0x00000006,   /* MC_EMEM_ARB_CFG */
+                       0x8000004b,   /* MC_EMEM_ARB_OUTSTANDING_REQ */
+                       0x00000001,   /* MC_EMEM_ARB_TIMING_RCD */
+                       0x00000002,   /* MC_EMEM_ARB_TIMING_RP */
+                       0x0000000a,   /* MC_EMEM_ARB_TIMING_RC */
+                       0x00000006,   /* MC_EMEM_ARB_TIMING_RAS */
+                       0x00000006,   /* MC_EMEM_ARB_TIMING_FAW */
+                       0x00000001,   /* MC_EMEM_ARB_TIMING_RRD */
+                       0x00000002,   /* MC_EMEM_ARB_TIMING_RAP2PRE */
+                       0x00000009,   /* MC_EMEM_ARB_TIMING_WAP2PRE */
+                       0x00000002,   /* MC_EMEM_ARB_TIMING_R2R */
+                       0x00000002,   /* MC_EMEM_ARB_TIMING_W2W */
+                       0x00000003,   /* MC_EMEM_ARB_TIMING_R2W */
+                       0x00000006,   /* MC_EMEM_ARB_TIMING_W2R */
+                       0x06030202,   /* MC_EMEM_ARB_DA_TURNS */
+                       0x000e070a,   /* MC_EMEM_ARB_DA_COVERS */
+                       0x7027130b,   /* MC_EMEM_ARB_MISC0 */
+                       0x001f0000,   /* MC_EMEM_ARB_RING1_THROTTLE */
+               },
+               0x00000040,     /* EMC_ZCAL_WAIT_CNT after clock change */
+               0x00000010,     /* EMC_AUTO_CAL_INTERVAL */
+               0x00001941,     /* Mode Register 0 */
+               0x00100002,     /* Mode Register 1 */
+               0x00200008,     /* Mode Register 2 */
+       },
+       {
+               0x30,           /* Rev 3.0 */
                533000,         /* SDRAM frquency */
                {
                        0x00000018,   /* EMC_RC */