ARM: dts: tegratab: pclk change
authorMin-wuk Lee <mlee@nvidia.com>
Tue, 2 Jul 2013 07:49:24 +0000 (16:49 +0900)
committerGabby Lee <galee@nvidia.com>
Tue, 16 Jul 2013 08:12:56 +0000 (01:12 -0700)
commit12d77a24d7b8bcc904d86a83578230c0edc323b1
treef8d8d96866caec3e1680e370b21283e4d3f914f3
parentb35f33c482cbe34afa7071f2fecc0fad11ff1c27
ARM: dts: tegratab: pclk change

Before LP0 entry, pclk in tegra_dc_mode struct is referred to.
After LP0 exit, pclk is calculated with dc timing.
Because pclk is set differently, required emc bandwidth is
calculated differently as well beween two cases.

<Without this change>
Before LP0 entry
disp1.emc         $ on     1            102000000  (17751000+)

After LP0 exit
disp1.emc         $ on     1            102000000  (17667000+)

<With this change>
Before LP0 entry
disp1.emc         $ on     1            102000000  (17667000+)

After LP0 exit
disp1.emc         $ on     1            102000000  (17667000+)

Bug 1301312

Change-Id: Ibab5ed84d5c91f935884fb119ca1bac2d6ce68fa
Signed-off-by: Min-wuk Lee <mlee@nvidia.com>
Reviewed-on: http://git-master/r/244211
Reviewed-by: Automatic_Commit_Validation_User
GVS: Gerrit_Virtual_Submit
Reviewed-by: Gabby Lee <galee@nvidia.com>
arch/arm/boot/dts/tegra114-tegratab-ers.dts
arch/arm/boot/dts/tegra114-tegratab.dts